# Low Voltage 1.65 V to 3.6 V, Bidirectional Logic Level Translation, Bypass Switch ADG3233\* #### **FEATURES** Operates from 1.65 V to 3.6 V Supply Rails Bidirectional Level Translation, Unidirectional Signal Path 8-Lead SOT-23 and MSOP Packages Bypass or Normal Operation Short Circuit Protection APPLICATIONS JTAG Chain Bypassing Daisy-Chain Bypassing Digital Switching #### GENERAL DESCRIPTION The ADG3233 is a bypass switch designed on a submicron process that operates from supplies as low as 1.65 V. The device is guaranteed for operation over the supply range 1.65 V to 3.6 V. It operates from two supply voltages, allowing bidirectional level translation, i.e., it translates low voltages to higher voltages and vice versa. The signal path is unidirectional, meaning data may only flow from A to Y. This type of device may be used in applications that require a bypassing function. It is ideally suited to bypassing devices in a JTAG chain or in a daisy-chain loop. One switch could be used for each device or a number of devices, thus allowing easy bypassing of one or more devices in a chain. This may be particularly useful in reducing the time overhead in testing devices in the JTAG chain or in daisy-chain applications where the user does not wish to change the settings of a particular device. The bypass switch is packaged in two of the smallest footprints available for its required pin count. The 8-lead SOT-23 package requires only $8.26~\text{mm} \times 8.26~\text{mm}$ board space, while the MSOP package occupies approximately $15~\text{mm} \times 15~\text{mm}$ board area. #### FUNCTIONAL BLOCK DIAGRAM #### PRODUCT HIGHLIGHTS - 1. Bidirectional level translation matches any voltage level from 1.65 V to 3.6 V. - 2. The bypass switch offers high performance and is fully guaranteed across the supply range. - 3. Short circuit protection. - Tiny 8-lead SOT-23 package, 8.26 mm × 8.26 mm board area, or 8-lead MSOP. Table I. Truth Table | EN | Signal Path | Function | |----|-------------------------------------------|--------------------| | L | $A1\rightarrow Y2, Y1\rightarrow V_{CC1}$ | Enable Bypass Mode | | H | $A1\rightarrow Y1, A2\rightarrow Y2$ | Enable Normal Mode | Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective companies. <sup>\*</sup>Patent Pending $\textbf{ADG3233-SPECIFICATIONS}^{1} \quad \text{($V_{\text{CC1}} = V_{\text{CC2}} = 1.65$ V to $3.6$ V, $GND = 0$ V, $All specifications $T_{\text{MIN}}$ to $T_{\text{MAX}}$, unless otherwise noted.)}$ | Parameter | Symbol | Conditions | Min Typ <sup>2</sup> | Max | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|--------------------------------------------------------------------------------|----------------------|----------------------------------|----------| | LOGIC INPUTS/OUTPUTS <sup>3</sup> | | $(V_{CC2} = 1.65 \text{ V to } 3.6 \text{ V}, \text{GND} = 0 \text{ V})$ | | | | | Input High Voltage <sup>4</sup> | $V_{IH}$ | $V_{CC1} = 3.0 \text{ V} \text{ to } 3.6 \text{ V}$ | 1.35 | | V | | | | $V_{CC1} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.35 | | V | | | | $V_{CC1} = 1.65 \text{ V} \text{ to } 1.95 \text{ V}$ | 0.65 V <sub>CC</sub> | | V | | Input Low Voltage <sup>4</sup> | $V_{IL}$ | $V_{CC1} = 3.0 \text{ V} \text{ to } 3.6 \text{ V}$ | | 0.8 | V | | | | $V_{CC1} = 2.3 \text{ V to } 2.7 \text{ V}$ | | 0.7 | V | | | | $V_{CC1} = 1.65 \text{ V} \text{ to } 1.95 \text{ V}$ | | $0.35 \mathrm{V}_{\mathrm{CC}}$ | V | | Output High Voltage (Y1) | V <sub>OH</sub> | $I_{OH} = -100 \mu\text{A}, \ V_{CC1} = 3.0 \text{V} \text{ to } 3.6 \text{V}$ | 2.4 | | V | | | | $V_{CC1} = 2.3 \text{ V to } 2.7 \text{ V}$ | 2.0 | | V | | | | $V_{CC1} = 1.65 \text{ V to } 1.95 \text{ V}$ | $V_{CC} - 0.45$ | | V | | | | $I_{OH} = -4 \text{ mA}, V_{CC1} = 2.3 \text{ V to } 2.7 \text{ V}$ | 2.0 | | V | | | | $V_{CC1} = 1.65 \text{ V to } 1.95 \text{ V}$ | $V_{CC} - 0.45$ | | V | | | 7.7 | $I_{OH} = -8 \text{ mA}, V_{CC1} = 3.0 \text{ V to } 3.6 \text{ V}$ | 2.4 | 0.40 | V | | Output Low Voltage (Y1) | $V_{OL}$ | $I_{OL} = +100 \mu\text{A}, \ V_{CC1} = 3.0 \text{V} \text{ to } 3.6 \text{V}$ | | 0.40 | V | | | | $V_{CC1} = 2.3 \text{ V to } 2.7 \text{ V}$ | | 0.40 | V | | | | $V_{CC1} = 1.65 \text{ V to } 1.95 \text{ V}$ | | 0.45 | V | | | | $I_{OL}$ = +4 mA, $V_{CC1}$ = 2.3 V to 2.7 V $V_{CC1}$ = 1.65 V to 1.95 V | | 0.40<br>0.45 | V | | | | $I_{OL} = +8 \text{ mA}, V_{CC1} = 3.0 \text{ V to } 3.6 \text{ V}$ | | 0.45 | V | | | | | | 0.40 | _ v | | LOGIC OUTPUTS <sup>3</sup> | | $(V_{CC1} = 1.65 \text{ V to } 3.6 \text{ V}, \text{GND} = 0 \text{ V})$ | | | | | Output High Voltage (Y2) | $V_{OH}$ | $I_{OH} = -100 \mu\text{A}, \ V_{CC2} = 3.0 \text{V} \text{ to } 3.6 \text{V}$ | 2.4 | | V | | | | $V_{CC2} = 2.3 \text{ V to } 2.7 \text{ V}$ | 2.0 | | V | | | | $V_{CC2} = 1.65 \text{ V to } 1.95 \text{ V}$ | $V_{CC} - 0.45$ | | V | | | | $I_{OH} = -4 \text{ mA}, V_{CC2} = 2.3 \text{ V to } 2.7 \text{ V}$ | 2.0 | | V | | | | $V_{CC2} = 1.65 \text{ V to } 1.95 \text{ V}$ | $V_{CC} - 0.45$ | | V | | | | $I_{OH} = -8 \text{ mA}, V_{CC2} = 3.0 \text{ V to } 3.6 \text{ V}$ | 2.4 | | V | | Output Low Voltage (Y2) | $V_{OL}$ | $I_{OL} = +100 \mu\text{A}, \ V_{CC2} = 3.0 \text{V} \text{ to } 3.6 \text{V}$ | | 0.40 | V | | | | $V_{CC2} = 2.3 \text{ V to } 2.7 \text{ V}$ | | 0.40 | V | | | | $V_{CC2} = 1.65 \text{ V to } 1.95 \text{ V}$ | | 0.45 | V | | | | $I_{OL} = +4 \text{ mA}, V_{CC2} = 2.3 \text{ V to } 2.7 \text{ V}$ | | 0.40 | V | | | | $V_{CC2} = 1.65 \text{ V to } 1.95 \text{ V}$ | | 0.45 | V | | | | $I_{OL} = +8 \text{ mA}, V_{CC2} = 3.0 \text{ V to } 3.6 \text{ V}$ | | 0.40 | V | | SWITCHING CHARACTERISTICS <sup>4, 5</sup> | | | | | | | $V_{CC} = V_{CC1} = V_{CC2} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | | | | | | | Propagation Delay, t <sub>PD</sub> | | | | | | | A1 to Y1 Normal Mode | $t_{PHL}$ , $t_{PLH}$ | $C_L = 30 \text{ pF}, V_T = V_{CC}/2$ | 3.5 | 5.4 | ns | | A2 to Y2 Normal Mode | $t_{PHL}$ , $t_{PLH}$ | $C_L = 30 \text{ pF}, V_T = V_{CC}/2$ | 3.5 | 5.4 | ns | | A1 to Y2 Bypass Mode | $t_{PHL}$ , $t_{PLH}$ | $C_L = 30 \text{ pF}, V_T = V_{CC}/2$ | 4 | 6.5 | ns | | ENABLE Time $\overline{EN}$ to Y1 | t <sub>EN</sub> | $C_L = 30 \text{ pF}, V_T = V_{CC}/2$ | 4 | 6 | ns | | DISABLE Time EN to Y1 | $t_{ m DIS}$ | $C_L = 30 \text{ pF}, V_T = V_{CC}/2$ | 2.8 | 4 | ns | | ENABLE Time EN to Y2 | $t_{\overline{\mathrm{EN}}}$ | $C_L = 30 \text{ pF}, V_T = V_{CC}/2$ | 4.5 | 6.5 | ns | | DISABLE Time EN to Y2 | $t_{ m DIS}$ | $C_L = 30 \text{ pF}, V_T = V_{CC}/2$ | 4 | 6.5 | ns | | $V_{CC} = V_{CC1} = V_{CC2} = 2.5 \text{ V} \pm 0.2 \text{ V}$ | | | | | | | Propagation Delay, t <sub>PD</sub> | | C = 20 E V = V /2 | 4.5 | 6.0 | | | A1 to Y1 Normal Mode | t <sub>PHL</sub> , t <sub>PLH</sub> | $C_L = 30 \text{ pF}, V_T = V_{CC}/2$ | 4.5 | 6.2 | ns | | A2 to Y2 Normal Mode | t <sub>PHL</sub> , t <sub>PLH</sub> | $C_L = 30 \text{ pF}, V_T = V_{CC}/2$ | 4.5 | 6.2 | ns | | A1 to Y2 Bypass Mode | t <sub>PHL</sub> , t <sub>PLH</sub> | $C_L = 30 \text{ pF}, V_T = V_{CC}/2$ | 4.5 | 6.5 | ns | | ENABLE Time $\overline{EN}$ to Y1 DISABLE Time $\overline{EN}$ to Y1 | t <sub>EN</sub> | $C_L = 30 \text{ pF}, V_T = V_{CC}/2$ | 5 | 7.2 | ns | | ENABLE Time EN to Y1 ENABLE Time $\overline{EN}$ to Y2 | t <sub>DIS</sub> | $C_L = 30 \text{ pF}, V_T = V_{CC}/2$ | 3.2 | 4.7 | ns | | DISABLE Time EN to Y2 DISABLE Time EN to Y2 | t <sub>EN</sub> | $C_L = 30 \text{ pF}, V_T = V_{CC}/2$<br>$C_L = 30 \text{ pF}, V_T = V_{CC}/2$ | 5<br>4.8 | 7.7<br>7.2 | ns | | $V_{CC} = V_{CC1} = V_{CC2} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | t <sub>DIS</sub> | $C_L - 50 \text{ pr}, v_T - v_{CC/2}$ | 4.0 | 1.4 | ns | | $\mathbf{v}_{\mathrm{CC}} = \mathbf{v}_{\mathrm{CC1}} = \mathbf{v}_{\mathrm{CC2}} = 1.8 \text{ v} \pm 0.13 \text{ v}$<br>Propagation Delay, $t_{\mathrm{PD}}$ | | | | | | | A1 to Y1 Normal Mode | t t | $C_{L} = 30 \text{ pF}, V_{T} = V_{CC}/2$ | 6.7 | 10 | no | | A2 to Y2 Normal Mode | t <sub>PHL</sub> , t <sub>PLH</sub> | $C_L = 30 \text{ pF}, V_T = V_{CC}/2$<br>$C_L = 30 \text{ pF}, V_T = V_{CC}/2$ | 6.5 | 10 | ns | | A1 to Y2 Bypass Mode | t <sub>PHL</sub> , t <sub>PLH</sub> | $C_L = 30 \text{ pF}, V_T = V_{CC}/2$<br>$C_L = 30 \text{ pF}, V_T = V_{CC}/2$ | 6.5 | 10.25 | ns | | ENABLE Time $\overline{EN}$ to Y1 | t <sub>PHL</sub> , t <sub>PLH</sub> | $C_L = 30 \text{ pF}, V_T = V_{CC}/2$<br>$C_L = 30 \text{ pF}, V_T = V_{CC}/2$ | 7 | 10.25 | ns | | DISABLE Time EN to Y1 | t <sub>EN</sub> | $C_L = 30 \text{ pF}, V_T = V_{CC}/2$<br>$C_L = 30 \text{ pF}, V_T = V_{CC}/2$ | 4.4 | 6.5 | ns | | ENABLE Time EN to 11 ENABLE Time EN to Y2 | t <sub>DIS</sub> | $C_L = 30 \text{ pF}, V_T = V_{CC}/2$<br>$C_L = 30 \text{ pF}, V_T = V_{CC}/2$ | 7 | 12 | ns<br>ns | | DISABLE Time EN to Y2 | t <sub>EN</sub> | $C_L = 30 \text{ pF}, V_T = V_{CC}/2$<br>$C_L = 30 \text{ pF}, V_T = V_{CC}/2$ | 6.5 | 10.5 | ns | | DISABLE TIME EN 10 12 | t <sub>DIS</sub> | $C_L = 30 \text{ pr}, v_T = v_{CC/2}$ | 0.0 | 10.5 | 118 | | Parameter Symbol | | Conditions | Min | Typ <sup>2</sup> | Max | Unit | |-------------------------------------------|------------------|------------------------------------------|------|------------------|---------|------| | SWITCHING CHARACTERISTICS <sup>4, 5</sup> | | | | | | | | Input Leakage Current | I <sub>T</sub> | $0 \le V_{IN} \le 3.6 \text{ V}$ | | | $\pm 1$ | μA | | Output Leakage Current $I_O$ | | $0 \le V_{IN} \le 3.6 \text{ V}$ | | | $\pm 1$ | μA | | POWER REQUIREMENTS | | | | | | | | Power Supply Voltages | $V_{CC1}$ | | 1.65 | | 3.6 | V | | | $V_{CC2}$ | | 1.65 | | 3.6 | V | | Quiescent Power Supply Current | $I_{CC1}$ | Digital Inputs = $0 \text{ V or V}_{CC}$ | | | 2 | μA | | | $I_{CC2}$ | Digital Inputs = $0 \text{ V or V}_{CC}$ | | | 2 | μA | | Increase in I <sub>CC</sub> per Input | $\Delta I_{CC1}$ | $V_{CC}$ = 3.6 V, One Input at 3.0 V; | | | | | | | | Others at V <sub>CC</sub> or GND | | | 0.75 | μA | NOTES 1 Temperature range is as follows: B Version: $-40^{\circ}$ C to $+85^{\circ}$ C. 2 All typical values are at $V_{CC} = V_{CC1} = V_{CC2}$ , $T_A = 25^{\circ}$ C, unless otherwise stated. 3 $V_{IL}$ and $V_{IH}$ levels are specified with respect to $V_{CC1}$ , $V_{OH}$ and $V_{OL}$ levels for Y1 are specified with respect to $V_{CC2}$ , and $V_{OH}$ and $V_{OL}$ levels are specified for Y2 with respect to $V_{CC2}$ . 4 Guaranteed by design, not subject to production test. 5 See Test Circuits and Waveforms. Specifications subject to change without notice. ## **ADG3233** #### **ABSOLUTE MAXIMUM RATINGS\*** | $(T_A = 25^{\circ}C, \text{ unless otherwise noted.})$ | |--------------------------------------------------------| | $V_{CC}$ to GND0.3 V to +4.6 V | | Digital Inputs to GND0.3 V to +4.6 V | | A1, $\overline{\text{EN}}$ | | A20.3 V to $V_{CC1}$ + 0.3V | | DC Output Current | | Operating Temperature Range | | Industrial (B Version)40°C to +85°C | | Storage Temperature Range65°C to +150°C | | Junction Temperature | | 8-Lead MSOP | | $\theta_{JA}$ Thermal Impedance | | $\theta_{JC}$ Thermal Impedance | | 8-Lead SOT-23 | | $\theta_{JA}$ Thermal Impedance | | Lead Temperature, Soldering (10 sec) | 300°C | |---------------------------------------|-------| | IR Reflow, Peak Temperature (<20 sec) | 235°C | <sup>\*</sup>Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Only one absolute maximum rating may be applied at any one time. #### **ORDERING GUIDE** | Model | Temperature Range | Package Description | Branding | Package Option | |------------------|-------------------|---------------------|----------|----------------| | ADG3233BRJ-REEL | −40°C to +85°C | SOT-23 | W1B | RJ-8 | | ADG3233BRJ-REEL7 | −40°C to +85°C | SOT-23 | W1B | RJ-8 | | ADG3233BRM | −40°C to +85°C | MSOP | W1B | RM-8 | | ADG3233BRM-REEL | −40°C to +85°C | MSOP | W1B | RM-8 | | ADG3233BRM-REEL7 | −40°C to +85°C | MSOP | W1B | RM-8 | #### PIN CONFIGURATIONS 8-Lead SOT-23 Package (RJ-8) | V <sub>CC1</sub> 1 | • | 8 V <sub>CC2</sub> | |--------------------|----------------|--------------------| | A1 2 | ADG3233 | 7 Y1 | | A2 3 | TOP VIEW | 6 Y2 | | EN 4 | (Not to Scale) | 5 GND | | | | | ### 8-Lead MSOP Package (RM-8) | V <sub>CC2</sub> 1 | • | 8 V <sub>CC1</sub> | |--------------------|----------------|--------------------| | Y1 2 | ADG3233 | 7 A1 | | Y2 3 | TOP VIEW | 6 A2 | | GND 4 | (Not to Scale) | 5 EN | #### PIN FUNCTION DESCRIPTIONS | Pin | | | | |------|------|-----------|----------------------------------------------------------------------------------------------------------------------------------| | RJ-8 | RM-8 | Mnemonic | Description | | 1 | 8 | $V_{CC1}$ | Supply Voltage 1, can be any supply voltage from 1.65 V to 3.6 V. | | 8 | 1 | $V_{CC2}$ | Supply Voltage 2, can be any supply voltage from 1.65 V to 3.6 V. | | 2 | 7 | A1 | Input Referred to V <sub>CC1</sub> . | | 3 | 6 | A2 | Input Referred to V <sub>CC2</sub> . | | 7 | 2 | Y1 | Output Referred to V <sub>CC1</sub> . | | 6 | 3 | Y2 | Output Referred to V <sub>CC2</sub> . Voltage levels appearing at Y2 will be translated from V <sub>CC1</sub> voltage level to a | | | | | $ m V_{CC2}$ voltage level. | | 4 | 5 | EN | Active Low Device Enable. When low, bypass mode is enabled; when high, the device is in normal mode. | | 5 | 4 | GND | Device Ground. | #### CAUTION \_ ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADG3233 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. #### **DESCRIPTION** The ADG3233 is a bypass switch designed on a submicron process that operates from supplies as low as 1.65 V. The device is guaranteed for operation over the supply range 1.65 V to 3.6 V. It operates from two supply voltages, allowing bidirectional level translation, i.e., it translates low voltages to higher voltages and vice versa. The signal path is unidirectional, meaning data may only flow from A to Y. #### A1 and EN Input The A1 and enable $(\overline{EN})$ inputs have $V_{IL}/V_{IH}$ logic levels so that the part can accept logic levels of $V_{OL}/V_{OH}$ from Device 0 or the controlling device independent of the value of the supply being used by the controlling device. These inputs $(A1, \overline{EN})$ are capable of accepting inputs outside the $V_{CC1}$ supply range. For example, the $V_{CC1}$ supply applied to the bypass switch could be 1.8 V while Device 0 could be operating from a 2.5 V or 3.3 V supply rail, there are no internal diodes to the supply rails, so the device can handle inputs above the supply but inside the absolute maximum ratings. #### **Normal Operation** Figure 4 shows the bypass switch being used in normal mode. In this mode, the signal paths are from A1 to Y1 and A2 to Y2. The device will level translate the signal applied to A1 to a $V_{\rm CC1}$ logic level (this level translation can be either to a higher or lower supply) and route the signal to the Y1 output, which will have standard $V_{\rm OL}/V_{\rm OH}$ levels for $V_{\rm CC1}$ supplies. The signal is then passed through Device 1 and back to the A2 input pin of the bypass switch. The logic level inputs of A2 are with respect to the $V_{\rm CC1}$ supply. The signal will be level translated from $V_{\rm CC1}$ to $V_{\rm CC2}$ and routed to the Y2 output pin of the bypass switch. Y2 output logic levels are with respect to the $V_{\rm CC2}$ supply. Figure 4. Bypass Switch in Normal Mode #### **OUTLINE DIMENSIONS** # 8-Lead Mini Small Outline Package [MSOP] (RM-8) Dimensions shown in millimeters COMPLIANT TO JEDEC STANDARDS MO-187AA ## 8-Lead Small Outline Transistor Package [SOT-23] (RJ-8) Dimensions shown in millimeters COMPLIANT TO JEDEC STANDARDS MO-178BA