www.ti.com

## DIFFERENTIAL TRANSLATOR/REPEATER

## FEATURES

- Designed for Signaling Rates ${ }^{(1)} \geq 2$ Gbps
- Total Jitter < 65 ps
- Low-Power Alternative for the MC100EP16
- Low 100 ps (Max) Part-To-Part Skew
- 25 mV of Receiver Input Threshold Hysteresis

Over 0-V to 4-V Common-Mode Range

- Inputs Electrically Compatible With LVPECL, CML, and LVDS Signal Levels
- 3.3-V Supply Operation
- LVDT Integrates 110- $\Omega$ Terminating Resistor
- Offered in SOIC and MSOP


## APPLICATIONS

- 622 MHz Central Office Clock Distribution
- High-Speed Network Routing
- Wireless Basestations
- Low Jitter Clock Repeater
- Serdes LVPECL Output to FPGA LVDS Input Translator
(1) The signaling rate of a line is the number of voltage transitions that are made per second expressed in the units bps (bits per second).


## DESCRIPTION

The SN65LVDS100, SN65LVDT100, SN65LVDS101, and SN65LVDT101 are a high-speed differential receiver and driver connected as a repeater. The receiver accepts low-voltage differential signaling (LVDS), positive-emitter-coupled logic (PECL), or cur-rent-mode logic (CML) input signals at rates up to 2 Gbps and repeats it as either an LVDS or PECL output signal. The signal path through the device is differential for low radiated emissions and minimal added jitter.
The outputs of the SN65LVDS100 and SN65LVDT100 are LVDS levels as defined by TIA/EIA-644-A. The outputs of the SN65LVDS101 and SN65LVDT101 are compatible with 3.3-V PECL levels. Both drive differential transmission lines with nominally $100-\Omega$ characteristic impedance.

The SN65LVDT100 and SN65LVDT101 include a $110-\Omega$ differential line termination resistor for less board space, fewer components, and the shortest stub length possible. They do not include the $\mathrm{V}_{\mathrm{BB}}$ voltage reference found in the SN65LVDS100 and SN65LVDS101. $\mathrm{V}_{\mathrm{BB}}$ provides a voltage reference of typically 1.35 V below $\mathrm{V}_{\mathrm{CC}}$ for use in receiving single-ended input signals and is particularly useful with single-ended 3.3-V PECL inputs. When not used, $V_{B B}$ should be unconnected or open.
All devices are characterized for operation from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$.

## FUNCTIONAL DIAGRAM



SN65LVDT100 and SN65LVDT101



Horizontal Scale= 200 ps/div

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## ORDERING INFORMATION

| OUTPUT | TERMINATION RESISTOR | V $_{\text {BB }}$ | PART NUMBER $^{(1)}$ | PART MARKING | PACKAGE |
| :---: | :---: | :---: | :--- | :---: | :---: |
| LVDS | No | Yes | SN65LVDS100D | DL100 | SOIC |
| LVDS | No | Yes | SN65LVDS100DGK | AZK | MSOP |
| LVDS | Yes | No | SN65LVDT100D | DE100 | SOIC |
| LVDS | Yes | No | SN65LVDT100DGK | AZL | MSOP |
| LVPECL | Yes | SN65LVDS101D | DL101 | SOIC |  |
| LVPECL | No | Yes | SN65LVDS101DGK | AZM | MSOP |
| LVPECL | Yes | No | SN65LVDT101D | DE101 | SOIC |
| LVPECL | Yes | No | SN65LVDT101DGK | BAF | MSOP |

(1) Add the suffix $R$ for taped and reeled carrier (i.e. SN65LVDS100DR).

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

over operating free-air temperature range unless otherwise noted

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(2) All voltage values, except differential I/O bus voltages, are with respect to network ground terminal.
(3) Tested in accordance with JEDEC Standard 22, Test Method A114-A.7.
(4) Tested in accordance with JEDEC Standard 22, Test Method C101.

## POWER DISSIPATION RATINGS

| PACKAGE | $\mathrm{T}_{\mathrm{A}} \leq 25^{\circ} \mathrm{C}$ <br> POWER RATING | DERATING FACTOR ${ }^{(1)}$ <br> ABOVE $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | $\mathrm{T}_{\mathrm{A}}=85^{\circ} \mathrm{C}$ <br> POWER RATING |
| :---: | :---: | :---: | :---: |
| DGK | 377 mW | $3.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | 151 mW |
| D | 481 mW | $4.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | 192 mW |

[^0]SN65LVDS100, SN65LVDT100
www.ti.com

## RECOMMENDED OPERATING CONDITIONS

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage, $\mathrm{V}_{\mathrm{CC}}$ |  | 3 | 3.3 | 3.6 | V |
| Magnitude of differential input voltage $\left\|\mathrm{V}_{\text {ID }}\right\|$ | 'LVDS100 or 'LVDS101 | 0.1 |  | 1 | V |
|  | 'LVDT100 or 'LVDT101 | 0.1 |  | 0.8 |  |
| Input voltage (any combination of common-mode or input signals), $\mathrm{V}_{\text {I }}$ |  | 0 |  | 4 | V |
| $\mathrm{V}_{\mathrm{BB}}$ output current, $\mathrm{l}_{\mathrm{O}(\mathrm{VBB})}$ |  | $-400{ }^{(1)}$ |  | 12 | $\mu \mathrm{A}$ |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ |  | -40 |  | 85 | ${ }^{\circ} \mathrm{C}$ |

(1) The algebraic convention, in which the less positive (more negative) limit is designated minimum, is used in this data sheet.

## ELECTRICAL CHARACTERISTICS

over recommended operating conditions (unless otherwise specified)

| PARAMETER |  | TEST CONDITIONS | MIN | TYP ${ }^{(1)}$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{Cc}}$ | Supply current, 'LVDx100 | No load or input |  | 25 | 30 | mA |
|  | Supply current, 'LVDx101 | $\mathrm{R}_{\mathrm{L}}=50 \Omega$ to 1 V , No input |  | 50 | 61 |  |
| $\mathrm{P}_{\mathrm{D}}$ | Device power dissipation, 'LVDx100 | $\mathrm{R}_{\mathrm{L}}=100 \Omega$, No input |  |  | 110 | mW |
|  | Device power dissipation, 'LVDx101 | Y and Z to $\mathrm{V}_{\mathrm{CC}}-2 \mathrm{~V}$ through $50 \Omega$, No input |  | 116 | 142 |  |
| $V_{B B}$ | Reference voltage output, 'LVDS100 or 'LVDS101 | $\mathrm{I}_{\mathrm{O}}=-400 \mu \mathrm{~A}$ or $12 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{CC}}-1.4$ | $\mathrm{V}_{C C}-1.35$ | $\mathrm{V}_{C C}-1.3$ | mV |
| SN65LVDS100 and SN65LVDS101 INPUT CHARACTERISTICS (see Figure 1) |  |  |  |  |  |  |
| $\mathrm{V}_{1 T+}$ | Positive-going differential input voltage threshold | See Figure_1 and Table 1 |  |  | 100 | mV |
| $\mathrm{V}_{\text {IT }}$ - | Negative-going differential input voltage threshold |  | -100 |  |  |  |
| 1 | Input current | $\mathrm{V}_{1}=0 \mathrm{~V} \text { or } 2.4 \mathrm{~V},$ <br> Second input at 1.2 V | -20 |  | 20 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{I}}=4 \mathrm{~V}$, Second input at 1.2 V |  |  | 33 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {(OFF) }}$ | Power off input current | $\mathrm{V}_{\mathrm{CC}}=1.5 \mathrm{~V}, \mathrm{~V}_{1}=0 \mathrm{~V} \text { or } 2.4 \mathrm{~V} \text {, }$ <br> Second input at 1.2 V | -20 |  | 20 | $\mu \mathrm{A}$ |
|  |  | $V_{C C}=1.5 \mathrm{~V}, \mathrm{~V}_{1}=4 \mathrm{~V} \text {, }$ <br> Second input at 1.2 V | 33 |  |  |  |
| $\mathrm{I}_{10}$ | Input offset current ( $\left.\right\|_{1 / \mathrm{A}}-\mathrm{I}_{\mathrm{IB}} \mid$ ) | $\mathrm{V}_{\text {IA }}=\mathrm{V}_{\text {IB, }} 0 \leq \mathrm{V}_{\text {IA }} \leq 4 \mathrm{~V}$ | -6 |  | 6 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{i}$ | Small-signall input capacitance to GND | $\mathrm{V}_{1}=1.2 \mathrm{~V}$ | 0.6 |  |  | pF |
| SN65LVDT100 and SN65LVDT101 INPUT CHARACTERISTICS (see Eigure-1) |  |  |  |  |  |  |
| $\mathrm{V}_{1 T_{+}}$ | Positive-going differential input voltage threshold | See Fiqure_d and Table 1 |  |  | 100 | mV |
| $\mathrm{V}_{\text {IT }}$ - | Negative-going differential input voltage threshold |  | -100 |  |  |  |
|  | Input current | $\mathrm{V}_{1}=0 \mathrm{~V}$ or 2.4 V , Other input open | -40 |  | 40 | $\mu \mathrm{A}$ |
| I |  | $\mathrm{V}_{1}=4 \mathrm{~V}$, Other input open |  |  | 66 |  |
| $\mathrm{I}_{\text {(OFF) }}$ | Power off input current | $\mathrm{V}_{\mathrm{CC}}=1.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{I}}=0 \mathrm{~V} \text { or } 2.4 \mathrm{~V} \text {, }$ <br> Other input open | -40 |  | 40 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{CC}}=1.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{I}}=4 \mathrm{~V}$, Other input open |  |  | 66 |  |
| $\mathrm{R}_{(\mathrm{T})}$ | Differential input resistance | $\begin{aligned} & \mathrm{V}_{\text {ID }}=300 \mathrm{mV} \text { or } 500 \mathrm{mV}, \mathrm{~V}_{\text {IC }}=0 \mathrm{~V} \\ & \text { or } 2.4 \mathrm{~V} \end{aligned}$ | 90 | 110 | 132 | $\Omega$ |
|  |  | $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{ID}}=300 \mathrm{mV}$ or 500 mV , $\mathrm{V}_{\text {IC }}=0 \mathrm{~V} \text { or } 2.4 \mathrm{~V}$ | 90 | 110 | 132 |  |
| $\mathrm{C}_{\mathrm{i}}$ | Small-signall differential input capacitance | $\mathrm{V}_{1}=1.2 \mathrm{~V}$ |  | 0.6 |  | pF |

[^1] SN65LVDS101, SN65LVDT101
SLLS516C-AUGUST 2002-REVISED JUNE 2004

## ELECTRICAL CHARACTERISTICS (continued)

over recommended operating conditions (unless otherwise specified)

| PARAMETER | TEST CONDITIONS | MIN | TYP (1) MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| SN65LVDS100 and SN65LVDT100 OUTPUT CHARACTERISTICS (see Figure-1) |  |  |  |  |
| $\left\|\mathrm{V}_{\text {OD }}\right\|$ Differential output voltage magnitude | See Eigure 2 | 247 | $340 \quad 454$ | mV |
| $\Delta\left\|\mathrm{V}_{\text {OD }}\right\|$Change in differential output voltage magni- <br> tude between logic states |  | -50 | 50 |  |
| $\mathrm{V}_{\text {OC(SS) }}$ Steady-state common-mode output voltage | See Figure 3 | 1.125 | 1.375 | V |
| $\Delta \mathrm{V}_{\mathrm{OC}(\mathrm{SS})} \begin{aligned} & \text { Change in steady-state common-mode output } \\ & \text { voltage between logic states }\end{aligned}$ |  | -50 | 50 | mV |
| $\mathrm{V}_{\mathrm{OC}(\mathrm{PP})}$ Peak-to-peak common-mode output voltage |  |  | $50 \quad 150$ | mV |
| IOS Short-circuit output current | $\mathrm{V}_{\mathrm{O}(\mathrm{Y})}$ or $\mathrm{V}_{\mathrm{O}(\mathrm{Z})}=0 \mathrm{~V}$ | -24 | 24 | mA |
| l OS(D) Differential short-circuit output current | $\mathrm{V}_{\mathrm{OD}}=0 \mathrm{~V}$ | -12 | 12 | mA |
| SN65LVDS101 and SN65LVDT101 OUTPUT CHARACTERISTICS (see Figure_1) |  |  |  |  |
| High-level output voltage | $50 \Omega$ to $\mathrm{V}_{C C}-2 \mathrm{~V}$, See Eigure 4 | $\mathrm{V}_{\mathrm{CC}}{ }^{-1.25}$ | $\mathrm{V}_{C C^{-1}} 1.02 \quad \mathrm{~V}_{\mathrm{CC}}-0.9$ | V |
|  | $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, 50-\Omega$ load to 2.3 V | 2055 | 22802405 | mV |
| Low-level output voltage | $50 \Omega$ to $\mathrm{V}_{C C}-2 \mathrm{~V}$, See Figure 4 | $\mathrm{V}_{\mathrm{CC}}{ }^{-1.83}$ | $V_{C C}-1.61 V_{C C}-1.53$ | V |
|  | $\mathrm{V}_{C C}=3.3 \mathrm{~V}, 50-\Omega$ load to 2.3 V | 1475 | 16901775 | mV |
| $\left\|\mathrm{V}_{\text {OD }}\right\|$ Differential output voltage magnitude | $50-\Omega$ load to $\mathrm{V}_{\mathrm{CC}}-2 \mathrm{~V}$, SeeFigure 4 | 475 | $575 \quad 750$ | mV |

## SWITCHING CHARACTERISTICS

over recommended operating conditions (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS | MIN | TYP ${ }^{(1)}$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {PLH }}$ | Propagation delay time, low-to-high-level output | 'LVDx100 | See Eigure_5 | 300 | 470 | 800 | ps |
|  |  | 'LVDx101 |  | 400 | 630 | 900 |  |
|  | Propagation delay time, high-to-low-level output | 'LVDx100 |  | 300 | 470 | 800 | ps |
| $t_{\text {PHL }}$ |  | 'LVDx100 |  | 400 | 630 | 900 |  |
| $\mathrm{t}_{\mathrm{r}}$ | Differential output signal rise time (20\%-80\%) |  |  |  |  | 220 | ps |
| $\mathrm{t}_{\mathrm{f}}$ | Differential output signal fall time (20\%-80\%) |  |  |  |  | 220 | ps |
| $\mathrm{t}_{\text {sk(p) }}$ | Pulse skew (\|t $\left.{ }_{\text {PHL }}-\mathrm{t}_{\text {PLH }} \mid\right)^{(2)}$ |  |  |  | 5 | 50 | ps |
| $\mathrm{t}_{\text {sk(pp) }}$ | Part-to-part skew ${ }^{(3)}$ |  | $\mathrm{V}_{\mathrm{ID}}=0.2 \mathrm{~V}$, See Eigure 5 |  |  | 100 | ps |
| $\mathrm{t}_{\text {jit(per) }}$ | RMS period jitter ${ }^{(4)}$ |  | $1 \mathrm{GHz} 50 \%$ duty cycle square wave input, $\mathrm{V}_{\mathrm{ID}}=200 \mathrm{mV}, \mathrm{V}_{\mathrm{IC}}=1.2 \mathrm{~V}$, See Figure 6 |  | 1 | 3.7 | ps |
| $\mathrm{t}_{\mathrm{jit}(\mathrm{cc})}$ | Peak cycle-to-cycle jitter ${ }^{(5)}$ |  |  |  | 6 | 23 | ps |
| $\mathrm{t}_{\mathrm{jit} \text { (pp) }}$ | Peak-to-peak jitter |  | 2 GHz PRBS, $2^{23-1}$ run length, $\mathrm{V}_{\mathrm{ID}}=200 \mathrm{mV}$, $V_{\text {IC }}=1.2 \mathrm{~V}$, See Eigure_ |  | 28 | 65 | ps |
| $\mathrm{t}_{\text {jit }}$ (det) | Peak-to-peak deterministic jitter ${ }^{(6)}$ |  | 2 GHz PRBS, $2^{7}-1$ run length, $\mathrm{V}_{\mathrm{ID}}=200 \mathrm{mV}$, $V_{\text {IC }}=1.2 \mathrm{~V}$, See Figure 6 |  | 17 | 48 | ps |

(1) All typical values are at $25^{\circ} \mathrm{C}$ and with a 3.3 V supply.
(2) $t_{\text {sk(p) }}$ is the magnitude of the time difference between the $t_{P L H}$ and $t_{P H L}$ of any output of a single device.
(3) $t_{s k(p p)}$ is the magnitude of the time difference in propagation delay time between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.
(4) Period jitter is the deviation in cycle time of a signal with respect to the ideal period over a random sample of 1000,000 cycles.
(5) Cycle-to-cycle jitter is the variation in cycle time of a signal between adjacent cycles, over a random sample of 1,000 adjacent cycle pairs.
(6) Deterministic jitter is the sum of pattern-dependent jitter and pulse-width distortion.

## PARAMETER MEASUREMENT INFORMATION



Figure 1. Voltage and Current Definitions

Table 1. Receiver Input Voltage Threshold Test

| APPLIED VOLTAGES |  | RESULTING DIFFERENTIAL <br> INPUT VOLTAGE | RESULTING COMMON- <br> MODE INPUT VOLTAGE | OUTPUT(1) |
| :---: | :---: | :---: | :---: | :---: |
| $\mathbf{V}_{\mathbf{I A}}$ | $\mathbf{V}_{\mathbf{I B}}$ | $\mathbf{V}_{\text {ID }}$ | $\mathbf{V}_{\text {IC }}$ |  |
| 1.25 V | 1.15 V | 100 mV | 1.2 V | H |
| 1.15 V | 1.25 V | -100 mV | 1.2 V | L |
| 4.0 V | 3.9 V | 100 mV | 3.95 V | H |
| 3.9 V | 4.0 V | -100 mV | 3.95 V | L |
| 0.1 V | 0.0 V | 100 mV | 0.05 V | H |
| 0.0 V | 0.1 V | -100 mV | 0.05 V | L |
| 1.7 V | 0.7 V | 1000 mV | 1.2 V | H |
| 0.7 V | 1.7 V | -1000 mV | 1.2 V | L |
| 4.0 V | 3.0 V | 1000 mV | 3.5 V | H |
| 3.0 V | 4.0 V | -1000 mV | 3.5 V | L |
| 1.0 V | 0.0 V | 1000 mV | 0.5 V | H |
| 0.0 V | 1.0 V | -1000 mV | 0.5 V | L |

(1) $H=$ high level, $L=$ low level


Figure 2. SN65LVDx100 Differential Output Voltage (VOD) Test Circuit


NOTE: All input pulses are supplied by a generator having the following characteristics: $t_{r}$ or $t_{f} \leq 0.25 \mathrm{~ns}$, pulse repetition rate $(P R R)=0.5 \mathrm{Mpps}$, pulse width $=500 \pm 10 \mathrm{~ns} . \mathrm{C}_{\mathrm{L}}$ includes instrumentation and fixture capacitance within $0,06 \mathrm{~mm}$ of the D.U.T. The measurement of $\mathrm{V}_{\mathrm{OC}(\mathrm{PP})}$ is made on test equipment with a -3 dB bandwidth of at least 300 MHz .
Figure 3. Test Circuit and Definitions for the SN65LVDx100 Driver Common-Mode Output Voltage


Figure 4. Typical Termination for LVPECL Output Driver (65LVDx101)


NOTE: All input pulses are supplied by a generator having the following characteristics: $t_{r}$ or $t_{f} \leq 0.25$ ns, pulse repetition rate $(P R R)=50 \mathrm{Mpps}$, pulse width $=10 \pm 0.2 \mathrm{~ns} . C_{L}$ includes instrumentation and fixture capacitance within $0,06 \mathrm{~mm}$ of the D.U.T. Measurement equipment provides a bandwidth of 5 GHz minimum.

Figure 5. Timing Test Circuit and Waveforms



$t_{j i t(c c)}=\left|t_{c(n)}-t_{c(n+1)}\right|$

PRBS INPUT


Figure 6. Driver Jitter Measurement Waveforms

A. Source jitter is subtracted from the measured values.
B. TDS JIT3 jitter analysis software installed

Figure 7. Jitter Setup Connections for SN65LVDS100 and SN65LVDS101

## PIN ASSIGNMENTS



FUNCTION TABLE

| DIFFERENTIAL INPUT | OUTPUTS $^{(1)}$ |  |
| :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{ID}}=\mathrm{V}_{\mathrm{A}}-\mathrm{V}_{\mathrm{B}}$ | Y | Z |
| $\mathrm{V}_{\mathrm{ID}} \geq 100 \mathrm{mV}$ | H | L |
| $-100 \mathrm{mV}<\mathrm{V}_{\mathrm{ID}}<100 \mathrm{mV}$ | $?$ | $?$ |
| $\mathrm{~V}_{\mathrm{ID}} \leq-100 \mathrm{mV}$ | L | H |
| Open | $?$ | $?$ |

(1) $\mathrm{H}=$ high level, $\mathrm{L}=$ low level, ? = indeterminate

EQUIVALENT INPUT AND OUTPUT SCHEMATIC DIAGRAMS
INPUT


OUTPUT
(SN65LVDS101 and SN65LVDT101)


## TYPICAL CHARACTERISTICS



Figure 8.


Figure 11.
SN65LVDS101
PROPAGATION DELAY TIME
vs
FREE-AIR TEMPERATURE


Figure 14.

SUPPLY CURRENT
FREE-AIR TEMPERATURE


Figure 9.
SN65LVDS101
PROPAGATION DELAY TIME COMMON-MODE INPUT VOLTAGE


Figure 12.

## SN65LVDS100 PEAK-TO-PEAK JITTER vs <br> FREQUENCY



Figure 15.

DIFFERENTIAL OUTPUT VOLTAGE FREQUENCY


Figure 10.

## SN65LVDS100 PROPAGATION DELAY TIME vs FREE-AIR TEMPERATURE



Figure 13.

## SN65LVDS100 PEAK-TO-PEAK JITTER dATA RATE



Figure 16.

## TYPICAL CHARACTERISTICS (continued)



Figure 17.


Figure 20.


Figure 23.


Figure 18.

SN65LVDS101
PEAK-TO-PEAK JITTER VS
FREQUENCY


Figure 21.


Figure 24.

SN65LVDS100
PEAK-TO-PEAK JITTER VS
FREQUENCY


Figure 19.

SN65LVDS101
PEAK-TO-PEAK JITTER vs
DATA RATE


Figure 22.
SN65LVDS101
PEAK-TO-PEAK JITTER VS FREQUENCY


Figure 25.

## TYPICAL CHARACTERISTICS (continued)



Figure 26.


Figure 29.

SN65LVDS100
PEAK-TO-PEAK JITTER vs
FREE-AIR TEMPERATURE


Figure 27.
SN65LVDS101
DIFFERENTIAL OUTPUT VOLTAGE
FREQUENCY


Figure 30.

SN65LVDS100
DIFFERENTIAL OUTPUT VOLTAGE VS
FREQUENCY


Figure 28.
SN65LVDS101
PEAK-TO-PEAK JITTER VS
DATA RATE


Figure 31.

## TYPICAL CHARACTERISTICS (continued)

SN65LVDS100
622 Mbps, $2^{23}-1$ PRBS


Horizontal Scale= 200 ps/div
LVPECL-to-LVDS
Figure 32.
SN65LVDS101
622 Mbps, $2^{23}-1$ PRBS


Horizontal Scale $\mathbf{= 2 0 0} \mathbf{~ p s} / \mathrm{div}$ LVDS-to-LVPECL

Figure 34.

SN65LVDS100
2 Gbps, $2^{23}-1$ PRBS


Horizontal Scale= $\mathbf{1 0 0}$ ps/div LVPECL-to-LVDS

Figure 33.
SN65LVDS101
2 Gbps, $2^{23}-1$ PRBS


Horizontal Scale= 100 ps/div LVDS-to-LVPECL

Figure 35.

## TYPICAL CHARACTERISTICS (continued)



NOTE: $V_{I T}$ is a steady-state parameter. The switching time is influenced by the input overdrive above this steady-state threshold up to a differential input voltage magnitude of 100 mV .

Figure 36. SN65LVDS100 Simulated Input Voltage Threshold vs Common-Mode Input Voltage, Supply Voltage, and Temperature

## APPLICATION INFORMATION

The SN65LVDS100, SN65LVDT100, SN65LVDS101, and SN65LVDT101 inputs will detect a $100-\mathrm{mV}$ difference between any two signals between 0 V and 4 V , This range will allow receipt of many different single-ended and differential signals. Following are some of the more common connections.


Figure 37. PECL-to-LVDS Translation


Figure 38. LVDS-to-3.3 V PECL Translation


Figure 39. 5-V PECL to 3.3-V PECL Translation


Figure 40. CML-to-LVDS or 3.3-V PECL Translation

## APPLICATION INFORMATION (continued)



Figure 41. Single-Ended 3.3-V PECL-to-LVDS Translation


Figure 42. Single-Ended CMOS-to-LVDS Translation


Figure 43. Single-Ended CMOS-to-3.3-V PECL Translation


Figure 44. Receipt of AC-Coupled Signals

## APPLICATION INFORMATION (continued)

## FAILSAFE CONSIDERATIONS

Failsafe, in regard to a line receiver, usually means that the output goes to a defined logical state with no input signal. To keep added jitter to an absolute minimum, the SN65LVDS100 does not include this feature. It does exhibit 25 mV of input voltage hysteresis to prevent oscillation and keep the output in the last state prior to input-signal loss (assuming the differential noise in the system is less than the hysteresis).
Should failsafe be required, it may be added externally with a $1.6-\mathrm{k} \Omega$ pull-up resistor to the $3.3-\mathrm{V}$ supply and a $1.6-\mathrm{k} \Omega$ pull-down resistor to ground as shown in Eigure 45 The default output state is determined by which line is pulled up or down and is the user's choice. The location of the $1.6-\mathrm{k} \Omega$ resistors is not critical. However the $100-\Omega$ resistor should be located at the end of the transmission line.


Figure 45. External Failsafe Circuit
Addition of this external failsafe will reduce the differential noise margin and add jitter to the output signal. The roughly $100-\mathrm{mV}$ steady-state voltage generated across the $100-\Omega$ resistor adds (or subtracts) from the signal generated by the upstream line driver. If the line driver's differential output is symmetrical about zero volts, then the input at the receiver will appear asymmetrical with the external failsafe. Perhaps more important, is the extra time it takes for the input signal to overcome the added failsafe offset voltage.
In Figure 46 and using an external failsafe, the high-level differential voltage at the input of the SN65LVDS100 reaches 340 mV and the low-level -400 mV indicating a $60-\mathrm{mV}$ differential offset induced by the external failsafe circuitry. The figure also reveals that the lowest peak-to-peak time jitter does not occur at zero-volt differential (the nominal input threshold of the receiver) but at -60 mV , the failsafe offset.

The added jitter from external failsafe increases as the signal transition times are slowed by cable effects. When a ten-meter CAT-5 UTP cable is introduced between the driver and receiver, the zero-crossing peak-to-peak jitter at the receiver output adds 250 ps when the external failsafe is added with this specific test set up. If external failsafe is used in conjunction with the SN65LVDS100, the noise margin and jitter effects should be budgeted.


Figure 46. Receiver Input Eye Pattern With External Failsafe Instruments INSTRUMENTS

19-Oct-2013
www.ti.com

## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead/Ball Finish <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking <br> (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SN65LVDS100D | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | DL100 | Samples |
| SN65LVDS100DG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | DL100 | Samples |
| SN65LVDS100DGK | ACTIVE | VSSOP | DGK | 8 | 80 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | AZK | Samples |
| SN65LVDS100DGKG4 | ACTIVE | VSSOP | DGK | 8 | 80 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | AZK | Samples |
| SN65LVDS100DGKR | ACTIVE | VSSOP | DGK | 8 | 2500 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU \| CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 85 | AZK | Samples |
| SN65LVDS100DGKRG4 | ACTIVE | VSSOP | DGK | 8 | 2500 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | AZK | Samples |
| SN65LVDS100DR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | DL100 | Samples |
| SN65LVDS100DRG4 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | DL100 | Samples |
| SN65LVDS101D | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | DL101 | Samples |
| SN65LVDS101DG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | DL101 | Samples |
| SN65LVDS101DGK | ACTIVE | VSSOP | DGK | 8 | 80 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | AZM | Samples |
| SN65LVDS101DGKG4 | ACTIVE | VSSOP | DGK | 8 | 80 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | AZM | Samples |
| SN65LVDS101DGKR | ACTIVE | VSSOP | DGK | 8 | 2500 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | AZM | Samples |
| SN65LVDS101DGKRG4 | ACTIVE | VSSOP | DGK | 8 | 2500 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | AZM | Samples |
| SN65LVDS101DR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | DL101 | Samples |
| SN65LVDS101DRG4 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | DL101 | Samples |
| SN65LVDT100D | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | DE100 | Samples |

## PACKAGE OPTION ADDENDUM

www.ti.com
19-Oct-2013

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead/Ball Finish <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking <br> (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SN65LVDT100DG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | DE100 | Samples |
| SN65LVDT100DGK | ACTIVE | VSSOP | DGK | 8 | 80 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | AZL | Samples |
| SN65LVDT100DGKG4 | ACTIVE | VSSOP | DGK | 8 | 80 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | AZL | Samples |
| SN65LVDT100DGKR | ACTIVE | VSSOP | DGK | 8 | 2500 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | AZL | Samples |
| SN65LVDT100DGKRG4 | ACTIVE | VSSOP | DGK | 8 | 2500 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | AZL | Samples |
| SN65LVDT100DR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | DE100 | Samples |
| SN65LVDT100DRG4 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | DE100 | Samples |
| SN65LVDT101D | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | DE101 | Samples |
| SN65LVDT101DG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | DE101 | Samples |
| SN65LVDT101DGK | ACTIVE | VSSOP | DGK | 8 | 80 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | BAF | Samples |
| SN65LVDT101DGKG4 | ACTIVE | VSSOP | DGK | 8 | 80 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | BAF | Samples |
| SN65LVDT101DGKR | ACTIVE | VSSOP | DGK | 8 | 2500 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | BAF | Samples |
| SN65LVDT101DGKRG4 | ACTIVE | VSSOP | DGK | 8 | 2500 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | BAF | Samples |
| SN65LVDT101DR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | DE101 | Samples |
| SN65LVDT101DRG4 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | DE101 | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS \& no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb -Free (RoHS compatible) as defined above.
Green (RoHS \& no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed $0.1 \%$ by weight in homogeneous material)
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## TAPE AND REEL INFORMATION



QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE

*All dimensions are nominal

| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> Diameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> W1 $(\mathbf{m m})$ | A0 <br> $(\mathbf{m m})$ | B0 <br> $(\mathbf{m m})$ | K0 <br> $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | W <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SN65LVDS100DGKR | VSSOP | DGK | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 |
| SN65LVDS100DR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 |
| SN65LVDS101DGKR | VSSOP | DGK | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 |
| SN65LVDS101DR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 |
| SN65LVDT100DGKR | VSSOP | DGK | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 |
| SN65LVDT100DR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 |
| SN65LVDT101DGKR | VSSOP | DGK | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 |
| SN65LVDT101DR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SN65LVDS100DGKR | VSSOP | DGK | 8 | 2500 | 358.0 | 335.0 | 35.0 |
| SN65LVDS100DR | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 35.0 |
| SN65LVDS101DGKR | VSSOP | DGK | 8 | 2500 | 358.0 | 335.0 | 35.0 |
| SN65LVDS101DR | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 35.0 |
| SN65LVDT100DGKR | VSSOP | DGK | 8 | 2500 | 358.0 | 335.0 | 35.0 |
| SN65LVDT100DR | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 35.0 |
| SN65LVDT101DGKR | VSSOP | DGK | 8 | 2500 | 358.0 | 335.0 | 35.0 |
| SN65LVDT101DR | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 35.0 |



NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.

C Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
D Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
E. Falls within JEDEC MO-187 variation AA, except interlead flash.

## DGK (S-PDSO-G8)

## PLAStic SmALL OUTLINE PACKAGE



NOTES:
A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Publication IPC-7351 is recommended for alternate designs.
D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

D (R-PDSO-G8)


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shal not exceed $0.006(0,15)$ each side.
D. Body width does not include interlead flash. Interlead flash shall not exceed $0.017(0,43)$ each side
E. Reference JEDEC MS-012 variation AA.

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to Tl's terms and conditions of sale supplied at the time of order acknowledgment.
TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in Tl's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.
TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.
Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.
Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.
In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, Tl's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.
No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.
Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.
TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products |  | Applications |  |
| :---: | :---: | :---: | :---: |
| Audio | www.ti.com/audio | Automotive and Transportation | www.ti.com/automotive |
| Amplifiers | amplifier.ti.com | Communications and Telecom | www.ti.com/communications |
| Data Converters | dataconverter.ti.com | Computers and Peripherals | www.ti.com/computers |
| DLP® Products | www.dlp.com | Consumer Electronics | www.ti.com/consumer-apps |
| DSP | dsp.ti.com | Energy and Lighting | www.ti.com/energy |
| Clocks and Timers | www.ti.com/clocks | Industrial | www.ti.com/industrial |
| Interface | interface.ti.com | Medical | www.ti.com/medical |
| Logic | logic.ti.com | Security | www.ti.com/security |
| Power Mgmt | power.ti.com | Space, Avionics and Defense | www.ti.com/space-avionics-defense |
| Microcontrollers | microcontroller.ti.com | Video and Imaging | www.ti.com/video |
| RFID | www.ti-rfid.com |  |  |
| OMAP Applications Processors | www.ti.com/omap | TI E2E Community | e2e.ti.com |
| Wireless Connectivity | www.ti.com/wirelessco |  |  |


[^0]:    (1) This is the inverse of the junction-to-ambient thermal resistance with no air flow installed on the JESD51-3 low effective thermal conductivity test board for leadless surface mount packages.

[^1]:    (1) Typical values are with a 3.3-V supply voltage and room temperature

