GS1575B / GS9075B HD-LINX(R) II Multi-Rate SDI Automatic Reclocker Features Description GS1575B * * * * * * * * * * * * * * * SMPTE 292M, 259M and 344M compliant Supports data rates of 143, 177, 270, 360, 540, 1483.5, 1485 Mb/s Supports DVB-ASI at 270Mb/s Pb-free and RoHS Compliant Auto and Manual Modes for rate selection Standards indication in Auto Mode 4:1 input multiplexer Loss of Signal (LOS) Output Lock Detect Output On-chip Input and Output Termination Differential 50 inputs and outputs Mute, Bypass and Autobypass functions SD/HD indication output to control GS1528A Dual Slew-Rate Cable Driver Single 3.3V power supply Operating temperature range: 0C to 70C GS9075B * * * * * * * * * * * * * * SMPTE 259M and 344M compliant Supports data rates of 143, 177, 270, 360, and 540Mb/s Supports DVB-ASI at 270Mb/s Pb-free and RoHS Compliant Auto and Manual Modes for rate selection Standards indication in Auto Mode 4:1 input multiplexer Loss of Signal (LOS) Output Lock Detect Output On-chip Input and Output Termination Differential 50 inputs and outputs Mute, Bypass and Autobypass functions Single 3.3V power supply Operating temperature range: 0C to 70C GS1575B SMPTE 292M, SMPTE 259M and SMPTE 344M Serial Digital Interfaces GS9075B * The GS1575B Serial Digital Reclocker will recover the embedded clock signal and re-time the data from a SMPTE 292M, SMPTE 259M or SMPTE 344M compliant digital video signal. The GS9075B Serial Digital Reclocker will recover the embedded clock signal and re-time the data from a SMPTE 259M or SMPTE 344M compliant digital video signal. The GS1575B/9075B removes the high frequency jitter components from the bit-serial stream. Input termination is on-chip for seamless matching to 50 transmission lines. An LVPECL compliant output interfaces seamlessly to the GS1578A/GS9078A Cable Driver. The GS1575B/9075B can operate in either auto or manual rate selection mode. In Auto mode the device will automatically detect and lock onto incoming SMPTE SDI data signals at any supported rate. For single rate data systems, the GS1575B/9075B can be configured to operate in Manual mode. In both modes, the device requires only one external crystal to set the VCO frequency when not locked and provides adjustment free operation. In systems which require passing of non-SMPTE data rates, the GS1575B/9075B can be configured to either automatically or manually enter a bypass mode in order to pass the signal without reclocking. The ASI/177 input pin allows for manual selection of support of either 177Mb/s or DVB-ASI inputs. Applications * The GS1575B/9075B is a Multi-Rate Serial Digital Reclocker designed to automatically recover the embedded clock from a digital video signal and re-time the incoming video data. The GS1575B/9075B is Pb-free, and the encapsulation compound does not contain halogenated flame retardant. This component and all homogeneous sub-components are RoHS compliant. SMPTE 259M and SMPTE 344M Serial Digital Interfaces. GS1575B / GS9075B HD-LINX(R) II Multi-Rate SDI Automatic Reclocker Data Sheet 40063 - 1 June 2009 www.gennum.com 1 of 28 XTAL XTAL OUT+ OUT- XTAL+ XTAL- XTAL OSC LF+ LF- KBB BUFFER RE-TIMER M U X DATA BUFFER DDO/DDO DDO_MUTE SCO_ENABLE DDI 0 DDI 1 DDI 2 PHASE FREQUENCY DETECTOR D A T A CHARGE PUMP M U X CLOCK BUFFER VCO SCO/SCO PHASE DETECTOR M U X DIVIDE BY 2,4,6,8,12,16 DIVIDE BY 152, 160, 208 DDI 3 BYPASS LOGIC CONTROL LOGIC DDI_SEL[1:0] SS[2:0] ASI/177 AUTO/MAN LD SD/HD LOS AUTOBYPASS BYPASS GS1575B Functional Block Diagram XTAL+ XTAL- XTAL XTAL OUT+ OUT- XTAL OSC LF+ LF- KBB BUFFER RE-TIMER M U X DATA BUFFER DDO/DDO DDO_MUTE SCO_ENABLE DDI 0 DDI 1 DDI 2 PHASE FREQUENCY DETECTOR D A T A CHARGE PUMP M U X CLOCK BUFFER VCO SCO/SCO PHASE DETECTOR M U X DIVIDE BY 2,4,6,8,12 DIVIDE BY 152, 160 DDI 3 BYPASS LOGIC CONTROL LOGIC DDI_SEL[1:0] SS[2:0] ASI/177 AUTO/MAN SD/HD LD LOS AUTOBYPASS BYPASS GS9075B Functional Block Diagram GS1575B / GS9075B HD-LINX(R) II Multi-Rate SDI Automatic Reclocker Data Sheet 40063 - 1 June 2009 2 of 28 Revision History Version ECR PCN Date 1 152100 - June 2009 0 141777 - August 2006 A 141210 - July 2006 Changes and/or Modifications Updated document format. Converting to Preliminary Data Sheet. Removed `Proprietary and Confidential' footer. New Document. Contents Features.................................................................................................................................................................1 Applications.........................................................................................................................................................1 Description...........................................................................................................................................................1 Revision History .................................................................................................................................................3 1. Pin Out...............................................................................................................................................................5 1.1 GS1575B Pin Assignment ...............................................................................................................5 1.2 GS9075B Pin Assignment ...............................................................................................................6 1.3 Pin Descriptions ................................................................................................................................7 2. Electrical Characteristics ......................................................................................................................... 10 2.1 Absolute Maximum Ratings ....................................................................................................... 10 2.2 DC Electrical Characteristics ..................................................................................................... 10 2.3 AC Electrical Characteristics ..................................................................................................... 11 3. Input / Output Circuits ............................................................................................................................. 13 4. Detailed Description.................................................................................................................................. 16 4.1 Slew Rate Phase Lock Loop (S-PLL) ......................................................................................... 16 4.2 VCO .................................................................................................................................................... 17 4.3 Charge Pump ................................................................................................................................... 17 4.4 Frequency Acquisition Loop -- The Phase-Frequency Detector .................................. 18 4.5 Phase Acquisition Loop -- The Phase Detector ................................................................... 18 4.6 4:1 Input Mux .................................................................................................................................. 19 4.7 Automatic and Manual Data Rate Selection ......................................................................... 19 4.8 Bypass Mode ................................................................................................................................... 20 4.9 DVB-ASI Operation ....................................................................................................................... 21 4.10 Lock and LOS Indicators ........................................................................................................... 21 4.11 Output Drivers and Serial Clock Outputs ........................................................................... 22 4.12 Output Mute .................................................................................................................................. 22 5. Typical Application Circuits ................................................................................................................... 23 6. Package & Ordering Information .......................................................................................................... 25 6.1 Package Dimensions ..................................................................................................................... 25 6.2 Recommended PCB Footprint ................................................................................................... 26 GS1575B / GS9075B HD-LINX(R) II Multi-Rate SDI Automatic Reclocker Data Sheet 40063 - 1 June 2009 3 of 28 6.3 Packaging Data ............................................................................................................................... 26 6.4 Solder Reflow Profiles .................................................................................................................. 27 6.5 Ordering Information ................................................................................................................... 28 GS1575B / GS9075B HD-LINX(R) II Multi-Rate SDI Automatic Reclocker Data Sheet 40063 - 1 June 2009 4 of 28 1. Pin Out GND XTAL_OUTXTAL_OUT+ XTAL+ XTAL- NC NC NC NC NC NC VEE_CP LF+ VCC_CP GND LF- 1.1 GS1575B Pin Assignment 64 63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 DDI0 DDI0_VTT 1 2 47 VEE_DDO VCC_DDO DDI0 3 46 DDO GND 4 45 NC DDI1 5 44 DDI1_VTT 6 43 DDO GND_DRV DDI1 7 42 VEE_SCO GND 8 41 DDI2 9 GS1575B 64-pin QFN (Top View) 40 VCC_SCO SCO DDI2_VTT DDI2 10 39 NC 11 38 SCO GND 12 37 GND DDI3 13 36 DDO_MUTE DDI3_VTT 14 35 SCO_ENABLE KBB SD/HD GND VEE_DIG ASI/177 LOCKED LOS VCC_DIG SS2 SS1 SS0 VEE_VCO VCC_VCO AUTO/MAN AUTOBYPASS DDI_SEL0 GND 34 15 16 33 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 DDI_SEL1 BYPASS DDI3 Ground Pad (bottom of package) Figure 1-1: 64-Pin QFN GS1575B / GS9075B HD-LINX(R) II Multi-Rate SDI Automatic Reclocker Data Sheet 40063 - 1 June 2009 5 of 28 GND XTAL_OUTXTAL_OUT+ XTAL+ XTAL- NC NC NC NC NC NC VEE_CP LF+ VCC_CP GND LF- 1.2 GS9075B Pin Assignment 64 63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 DDI0 DDI0_VTT 1 2 47 VCC_DDO DDI0 3 46 DDO GND 4 45 NC - VEE_DDO DDI1 5 44 DDI1_VTT 6 43 DDO GND_DRV DDI1 7 42 VEE_SCO GND 8 41 DDI2 9 VCC_SCO SCO - GS9075B 64-pin QFN (Top View) 40 NC DDI2_VTT - DDI2 10 39 11 38 GND 12 37 GND DDI3 13 36 DDO_MUTE DDI3_VTT 14 35 SCO_ENABLE SCO KBB SD GND VEE_DIG LOCKED LOS VCC_DIG ASI/177 SS2 SS1 SS0 VEE_VCO VCC_VCO AUTO/MAN AUTOBYPASS DDI_SEL0 GND 34 15 16 33 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 DDI_SEL1 BYPASS - DDI3 - Ground Pad (bottom of package) Figure 1-2: 64-Pin QFN GS1575B / GS9075B HD-LINX(R) II Multi-Rate SDI Automatic Reclocker Data Sheet 40063 - 1 June 2009 6 of 28 1.3 Pin Descriptions Table 1-1: Pin Descriptions Pin Number Name Type Description 1, 3 DDI0, DDI0 Input Serial digital differential input 0. 2 DDI0_VTT Passive Center tap of two 50 on-chip termination resistors between DDI0 and DDI0. GND Passive Recommended connect to GND. 5, 7 DDI1,DDI1 Input Serial digital differential input 1. 6 DDI1_VTT Passive Center tap of two 50 on-chip termination resistors between DDI1 and DDI1. 9, 11 DDI2, DDI2 Input Serial digital differential input 2. 10 DDI2_VTT Passive Center tap of two 50 on-chip termination resistors between DDI2 and DDI2. 13, 15 DDI3, DDI3 Input Serial digital differential input 3. 14 DDI3_VTT Passive Center tap of two 50 on-chip termination resistors between DDI3 and DDI3. DDI_SEL[1:0] Logic Input Serial digital input select. 4, 8, 12,16, 32, 37, 43, 49, 64 17, 18 19 BYPASS Logic Input DDI_SEL1 DDI_SEL0 INPUT SELECTED 0 0 DDI0 0 1 DDI1 1 0 DDI2 1 1 DDI3 Bypass the reclocker stage. When BYPASS is HIGH, it overwrites the AUTOBYPASS setting. 20 AUTOBYPASS Logic Input Automatically bypasses the reclocker stage when the PLL is not locked This pin is ignored when BYPASS is HIGH. 21 AUTO/MAN Logic Input Auto/Manual select. When set HIGH, the standard is automatically detected from the input data rate. When set LOW, the user must program the input standard using the SS[2:0] pins. 22 VCC_VCO Power Most positive power supply connection for the internal VCO section. Connect to 3.3V. 23 VEE_VCO Power Most negative power supply connection for the internal VCO section. Connect to GND. GS1575B / GS9075B HD-LINX(R) II Multi-Rate SDI Automatic Reclocker Data Sheet 40063 - 1 June 2009 7 of 28 Table 1-1: Pin Descriptions (Continued) Pin Number Name Type Description 24, 25, 26 SS[2:0] Bi-directional When AUTO/MAN is HIGH, SS[0:2] are outputs, displaying the data rate to which the PLL has locked. When AUTO/MAN is LOW, SS[0:2] are inputs, forcing the PLL to lock only to a selected data rate . 27 ASI/177 Logic Input SS2 SS1 SS0 DATA RATE SELECTED/FORCED (Mb/s) 0 0 0 143 0 0 1 177 0 1 0 270 0 1 1 360 1 0 0 540 1 0 1 1483.5/1485 When set HIGH, the device disables the 177Mb/s data rate in the data rate detection circuit. This prevents a false lock to 177Mb/s when using DVB-ASI. When set LOW, 177Mb/s lock is possible, however, if a 270Mb/s ASI signal is applied, the device could false lock to the 177MHz signal. 28 LOCKED Output Lock Detect. This pin is set HIGH by the device when the PLL is locked. 29 LOS Output Loss of Signal. Set HIGH when there are no transitions on the active DDI[3:0] input. See Lock and LOS Indicators on page 21. 30 VCC_DIG Power Most positive power supply connection for the internal glue logic. Connect to 3.3V. 31 VEE_DIG Power Most negative power supply connection for the internal glue logic. Connect to GND. 33 SD/HD Output (GS1575B only) This signal will be set LOW by the device when the reclocker has locked to 1.485Gbps or 1.485/1.001Gbps, or when a non-SMPTE standard is applied (i.e. the device is not locked). It will be set HIGH when the reclocker has locked to 143Mbps, 177Mbps, 270Mbps, 360Mbps, or 540Mbps. 33 SD Output (GS9075B only) 34 KBB Analog Input This signal will go HIGH when the reclocker has locked to the input SD signal. It will be LOW otherwise. Controls the loop bandwidth of the PLL. Leave this pin floating for serial reclocking applications. 35 SCO_ENABLE Power Serial clock output enable. Connect to VCC to enable the serial clock output. Connect to GND to disable the serial clock output. NOTE: This is not a TTL signal input. 36 DDO_MUTE Logic Input GS1575B / GS9075B HD-LINX(R) II Multi-Rate SDI Automatic Reclocker Data Sheet 40063 - 1 June 2009 Mutes the DDO/DDO outputs. This option is not available in bypass mode. 8 of 28 Table 1-1: Pin Descriptions (Continued) Pin Number 38, 40 Name Type Description SCO, SCO Output Serial clock output. When SCO_ENABLE is set HIGH, a serial digital differential clock will be presented to the application layer at the selected data rate. 39, 45, 54 - 59 41 NC No Connect Not connected internally. VCC_SCO Power Most positive power supply connection for the SCO/SCO output driver. Connect to 3.3V. 42 VEE_SCO Power Most negative power supply connection for the SCO/SCO output driver. Connect to GND. 43 GND_DRV Passive Recommended connect to GND. 44, 46 DDO, DDO Output Differential Serial Digital Outputs. 47 VCC_DDO Power Most positive power supply connection for the DDO/DDO output driver. Connect to 3.3V. 48 VEE_DDO Power Most negative power supply connection for the DDO/DDO output driver. Connect to GND. 50, 51 XTAL_OUT+, XTAL_OUT- Output Differential outputs of the reference oscillator used for monitoring or test purposes. 52, 53 XTAL+, XTAL- Input Reference crystal input. Connect to the GO1535 as shown in the Typical Application Circuits on page 23. VEE_CP Power Most negative power supply connection for the internal charge pump. 60 Connect to GND. 61 VCC_CP Power Most positive power supply connection for the internal charge pump. Connect to 3.3V. 62, 63 - LF+, LF- Passive Loop filter capacitor connection. Connect as shown in the Typical Application Circuits on page 23. Center Pad - Ground pad on bottom of package. Solder to main ground plane following recommendations under Recommended PCB Footprint on page 26. GS1575B / GS9075B HD-LINX(R) II Multi-Rate SDI Automatic Reclocker Data Sheet 40063 - 1 June 2009 9 of 28 2. Electrical Characteristics 2.1 Absolute Maximum Ratings Parameter Value Supply Voltage +3.6 VDC Input Voltage Vcc + 0.5V Operating Temperature Range 0C to 70C Storage Temperature Range -50C < Ts < 125C Input ESD Voltage 1kV Solder Reflow Temperature 260C 2.2 DC Electrical Characteristics Table 2-1: DC Electrical Characteristics VCC = 3.3V, TA = 0C to 70C, unless otherwise shown Parameter Symbol Conditions Min Typ Max Units Supply Voltage VCC Operating Range 3.135 3.3 3.465 V Supply Current ICC SCO enabled, TA=25C - 215 260 mA ICC SCO disabled, TA=25C - 195 230 mA - SCO enabled, TA=25C - 710 - mW - SCO disabled, TA=25C - 645 - mW Logic Inputs VIH High 2.0 - - V DDI_SEL[1:0], BYPASS, AUTOBYPASS, AUTO/MAN, ASI/177, DDO_MUTE VIL Low - - 0.8 V Logic Outputs VOH 250uA Load 2.8 - - V VOL 250uA Load - - 0.5 V VIH High 2.0 - - V VIL Low - - 0.8 V Power Consumption SD/HD, LOCKED, LOS Bi-Directional Pins (Manual Mode) SS[2:0], AUTO/MAN = 0 GS1575B / GS9075B HD-LINX(R) II Multi-Rate SDI Automatic Reclocker Data Sheet 40063 - 1 June 2009 10 of 28 Table 2-1: DC Electrical Characteristics (Continued) VCC = 3.3V, TA = 0C to 70C, unless otherwise shown Parameter Symbol Conditions Min Typ Max Units Bi-Directional Pins (Auto Mode) VOH High, 250uA Load 2.8 - - V VOL Low, 250uA Load - - 0.5 V VOH High - VCC - V VOL Low - VCC - 0.285 - V SCO_ENABLE - 1.5mA of current delivered VCC - 0.165 - VCC + 0.165 V Serial Input Voltage - Common Mode 1.65 + (VSID/2) - VCC - (VSID/2) V Serial Output Voltage - Common Mode - VCC - (VOD/2) - V SS[2:0], AUTO/MAN = 1 XTAL_OUT+, XTAL_OUT- SDO/SDO, SCO/SCO 2.3 AC Electrical Characteristics Table 2-2: AC Electrical Characteristics VCC = 3.3V, TA = 0C to 70C, unless otherwise shown Parameter Symbol Conditions Min Typ Max Units Serial Input Data Rate - GS1575B 143 - 1485 Mb/s - GS9075B 143 - 540 Mb/s - Worst case modulation (e.g. square wave modulation) 0.8 - - UI Serial Input Jitter Tolerance 143, 270, 360, 1485 Mb/s PLL Lock Time - Asynchronous tALOCK - - - 10 ms PLL Lock Time - Synchronous t SLOCK CLF=47nF, SD/HD=0 - - 10 us t SLOCK CLF=47nF, SD/HD=1 - - 39 us Serial Output Rise/Fall Time SDO/SDO and SCO/SCO (20% - 80%) trSDO,trSCO 50 load (on chip) - 114 - ps tfSDO,tfSCO 50 load (on chip) - 106 - ps Serial Digital Input Signal Swing VSID Differential with internal 100 input termination 100 - 800 mVp-p 1400 1600 2200 mVp-p See Figure 2-1 Serial Digital Output Signal Swing VOD 100 load differential See Figure 2-2 SDO/SDO and SCO/SCO GS1575B / GS9075B HD-LINX(R) II Multi-Rate SDI Automatic Reclocker Data Sheet 40063 - 1 June 2009 11 of 28 Table 2-2: AC Electrical Characteristics (Continued) VCC = 3.3V, TA = 0C to 70C, unless otherwise shown Parameter Symbol Conditions Serial Output Jitter tOJ SDO/SDO and SCO/SCO KBB = Float PRN, 223-1 Measurement is output jitter that includes input jitter from BERT. Loop Bandwidth Min Typ Max Units 143 Mb/s - 0.02 - UI tOJ 177 Mb/s - 0.02 - UI tOJ 270 Mb/s - 0.02 0.09 UI tOJ 360 Mb/s - 0.03 - UI tOJ 540 Mb/s - 0.03 0.09 UI tOJ 1485 Mb/s (GS1575B only) - 0.06 0.13 UI tOJ Bypass - 0.06 0.13 UI BWLOOP 1.485 Gb/s, KBB = FLOAT (GS1575B only) - 1.75 - MHz BWLOOP 1.485 Gb/s, KBB = GND, <0.1dB Peaking - 3.2 - MHz (GS1575B only) BWLOOP 270 Mb/s, KBB = FLOAT - 520 - KHz BWLOOP 270 Mb/s, KBB = GND - 1000 - KHz VCC VCC _ VSID 2 VCC _ VSID 2 VSID 2 Single-Ended Swing (DDIx) VSID 2 Single-Ended Swing (DDIx) VSID Differential Swing (DDIx-DDIx) VDD + VSID 2 0 _ VSID 2 Figure 2-1: Serial Digital Input Signal Swing VCC VCC _ VOD 2 VCC _ VOD 2 VOD 2 Single-Ended Swing (DDO, SCO) VOD 2 Single-Ended Swing (DDO, SCO) VOD Differential Swing (DDO-DDO) (SCO-SCO) VDD + VOD 2 0 _ VOD 2 Figure 2-2: Serial Digital Output Signal Swing GS1575B / GS9075B HD-LINX(R) II Multi-Rate SDI Automatic Reclocker Data Sheet 40063 - 1 June 2009 12 of 28 3. Input / Output Circuits VREF Figure 3-1: TTL Inputs LF+ LF- Figure 3-2: Loop Filter 250R 250R 10p 5K 5K XTAL+ XTAL- Figure 3-3: Crystal Input GS1575B / GS9075B HD-LINX(R) II Multi-Rate SDI Automatic Reclocker Data Sheet 40063 - 1 June 2009 13 of 28 1K 1K XTAL OUT- XTAL OUT+ Figure 3-4: Crystal Output Buffer 50 50 SDO/SCO SDO/SCO Figure 3-5: Serial Data Outputs, Serial Clock Outputs V REF KBB 500R Figure 3-6: KBB Figure 3-7: Indicator Outputs: SD/HD, LOCKED, LOS GS1575B / GS9075B HD-LINX(R) II Multi-Rate SDI Automatic Reclocker Data Sheet 40063 - 1 June 2009 14 of 28 vREF SS[2:0] Figure 3-8: Standard Select/Indication Bi-directional Pins DDI[3:0] 50 1k 1k DDI_VTT 50 DDI[3:0] Figure 3-9: Serial Data Inputs GS1575B / GS9075B HD-LINX(R) II Multi-Rate SDI Automatic Reclocker Data Sheet 40063 - 1 June 2009 15 of 28 4. Detailed Description The GS1575B/9075B is a Multi-Rate Serial Digital Reclocker designed to automatically recover the embedded clock from a digital video signal and re-time the incoming video data. The GS1575B will recover the embedded clock signal and re-time the data from a SMPTE 292M, SMPTE 259M or SMPTE 344M compliant digital video signal. The GS9075B will recover the embedded clock signal and re-time the data from a SMPTE 259M or SMPTE 344M compliant digital video signal. Using the functional block diagram (page 2) as a guide, Slew Rate Phase Lock Loop (S-PLL) on page 16 to Output Mute on page 22 describes each aspect of the GS1575B/9075B in detail. 4.1 Slew Rate Phase Lock Loop (S-PLL) The term "slew" refers to the output phase of the PLL in response to a step change at the input. Linear PLLs have an output phase response characterized by an exponential response whereas an S-PLL's output is a ramp response (see Figure 4-1). Because of this non-linear response characteristic, traditional small signal analysis is not possible with an S-PLL. PHASE (UI) 0.2 INPUT 0.1 OUTPUT 0.0 SLEW PLL RESPONSE PHASE (UI) 0.2 INPUT 0.1 OUTPUT 0.0 LINEAR (CONVENTIONAL) PLL RESPONSE Figure 4-1: PLL Characteristics GS1575B / GS9075B HD-LINX(R) II Multi-Rate SDI Automatic Reclocker Data Sheet 40063 - 1 June 2009 16 of 28 The S-PLL offers several advantages over the linear PLL. The Loop Bandwidth of an S-PLL is independent of the transition density of the input data. Pseudo-random data has a transition density of 0.5 verses a pathological signal which has a transition density of 0.05. The loop bandwidth of a linear PLL will change proportionally with this change in transition density. With an S-PLL, the loop bandwidth is defined by the jitter at the data input. This translates to infinite loop bandwidth with a zero jitter input signal. This allows the loop to correct for small variations in the input jitter quickly, resulting in very low output jitter. The loop bandwidth of the GS1575B/9075B's PLL is defined at 0.2UI of input jitter. The PLL consists of two acquisition loops. First is the Frequency Acquisition (FA) loop. This loop is active when the device is not locked and is used to achieve lock to the supported data rates. Second is the phase acquisition (PA) loop. Once locked, the PA loop tracks the incoming data and makes phased corrections to produce a re-clocked output. 4.2 VCO The internal VCO of the GS1575B/9075B is a ring oscillator. It is trimmed at the time of manufacture to capture all data rates over temperature and operation voltage ranges. Integrated into the VCO is a series of programmable dividers used to achieve all serial data rates, as well as additional dividers for the frequency acquisition loop. 4.3 Charge Pump A common charge pump is used for the PLL of the GS1575B/9075B. During frequency acquisition, the charge pump has two states, "pump-up" and "pump-down," which is produced by a leading or lagging phase difference between the input and the VCO frequency. During phase acquisition, there are two levels of "pump-up" and two levels of "pump down" produced for leading and lagging phase difference between the input and VCO frequency. This is to allow for greater precision of VCO control. The charge pump produces these signals by holding the integrated frequency information on the external loop-filter capacitor, CLF. The instantaneous frequency information is the result of the current flowing through an internal resistor connected to the loop-filter capacitor. GS1575B / GS9075B HD-LINX(R) II Multi-Rate SDI Automatic Reclocker Data Sheet 40063 - 1 June 2009 17 of 28 4.4 Frequency Acquisition Loop -- The Phase-Frequency Detector An external crystal of 14.140 MHz is used as a reference to keep the VCO centered at the last known data rate. This allows the device to achieve a fast synchronous lock, especially in cases where a known data rate is interrupted. The crystal reference is also used to clock internal timers and counters. To keep the optimal performance of the reclocker over all operating conditions, the crystal frequency must be 14.140 MHz, +/-50ppm. The GO1535 meets this specification and is available from GENNUM. The VCO is divided by a selected ratio which is dependant on the input data rate. The resultant is then compared to the crystal frequency. If the divided VCO frequency and the crystal frequency are within 1% of each other, the PLL is considered to be locked to the input data rate. 4.5 Phase Acquisition Loop -- The Phase Detector The phase detector is a digital quadrature phase detector. It indicates whether the input data is leading or lagging with respect to a clock that is in phase with the VCO (I-clk) and a quadrature clock (Q-clk). When the phase acquisition loop (PA loop) is locked, the input data transition is aligned to the falling edge of I-clk and the output data is re-timed on the rising edge of I-clk. During high input jitter conditions (>0.25UI), Q-clk will sample a different value than I-clk. In this condition, two extra phase correction signals will be generated which instructs the charge pump to create larger frequency corrections for the VCO. i-PHASE ALIGNMENT EDGE DATA RE-TIMING EDGE I-clk q-clk q-PHASE ALIGNMENT EDGE INPUT DATA WITH JITTER 0.25UI 0.8UI RE-TIMED OUTPUT DATA Figure 4-2: Phase Detector Characteristics When the PA loop is active, the crystal frequency and the incoming data rate are compared. If the resultant is more that 2%, the PLL is considered to be unlocked and the system jumps to the FA loop. GS1575B / GS9075B HD-LINX(R) II Multi-Rate SDI Automatic Reclocker Data Sheet 40063 - 1 June 2009 18 of 28 4.6 4:1 Input Mux The 4:1 input mux allows the connection of four independent streams of video/data. There are four differential inputs (DDI[3:0] and DDI[3:0]). The active channel can be selected via the DDI_SEL[1:0] pins. Table 4-1 shows the input selected for a given state at DDI_SEL[1:0]. Table 4-1: Bit Pattern for Input Select DDI_SEL[1:0] Selected Input 00 DDI0 01 DDI1 10 DDI2 11 DDI3 The DDI inputs are designed to be DC interfaced with the output of the GS1524A/9064A Cable Equalizer. There are on chip 50 termination resistors which come to a common point at the DDI_VT pins. Connect a 10nF capacitor to this pin and connect the other end of the capacitor to ground. This terminates the transmission line at the inputs for optimum performance. If only one input pair is used, connect the unused positive inputs to +3.3V and leave the unused negative inputs floating. This helps to eliminate crosstalk from potential noise that would couple to the unused input pair. 4.7 Automatic and Manual Data Rate Selection The GS1575B/9075B can be configured to manually lock to a specific data rate or automatically search for and lock to the incoming data rate. The AUTO/MAN pin selects automatic data rate detection mode (Auto mode) when HIGH and manual data rate selection mode (Manual mode) when LOW. In Auto mode, the SS[2:0] bi-directional pins become outputs and the bit pattern indicates the data rate that the PLL is locked to (or previously locked to). The "search algorithm" cycles through the data rates and starts over if that data rate is not found (see Figure 4-3). POWER-UP 143 Mb/s 177 Mb/s 270Mb/s 360 Mb/s 1.485Mb/s (GS1575B only) 540 Mb/s Figure 4-3: Data Rate Search Pattern GS1575B / GS9075B HD-LINX(R) II Multi-Rate SDI Automatic Reclocker Data Sheet 40063 - 1 June 2009 19 of 28 In Manual mode, the SS[2:0] pins become inputs and the data rate can be programmed by the application layer. In this mode, the search algorithm is disabled and the PLL will only lock to the data rate selected. Table 4-2 shows the SS[2:0] pin settings for either the data rate selected (in Manual mode) or the data rate that the PLL has locked to (in Auto mode). Table 4-2: Data Rate Indication/Selection Bit Pattern SS[2:0] Data Rate (Mb/s) 000 143 001 177 010 270 011 360 100 540 101* 1485/1483.5 * This setting only applies to the GS1575B. For the GS9075B, when AUTO/MAN is LOW, the pin settings SS[0:2] = 101 will be ignored by the device. 4.8 Bypass Mode In Bypass mode, the GS1575B/9075B passes the data at the inputs directly to the outputs. There are two pins that control the bypass function: BYPASS and AUTOBYPASS. When BYPASS is set HIGH by the application layer, the GS1575B/9075B will be in Bypass mode. When AUTOBYPASS is set HIGH by the application layer, the GS1575B/9075B will be configured to enter Bypass mode only when the PLL has not locked to a data rate. When BYPASS is set HIGH, AUTOBYPASS will be ignored. When the PLL is not locked, and both BYPASS and AUTOBYPASS are set LOW, the serial digital output DDO/DDO will produce invalid data. GS1575B / GS9075B HD-LINX(R) II Multi-Rate SDI Automatic Reclocker Data Sheet 40063 - 1 June 2009 20 of 28 4.9 DVB-ASI Operation The GS1575B/9075B will also re-clock DVB-ASI at 270 Mb/s. When reclocking DVB-ASI data set the ASI/177 pin HIGH to prevent a false lock to 177Mb/s. If ASI/177 is not set HIGH, a false lock may occur since there is a harmonic present in idle patterns (K28.5) which is very close the 177 Mb/s data rate (EIC 1179). Note that setting the ASI/177 pin HIGH will disable the 177 Mb/s search when the device is in Auto mode, consequently the GS1575B/9075B will not lock to that data rate. 4.10 Lock and LOS Indicators The LOCKED signal is an active high output which indicates when the PLL is locked. The internal lock logic of the GS1575B/9075B includes a system which monitors the Frequency Acquisition Loop and the Phase Acquisition Loop as well as a monitor to detect harmonic lock. The LOS (Loss of Signal) output is an active HIGH output which indicates the absence of data transitions at the DDIx input. In order for this output to be asserted, transitions must not be present for a period of typically 5.14 us. After this output has been asserted, LOS will deassert typically 5.14 us after the appearance of a transition at the DDIx input. This timing relationship is shown in Figure 4-4: 5.14 us 5.14 us DATA LOS Figure 4-4: LOS signal timing NOTE: LOS is sensitive to transitions appearing at the input, and does not distinguish between transitions caused by input data, and transitions due to noise. GS1575B / GS9075B HD-LINX(R) II Multi-Rate SDI Automatic Reclocker Data Sheet 40063 - 1 June 2009 21 of 28 4.11 Output Drivers and Serial Clock Outputs The device's serial digital data outputs (DDO/DDO) have a nominal voltage of 800mv single ended or 1600mV differential when terminated into a 50 load. The GS1575B/9075B may also be configured to output a serial clock at the data output rate. The internal serial clock output block is powered via the SCO_ENABLE pin. When SCO_ENABLE is connected to VCC, a differential serial clock output will be present on SCO/SCO. Otherwise, when SCO_ENABLE is connected to GND, the clock output block will be powered down and the device will have reduced power consumption. NOTE: The SCO_ENABLE signal should have a 1.5mA drive strength to maintain a supply voltage of 3.3 +/- 0.165V. Clock and data alignment is shown in Figure 4-5. DATA SCLK For HD-SDI: t CD = 32ps (typ.), 36ps (max.) For SD-SDI: t CD = 30ps (typ.), 38ps (max.) tCD Figure 4-5: Clock and Data Alignment 4.12 Output Mute The DDO_MUTE pin is provided to allow muting of the re-timed output. When the PLL is locked and the device is reclocking, setting DDO_MUTE = LOW will force the serial digital outputs DDO/DDO to mute. However, if the GS1575B/9075B is in Bypass mode, (AUTOBYPASS = HIGH and/or BYPASS = HIGH), DDO_MUTE will have no effect on the output. GS1575B / GS9075B HD-LINX(R) II Multi-Rate SDI Automatic Reclocker Data Sheet 40063 - 1 June 2009 22 of 28 5. Typical Application Circuits GO1535 (14.140MHz) 47 n 3 . 3V 100 2 3 4 5 10 n 49 50 GND XTAL_OUT- 52 51 53 XTAL- XTAL+ 55 54 NC NC 56 NC 57 NC 58 NC NC 61 62 63 60 59 VE E _C P VC C _C P LF+ D D I 1 _V T GND VEE_SCO GND VCC_SCO 9 DDI2 1 0n 3 .3 V 47 46 45 Zo = 50 D ATA O U T P U T 44 43 42 1 0n 3.3V 40 SCO NC D D I 2 _V T DDI2 SCO GND GND DDI3 DDO_MUTE SCO_ENABLE D D I 3 _V T DDI3 39 Z o = 5 0 C L O CK O U T P U T 38 37 36 SDO_M UT E 35 34 KBB 3.3V 33 SD/HD 32 GND V E E _ D IG V C C _ D IG 31 30 LOCKED ASI/177 SS2 LOS 29 28 27 SS1 26 SS0 10n D D I _SEL0 D D I _SEL1 25 VCC_VCO VEE_VC0 24 18 17 SD/HD 23 GND DDI_SEL0 16 GS1 5 7 5 B 22 15 48 41 AUTO/MAN 11 14 10 n DDO DDI1 13 Zo = 50 NC DDI1 8 12 DATA IN PU T 3 GND 21 10 n DDO 7 10 Zo = 50 DDI0 A U T O B Y PA S S DATA IN PU T 2 6 Z o = 50 VCC_DDO 20 DATA IN PU T 1 VEE_DDO D D I 0 _V T B Y PA S S 10 n DDI_SEL1 Z o = 50 19 DATA IN PU T 0 DDI0 XTAL_OUT + 1 LF- GND 64 10n 10n 3.3V LOS A SI _1 7 7 LOCKED Note: All resistors in ohms and all capacitors in Farads. Figure 5-1: GS1575B Typical Application Circuit GS1575B / GS9075B HD-LINX(R) II Multi-Rate SDI Automatic Reclocker Data Sheet 40063 - 1 June 2009 23 of 28 GO 1 5 3 5 ( 1 4 . 1 4 0 M Hz ) 47n 3.3V 100 2 3 4 49 50 GND X TA L _ OU T- 52 51 53 X TA L - X TA L + 55 54 NC NC 56 NC 57 NC 58 NC NC 61 60 59 V E E _ CP GND DDI1 VEE_SCO 8 GND VCC_SCO 9 DDI2 1 0n 3.3V 47 46 45 Zo = 50 DATA OUTPUT 44 43 42 1 0n 3.3V 40 SCO NC D D I 2 _VT DDI2 SCO GND GND DDI3 DDO _ M UT E S C O _ E NAB L E D D I 3 _VT DDI3 39 Z o = 5 0 CLOCK OUTPUT 38 37 36 SDO_MUTE 35 34 10n 3.3V D D I _SE L0 D D I _SE L1 33 SD 32 GND V E E _ DI G V C C _ DI G 31 30 LOCKED AS I / 1 7 7 SS2 LOS 29 28 27 SS1 26 25 24 SS0 VEE_VC0 VCC_VCO 23 18 17 SD 22 GND AUT O / M AN KBB DDI _ S E L 0 16 GS9075B 21 15 48 41 AUT O B Y PAS S 11 14 10n 62 D D I 1 _VT 7 13 Zo = 50 V CC_ CP 63 6 12 DATA IN P U T 3 LF+ NC DDO 10 10n DDO DDI1 10n Zo = 50 DDI0 20 DATA IN P U T 2 Zo = 50 V C C _ DDO GND 5 DATA IN P U T 1 V E E _ DDO D D I 0 _VT B Y PAS S 10n DDI _ S E L 1 Zo = 50 19 DATA IN P U T 0 DDI0 X TA L _ OU T + 1 LF- GND 64 10n 10n 3.3V LOS A SI _1 7 7 LOCKED Note: All resistors in ohms and all capacitors in Farads. Figure 5-2: GS9075B Typical Application Circuit GS1575B / GS9075B HD-LINX(R) II Multi-Rate SDI Automatic Reclocker Data Sheet 40063 - 1 June 2009 24 of 28 6. Package & Ordering Information A 9.00 B 4.50 0.40+/-0.05 6.1 Package Dimensions 7.10+/-0.15 3.55 45 45 9.00 PIN 1 AREA 7.10+/-0.15 4.50 3.55 CENTRE TAB 2X 2X 0.15 C 0.10 C 0.20 REF 0.15 C 0.25+/-0.05 0.50 C 64X C A B 0.10 C 0.05 64X 0.90 +/- 0.10 +0.03 0.02-0.02 0.08 C SEATING PLANE GS1575B / GS9075B HD-LINX(R) II Multi-Rate SDI Automatic Reclocker Data Sheet 40063 - 1 June 2009 ALL DIMENSIONS IN MM 25 of 28 6.2 Recommended PCB Footprint 0.25 0.50 0.55 CENTER PAD 8.70 7.10 NOTE: All dimensions are in millimeters. 7.10 8.70 The center pad of the PCB footprint should be connected to the ground plane by a minimum of 36 vias. NOTE: Suggested dimensions only. Final dimensions should conform to customer design rules and process optimizations. 6.3 Packaging Data Parameter Value Package Type 9mm x 9mm 64-pin QFN Moisture Sensitivity Level 3 Junction to Case Thermal Resistance, j-c 9.1C/W Junction to Air Thermal Resistance, j-a (at zero airflow) 21.5C/W Psi, 0.2C/W Pb-free and RoHS Compliant Yes GS1575B / GS9075B HD-LINX(R) II Multi-Rate SDI Automatic Reclocker Data Sheet 40063 - 1 June 2009 26 of 28 6.4 Solder Reflow Profiles The device is manufactured with Matte-Sn terminations and is compatible with both standard eutectic and Pb-free solder reflow profiles. MSL qualification was performed using the maximum Pb-free solder reflow profile shown in Figure 6-1. The recommended standard Pb solder reflow profile is shown in Figure 6-2. Temperature 60-150 sec. 20-40 sec. 260C 250C 3C/sec max 217C 6C/sec max 200C 150C 25C Time 60-180 sec. max 8 min. max Figure 6-1: Maximum Pb-free Solder Reflow Profile (Preferred) 60-150 sec. Temperature 10-20 sec. 230C 220C 3C/sec max 183C 6C/sec max 150C 100C 25C Time 120 sec. max 6 min. max Figure 6-2: Standard Pb Solder Reflow Profile GS1575B / GS9075B HD-LINX(R) II Multi-Rate SDI Automatic Reclocker Data Sheet 40063 - 1 June 2009 27 of 28 6.5 Ordering Information Part Number Package Temperature Range GS1575B GS1575BCNE3 Pb-free 64-pin QFN 0C to 70C GS9075B GS9075BCNE3 Pb-free 64-pin QFN 0C to 70C DOCUMENT IDENTIFICATION CAUTION DATA SHEET ELECTROSTATIC SENSITIVE DEVICES The product is in production. Gennum reserves the right to make changes to the product at any time without notice to improve reliability, function or design, in order to provide the best product possible. DO NOT OPEN PACKAGES OR HANDLE EXCEPT AT A STATIC-FREE WORKSTATION GENNUM CORPORATE HEADQUARTERS Phone: +1 (905) 632-2996 Fax: +1 (905) 632-2055 4281 Harvester Road, Burlington, Ontario L7L 5M4 Canada E-mail: corporate@gennum.com www.gennum.com OTTAWA SNOWBUSH IP - A DIVISION OF GENNUM GERMANY 232 Herzberg Road, Suite 101 Kanata, Ontario K2K 2A1 Canada 439 University Ave. Suite 1700 Toronto, Ontario M5G 1Y8 Canada Hainbuchenstrae 2 80935 Muenchen (Munich), Germany Phone: +49-89-35831696 Phone: +1 (613) 270-0458 Phone: +1 (416) 925-5643 Fax: +49-89-35804653 Fax: +1 (613) 270-0429 Fax: +1 (416) 925-0581 E-mail: gennum-germany@gennum.com CALGARY E-mail: sales@snowbush.com 3553 - 31st St. N.W., Suite 210 Calgary, Alberta T2L 2K7 Canada Web Site: http://www.snowbush.com Phone: +1 (403) 284-2672 UNITED KINGDOM MEXICO 288-A Paseo de Maravillas Jesus Ma., Aguascalientes Mexico 20900 NORTH AMERICA WESTERN REGION Bayshore Plaza 2107 N 1st Street, Suite #300 San Jose, CA 95131 United States Phone: +1 (408) 392-9454 Phone: +1 (416) 848-0328 Fax: +1 (408) 392-9427 JAPAN KK E-mail: naw_sales@gennum.com NORTH AMERICA EASTERN REGION Fax: +44 1279 714171 Shinjuku Green Tower Building 27F 6-14-1, Nishi Shinjuku Shinjuku-ku, Tokyo, 160-0023 Japan INDIA Phone: +81 (03) 3349-5501 Phone: +1 (905) 632-2996 #208(A), Nirmala Plaza, Airport Road, Forest Park Square Bhubaneswar 751009 India Fax: +81 (03) 3349-5505 Fax: +1 (905) 632-2055 E-mail: gennum-japan@gennum.com E-mail: nae_sales@gennum.com Phone: +91 (674) 653-4815 TAIWAN Fax: +91 (674) 259-5733 6F-4, No.51, Sec.2, Keelung Rd. Sinyi District, Taipei City 11502 Taiwan R.O.C. North Building, Walden Court Parsonage Lane, Bishop's Stortford Hertfordshire, CM23 5DB United Kingdom Phone: +44 1279 714170 Web Site: http://www.gennum.co.jp 4281 Harvester Road Burlington, Ontario L7L 5M4 Canada KOREA 8F Jinnex Lakeview Bldg. 65-2, Bangidong, Songpagu Seoul, Korea 138-828 Phone: +82-2-414-2991 Phone: (886) 2-8732-8879 Fax: +82-2-414-2998 Fax: (886) 2-8732-8870 E-mail: gennum-korea@gennum.com E-mail: gennum-taiwan@gennum.com Gennum Corporation assumes no liability for any errors or omissions in this document, or for the use of the circuits or devices described herein. The sale of the circuit or device described herein does not imply any patent license, and Gennum makes no representation that the circuit or device is free from patent infringement. All other trademarks mentioned are the properties of their respective owners. GENNUM and the Gennum logo are registered trademarks of Gennum Corporation. (c) Copyright 2006 Gennum Corporation. All rights reserved. www.gennum.com GS1575B / GS9075B HD-LINX(R) II Multi-Rate SDI Automatic Reclocker Data Sheet 40063 - 1 June 2009 28 of 28 28