TCP-5018UB 1.8 pF Passive Tunable Integrated Circuits (PTIC) Introduction ON Semiconductor's PTICs have excellent RF performance and power consumption, making them suitable for any mobile handset or radio application. The fundamental building block of our PTIC product line is a tunable material called ParaScant, based on Barium Strontium Titanate (BST). PTICs have the ability to change their capacitance from a supplied bias voltage generated by the Control IC. The 1.8 pF ultra-high tuning PTICs are available as wafer-level chip scale packages (WLCSP). www.onsemi.com WLCSP6 1.097x0.622 CASE 567NZ Key Features * * * * * * Ultra-High Tuning Range(5:1) and Operation up to 24 V Usable Frequency Range: from 700 MHz to 2.7 GHz High Quality Factor (Q) for Low Loss High Power Handling Capability Compatible with PTIC Control ICs from ON Semiconductor These devices are Pb-Free and RoHS Compliant MARKING DIAGRAM BYW B Y W = Specific Device Code = Year = Work Week Typical Applications * * * * Multi-band, Multi-standard, Advanced and Simple Mobile Phones Tunable Antenna Matching Networks Tunable RF Filters Active Antennas FUNCTIONAL BLOCK DIAGRAM PTIC RF1 RF2 Bias PTIC Functional Block Diagram ORDERING INFORMATION Device TCP-5018UB-DT Package Shipping WLCSP4 (Pb-Free) 4000 Units / 7" Tape & Reel For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. (c) Semiconductor Components Industries, LLC, 2016 November, 2016 - Rev. 0 1 Publication Order Number: TCP-5018UB/D TCP-5018UB DC Bias 1 RF2 RF2 A1 A2 NC B1 B2 RF1 C1 C2 RF1 Figure 1. PTIC Functional Block Diagram (Top View) Table 1. SIGNAL DESCRIPTIONS Ball / Pad Number Pin Name A1 DC Bias 1 B1 RF2 RF Output C1 RF2 RF Output A2 NC Not Connected B2 RF1 RF Input C2 RF1 RF Input www.onsemi.com 2 Description DC Bias Voltage TCP-5018UB TYPICAL SPECIFICATIONS Representative Performance Data at 255C Table 2. PERFORMANCE DATA Parameter Operating Bias Voltage Min Typ 1.0 Units 24 V Capacitance (Vbias = 2 V) 1.638 1.80 1.962 pF Capacitance (Vbias = 24 V) 0.352 0.387 0.422 pF Tuning Range (1 V - 24 V) 4.80 5.25 6.00 Tuning Range (2 V - 24 V) 4.20 4.65 5.30 Leakage Current (Vbias = 24 V) Operating Frequency 1. 2. 3. 4. 5. Max 700 0.1 mA 2700 MHz Quality Factor @ 700 MHz, 2 V (Note 5) 65 Quality Factor @ 700 MHz 24 V (Note 5) 85 Quality Factor @ 2.4 GHz, 2 V (Note 5) 40 Quality Factor @ 2.4 GHz, 24 V (Note 5) 35 IP3 (Vbias = 2 V) (Notes 1, 3 and 5) 70 dBm IP3 (Vbias = 24 V) (Notes 1, 3 and 5) 80 dBm 2nd Harmonic (Vbias = 2 V) (Notes 2, 3 and 5) -65 dBm 2nd Harmonic (Vbias = 24 V) (Notes 2, 3 and 5) -75 dBm 3rd Harmonic (Vbias = 2 V) (Notes 2, 3 and 5) -45 dBm 3rd Harmonic (Vbias = 24 V) (Notes 2, 3 and 5) -75 dBm Transition Time (Cmin Cmax) (Notes 4 and 5) 66 ms Transition Time (Cmax Cmin) (Notes 4 and 5) 48 ms f1 = 850 MHz, f2 = 860 MHz, Pin 25 dBm/Tone 850 MHz, Pin +34 dBm IP3 and Harmonics are measured in the shunt configuration in a 50 W environment RFIN and RFOUT are both connected to DC ground Sample Testing Only. Average Transition Time for all start and stop voltage combinations between 2 V and 24 V is 50 ms. www.onsemi.com 3 TCP-5018UB Representative performance data at 255C for 1.8 pF WLCSP Package Figure 2. Capacitance Figure 3. Harmonic Power* Figure 5. Q* Figure 4. IP3* *Data shown is representative only. Table 3. ABSOLUTE MAXIMUM RATINGS Parameter Rating Units Input Power +40 dBm Bias Voltage +30 (Note 6) V Operating Temperature Range -30 to +85 C Storage Temperature Range -55 to +125 C ESD - Human Body Model Class 1B JEDEC HBM Standard (Note 7) Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 6. WLCSP: Recommended Bias Voltage not to exceed 24 V. 7. Class 1B defined as passing 500 V, but may fail after exposure to 1000 V ESD pulse. www.onsemi.com 4 TCP-5018UB ASSEMBLY CONSIDERATIONS AND REFLOW PROFILE The following assembly considerations should be observed: Cleanliness These chips should be handled in a clean environment. Electro-static Sensitivity ON Semiconductor's PTICs are ESD Class 1B sensitive. The proper ESD handling procedures should be used. Mounting The WLCSP PTIC is fabricated for Flip Chip solder mounting. Connectivity to the RF and Bias terminations on the PTIC die is established through SAC305 solder balls with 90 mm nominal height (65 mm to 115 mm height variation). The PTIC die is RoHS-compliant and compatible with lead-free soldering profile. Molding The PTIC die is compatible for over-molding or under-fill. Figure 6. Reflow Profile ORIENTATION OF THE PTIC FOR OPTIMUM LOSSES RF When configuring the PTIC in your specific circuit design, at least one of the RF terminals must be connected to DC ground. If minimum transition times are required, DC ground on both RF terminals is recommended. To minimize losses, the PTIC should be oriented such that RF2 is at the lower RF impedance of the two RF nodes. A shunt PTIC, for example, should have RF2 connected to RF ground. ANT RF1 (PTIC Pad) RF2 (PTIC Pad) Bias Figure 7. PTIC Orientation Functional Block Diagram www.onsemi.com 5 TCP-5018UB PART NUMBER DEFINITION Table 4. PART NUMBERS Capacitance Part Number TCP-5018UB-DT Marking 2V 24 V Device ID Trace Code Package* 1.80 0.387 B YW** 6-Bump WLCSP *See PTIC package dimensions on following page. **Refer to table below (Table 5) for YW trace code. For information on device numbering and ordering codes, please download the Device Nomenclature technical note (TND310/D) from www.onsemi.com. Table 5. Two Digits Year and Work Week Date coding (YW) - In Process Product / Traceability Date Code Marking Code Term Definition YW Year and Work Week Two-character Alpha Code. Example: 2005, workweek 10 = GJ YEAR WORK WEEK CODE YEAR WORK WEEK CODE YEAR WORK WEEK CODE 2003 1 26 27 52 CA CZ DA DZ 2004 1 26 27 52 EA EZ FA FZ 2005 1 26 27 52 GA GZ HA HZ 2006 1 26 27 52 IA IZ JA JZ 2007 1 26 27 52 KA KZ LA LZ 2008 1 26 27 52 MA MZ NA NZ 2009 1 26 27 52 PA PZ RA RZ 2010 1 26 27 52 SA SZ TA TZ 2011 1 26 27 52 UA UZ VA VZ 2012 1 26 27 52 WA WZ XA XZ 2013 1 26 27 52 YA YZ ZA ZZ 2014 1 26 27 52 AA AZ BA BZ 2015 1 26 27 52 CA CZ DA DZ 2016 1 26 27 52 EA EZ FA FZ 2017 1 26 27 52 GA GZ HA HZ For dates outside of the table: the first character of the code is incremented at the start of workweek 01 and workweek 27 each year. The second character begins with "A" in workweek 01 of each year and increments weekly. "A" follows "Z" to make the code continuous. ParaScan is a trademark of Paratek Microwave, Inc. www.onsemi.com 6 MECHANICAL CASE OUTLINE PACKAGE DIMENSIONS WLCSP6, 1.097x0.622 CASE 567NZ ISSUE A SCALE 4:1 E E PIN A1 REFERENCE E A B 6X b1 6X b 0.05 C A B D 0.03 C DETAIL A 2X 0.05 C 2X 0.05 C NOTE 4 TAPE TOP VIEW A3 DETAIL C A 0.06 C 0.05 C A1 SIDE VIEW e C RECOMMENDED SOLDERING FOOTPRINT* B 0.40 A 1 PACKAGE OUTLINE 2 MILLIMETERS MIN NOM 0.335 0.295 0.065 0.090 0.025 REF 0.125 0.150 0.075 0.100 1.047 1.097 0.572 0.622 0.40 BSC MAX 0.375 0.115 0.175 0.125 1.147 0.672 XYW X Y W e C DIM A A1 A3 b b1 D E e SEATING PLANE e/2 DETAIL A NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. 2. CONTROLLING DIMENSION: MILLIMETERS. 3. COPLANARITY APPLIES TO SPHERICAL CROWNS OF SOLDER BALLS. 4. BACKSIDE TAPE APPLIED TO IMPROVE PIN 1 MARKING. GENERIC MARKING DIAGRAM* DETAIL C NOTE 3 DATE 27 SEP 2016 BOTTOM VIEW = Specific Device Code = Year = Work Week *This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " G", may or may not be present. A1 0.40 PITCH 6X 0.20 DIMENSIONS: MILLIMETERS *For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. DOCUMENT NUMBER: DESCRIPTION: 98AON11898G WLCSP6, 1.097X0.622 Electronic versions are uncontrolled except when accessed directly from the Document Repository. Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. PAGE 1 OF 1 ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. (c) Semiconductor Components Industries, LLC, 2019 www.onsemi.com ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. PUBLICATION ORDERING INFORMATION LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com ON Semiconductor Website: www.onsemi.com TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 www.onsemi.com 1 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative