HY57V643220D(L/S)T(P) Series 4Banks x 512K x 32bits Synchronous DRAM Document Title 4Bank x 512K x 32bits Synchronous DRAM Revision History Revision No. History Draft Date Remark Preliminary 0.1 Initial Draft May. 2004 0.2 Removed Preliminary July 2004 0.3 1. Updated Output Load Capacitance for Access Time Measurement CL = 30pF in AC OPERATING TEST CONDITION 2. Updated the tolerance zone of the leads and the description of the package type in PACKAGE DIMENSION Sep. 2004 0.4 1.Corrected : Lead range tolerance (Page : 13) Sep. 2005 This document is a general product description and is subject to change without notice. Hynix does not assume any responsibility for use of circuits described. No patent licenses are implied. Rev. 0.4 / Sep. 2005 1 HY57V643220D(L/S)T(P) Series 4Banks x 512K x 32bits Synchronous DRAM DESCRIPTION The Hynix HY57V643220D(L/S)T(P) series is a 67,108,864bit CMOS Synchronous DRAM, ideally suited for the memory applications which require wide data I/O and high bandwidth. HY57V643220D(L/S)T(P) is organized as 4banks of 524,228x32. HY57V643220D(L/S)T(P) is offering fully synchronous operation referenced to a positive edge of the clock. All inputs and outputs are synchronized with the rising edge of the clock input. The data paths are internally pipelined to achieve very high bandwidth. All input and output voltage levels are compatible with LVTTL. Programmable options include the length of pipeline (Read latency of 2 or 3), the number of consecutive read or write cycles initiated by a single control command (Burst length of 1,2,4,8 or full page), and the burst count sequence(sequential or interleave). A burst of read or write cycles in progress can be terminated by a burst terminate command or can be interrupted and replaced by a new burst read or write command on any cycle. (This pipelined design is not restricted by a '2N' rule) FEATURES * Voltage : VDD, VDDQ 3.3V supply voltage * Auto refresh and self refresh * All device pins are compatible with LVTTL interface * 4096 Refresh cycles / 64ms * JEDEC standard 400mil 86pin TSOP-II with 0.5mm of pin pitch * Programmable Burst Length and Burst Type * All inputs and outputs referenced to positive edge of system clock - 1, 2, 4, 8 or full page for Sequential Burst - 1, 2, 4 or 8 for Interleave Burst * Data mask function by DQM 0, 1, 2 and DQM 3 * Programmable CAS Latency ; 2, 3 Clocks * Internal four banks operation * Burst Read Single Write operation ORDERING INFORMATION Part No. Clock Frequency HY57V643220D(L/S)T(P)-45 222MHz HY57V643220D(L/S)T(P)-5 200MHz HY57V643220D(L/S)T(P)-55 183MHz HY57V643220D(L/S)T(P)-6 166MHz HY57V643220D(L/S)T(P)-7 143MHz Note 1. HY57V643220DT(P) 2. HY57V643220DLT(P) 3. HY57V643220DST(P) 4. HY57V643220D(L/S)T 5. HY57V643220D(L/S)TP Organization Interface Package 4Banks x 512Kbits x32 LVTTL 86pin TSOP-II (Lead Free) Series : Normal Power Series : Low Power Series : Super Low Power Series : Leaded Series : Lead Free This document is a general product description and is subject to change without notice. Hynix does not assume any responsibility for use of circuits described. No patent licenses are implied. Rev. 0.4 / Sep. 2005 2 HY57V643220D(L/S)T(P) Series 4Banks x 512K x 32bits Synchronous DRAM 86PIN TSOP II CONFIGURATION VDD DQ0 VDDQ DQ1 DQ2 VSSQ DQ3 DQ4 VDDQ DQ5 DQ6 VSSQ DQ7 NC VDD DQM0 /WE /CAS /RAS /CS NC BA0 BA1 A10/AP A0 A1 A2 DQM2 VDD NC DQ16 VSSQ DQ17 DQ18 VDDQ DQ19 DQ20 VSSQ DQ21 DQ22 VDDQ DQ23 VDD Rev. 0.4 / Sep. 2005 86 85 84 1 2 3 20 21 22 41 42 43 86Pin TSOP II 400Mil x 875mil 0.5mm Pin Pitch 67 66 65 46 45 44 VSS DQ15 VSSQ DQ14 DQ13 VDDQ DQ12 DQ11 VSSQ DQ10 DQ9 VDDQ DQ8 NC VSS DQM1 NC NC CLK CKE A9 A8 A7 A6 A5 A4 A3 DQM3 VSS NC DQ31 VDDQ DQ30 DQ29 VSSQ DQ28 DQ27 VDDQ DQ26 DQ25 VSSQ DQ24 VSS 3 HY57V643220D(L/S)T(P) Series 4Banks x 512K x 32bits Synchronous DRAM Pin FUNCTION DESCRIPTIONS Pin Pin Name DESCRIPTION CLK Clock The system clock input. All other inputs are registered to the SDRAM on the rising edge of CLK. CKE Clock Enable Controls internal clock signal and when deactivated, the SDRAM will be one of the states among power down, suspend or self refresh CS Chip Select Enables or disables all inputs except CLK, CKE and DQM BA0, BA1 Bank Address Selects bank to be activated during RAS activity Selects bank to be read/written during CAS activity A0 ~ A10 Address Row Address : RA0 ~ RA10, Column Address : CA0 ~ CA7 Auto-precharge flag : A10 RAS, CAS, WE Row Address Strobe, Column Address Strobe, Write Enable RAS, CAS and WE define the operation Refer function truth table for details DQM0~3 Data Input/Output Mask Controls output buffers in read mode and masks input data in write mode DQ0 ~ DQ31 Data Input/Output Multiplexed data input / output pin VDD/VSS Power Supply/Ground Power supply for internal circuits and input buffers VDDQ/VSSQ Data Output Power/ Ground Power supply for output buffers NC No Connection No connection Rev. 0.4 / Sep. 2005 4 HY57V643220D(L/S)T(P) Series 4Banks x 512K x 32bits Synchronous DRAM FUNCTIONAL BLOCK DIAGRAM 512Kbit x 4banks x 32 I/O Low Power Synchronous DRAM Internal Row Counter Self refresh logic & timer 512Kx32 BANK 3 CLK CAS Column Active DQM0~3 A0 Address Buffers BA1 DQ0 DQ31 Y-Decoder Column Add Counter Bank Select A10 Memory Cell Array Column Pre Decoder WE A1 512Kx32 BANK 0 I/O Buffer & Logic Refresh 512Kx32 BANK 1 Sense AMP & I/O Gate State Machine RAS 512Kx32 BANK 2 X-Decoder X-Decoder X-Decoder X-Decoder CKE CS Row Pre Decoder Row Active Address Register Mode Register Burst Counter CAS Latency Data Out Control Pipe Line Control BA0 Rev. 0.4 / Sep. 2005 5 HY57V643220D(L/S)T(P) Series 4Banks x 512K x 32bits Synchronous DRAM BASIC FUNCTIONAL DESCRIPTION Mode Register BA1 BA0 A11 A10 A9 A8 A7 0 0 0 0 OP Code 0 0 A6 A5 A4 CAS Latency A3 A2 BT A1 A0 Burst Length OP Code A9 Write Mode 0 Burst Read and Burst Write 1 Burst Read and Single Write CAS Latency Burst Type A3 Burst Type 0 Sequential 1 Interleave Burst Length A6 A5 A4 CAS Latency 0 0 0 Reserved 0 0 1 0 1 0 1 1 0 1 0 A2 A1 A0 1 0 0 0 2 0 1 3 0 Reserved 1 Burst Length A3 = 0 A3=1 0 1 1 0 1 2 2 0 1 0 4 4 0 1 1 8 8 Reserved 1 0 0 Reserved Reserved Reserved 1 1 0 Reserved 1 0 1 Reserved 1 1 1 Reserved 1 1 0 Reserved Reserved 1 1 1 Full Page Reserved Rev. 0.4 / Sep. 2005 6 HY57V643220D(L/S)T(P) Series 4Banks x 512K x 32bits Synchronous DRAM ABSOLUTE MAXIMUM RATING Symbol Rating Unit Ambient Temperature Parameter TA -40 ~ 85 oC Storage Temperature TSTG -55 ~ 125 VIN, VOUT -1.0 ~ 4.6 Voltage on Any Pin relative to VSS Voltage on VDD relative to VSS o C V VDD -1.0 ~ 4.6 V VDDQ -1.0 ~ 4.6 V Short Circuit Output Current IOS 50 mA Power Dissipation PD 1 Voltage on VDDQ relative to VSS . TSOLDER Soldering Temperature Time W . 260 10 oC . Sec DC OPERATING CONDITION (TA= -40 to 85oC ) Parameter Symbol Power Supply Voltage Min Typ Max Unit Note VDD, VDDQ 3.0 3.3 3.6 V 1 Input High Voltage VIH 2.0 3.3 VDDQ+0.3 V 1, 2 Input Low Voltage VIL -0.3 - 0.8 V 1, 3 Note : 1. All voltages are referenced to VSS = 0V 2. VIH(max) is acceptable 5.6V AC pulse width with <=3ns of duration. 3. VIL(min) is acceptable -2.0V AC pulse width with <=3ns of duration AC OPERATING TEST CONDITION (TA= -40 to 85 oC, VDD=3.30.3V, VSS=0V) Parameter AC Input High/Low Level Voltage Input Timing Measurement Reference Level Voltage Symbol Value Unit VIH / VIL 2.4/0.4 V Vtrip 1.4 V Input Rise/Fall Time tR / tF 1 ns Output Timing Measurement Reference Level Voltage Voutref 1.4 V CL 30 pF Output Load Capacitance for Access Time Measurement Note CAPACITANCE (TA= -40 to 85 oC, f=1MHz, VDD=3.3V) Parameter Pin Symbol Min Max Unit CLK CI1 2.5 3.5 pF Input capacitance A0 ~ A10, BA0, BA1, CKE, CS, RAS, CAS, WE, DQM 0~3 CI2 2.5 3.8 pF Data input / output capacitance DQ0 ~ DQ31 CI/O 4 6.5 pF Rev. 0.4 / Sep. 2005 7 HY57V643220D(L/S)T(P) Series 4Banks x 512K x 32bits Synchronous DRAM Note 1. Vtt=1.4V Vtt=1.4V RT=500 Output RT=50 Z0 = 50 Output 30pF 30pF DC Output Load Circuit AC Output Load Circuit DC CHARACTERRISTICS I (TA= 0 to 70oC) Parameter Symbol Min Max Unit Note Input Leakage Current ILI -1 1 uA 1 Output Leakage Current ILO -1 1 uA 2 Output High Voltage VOH 2.4 - V IOH = -2mA Output Low Voltage VOL - 0.4 V IOL = +2mA Note : 1. VIN = 0 to 3.6V, All other balls are not tested under VIN =0V 2. DOUT is disabled, VOUT=0 to 3.6 Rev. 0.4 / Sep. 2005 8 HY57V643220D(L/S)T(P) Series 4Banks x 512K x 32bits Synchronous DRAM DC CHARACTERISTICS II (TA= 0 to 70oC) Symbol Parameter Operating Current IDD1 Speed Test Condition Burst length=1, One bank active tRC tRC(min), IOL=0mA 45 5 55 6 7 220 200 190 180 170 Precharge Standby Cur- IDD2P CKE VIL(max), tCK = 15ns rent IDD2PS CKE VIL(max), tCK = in Power Down Mode Precharge Standby Cur- IDD2N rent in Non Power Down Mode IDD2NS mA 2 mA 17 CKE VIH(min), tCK = Input signals are stable. 12 40 IDD3NS CKE VIH(min), tCK = Input signals are stable. 30 Burst Mode Operating Current IDD4 tCK tCK(min), IOL=0mA All banks active Auto Refresh Current IDD5 tRC tRC(min), All banks active IDD6 CKE 0.2V mA 3 CKE VIH(min), CS VIH(min), tCK = 15ns Input signals are changed one time during 2clks. All other pins VDD-0.2V or 0.2V Self Refresh Current 1 mA 3 CL=3 mA 2 CKE VIH(min), CS VIH(min), tCK = 15ns Input signals are changed one time during 2clks. All other pins VDD-0.2V or 0.2V Active Standby Current IDD3P CKE VIL(max), tCK = 15ns in Power Down Mode IDD3PS CKE VIL(max), tCK = Active Standby Current IDD3N in Non Power Down Mode Unit Note mA 290 280 260 240 210 mA 1 260 250 235 220 210 mA 2 Normal 2 mA 3 Low Power 0.8 mA 4 Super Low Power 450 uA 5 Note : 1. IDD1 and IDD4 depend on output loading and cycle rates. Specified values are measured with the output open 2. Min. of tRC (Refresh RAS cycle time) is shown at AC CHARACTERISTICS II 3. HY57V643220DT(P) Series 4. HY57V643220DLT(P) Series 5. HY57V643220DST(P) Series Rev. 0.4 / Sep. 2005 9 HY57V643220D(L/S)T(P) Series 4Banks x 512K x 32bits Synchronous DRAM AC CHARACTERISTICS I (AC opAC CHARACTERISTICS I erating conditions unless otherwise noted) Parameter Symbol 45 5 55 6 7 Min Max Min Max Min Max Min Max Min Max Unit Note CAS Latency=3 tCK3 4.5 CAS Latency=2 tCK2 10 Clock High Pulse Width tCHW 1.75 - 2.0 - 2.25 - 2.5 - 3.0 - ns 1 Clock Low Pulse Width tCLW 1.75 - 2.0 - 2.25 - 2.5 - 3.0 - ns 1 CAS Latency=3 tAC3 - 4.5 - 4.5 - 5.0 - 5.5 - 5.5 ns CAS Latency=2 tAC2 - 6.0 - 6.0 - 6.0 - 6.0 - 6.0 ns Data-out Hold Time tOH 1.5 - 1.5 - 2.0 - 2.0 - 2.0 - ns Data-Input Setup Time tDS 1.3 - 1.5 - 1.5 - 1.5 - 1.75 - ns 1 Data-Input Hold Time tDH 0.8 - 1.0 - 1.0 - 1.0 - 1.0 - ns 1 Address Setup Time tAS 1.3 - 1.5 - 1.5 - 1.5 - 1.75 - ns 1 Address Hold Time tAH 0.8 - 1.0 - 1.0 - 1.0 - 1.0 - ns 1 CKE Setup Time tCKS 1.3 - 1.5 - 1.5 - 1.5 - 1.75 - ns 1 CKE Hold Time tCKH 0.8 - 1.0 - 1.0 - 1.0 - 1.0 - ns 1 Command Setup Time tCS 1.3 - 1.5 - 1.5 - 1.5 - 1.75 - ns 1 Command Hold Time tCH 0.8 - 1.0 - 1.0 - 1.0 - 1.0 - ns 1 CLK to Data Output in Low-Z Time tOLZ 1.0 - 1.0 - 1.0 - 1.0 - 1.0 - ns tOHZ3 - 4.0 - 4.5 - 5.0 - 5.5 - 5.5 ns tOHZ2 - 6.0 - 6.0 - 6.0 - 6.0 - 6.0 ns System Clock Cycle Time Access Time From Clock CAS CLK to Latency=3 Data Output in High-Z Time CAS Latency=2 5.0 1000 5.5 1000 10 6.0 1000 10 7.0 1000 10 ns 1000 10 ns 2 Note : 1. Assume tR / tF (input rise and fall time) is 1ns. If tR & tF > 1ns, then [(tR+tF)/2-1]ns should be added to the parameter. 2. Access time to be measured with input signals of 1V/ns edge rate, from 0.8V to 2.0V. If tR > 1ns, then (tR/2-0.5)ns should be added to the parameter. Rev. 0.4 / Sep. 2005 10 HY57V643220D(L/S)T(P) Series 4Banks x 512K x 32bits Synchronous DRAM AC CHARACTERISTICS II (AC operating conditions unless otherwise noted) Parameter RAS Cycle Time Operation RAS Cycle Time Auto Refresh 45 5 55 6 7 SymUnit Note bol Min Max Min Max Min Max Min Max Min Max tRC 58.5 - 55 - 55 - 60 - 63 - ns tRRC 58.5 - 55 - 55 - 60 - 63 - ns RAS to CAS Delay tRCD 18 - 15 - 16.5 - 18 - 20 - ns RAS Active Time tRAS 42 100K 42 100K ns RAS Precharge Time tRP 18 - 15 - 16.5 - 18 - 20 - ns RAS to RAS Bank Active Delay tRRD 9 - 10 - 11 - 12 - 14 - ns CAS to CAS Delay tCCD 1 - 1 - 1 - 1 - 1 - CLK Write Command to Data-In Delay tWTL 0 - 0 - 0 - 0 - 0 - CLK Data-in to Precharge Command tDPL TBD - TBD - TBD - 1 - 1 - CLK Data-In to Active Command tDAL DQM to Data-Out Hi-Z tDQZ 2 - 2 - 2 - 2 - 2 - CLK DQM to Data-In Mask tDQM 0 - 0 - 0 - 0 - 0 - CLK MRS to New Command tMRD 2 - 2 - 2 - 2 - 2 - CLK CAS Latency=3 tPROZ3 3 - 3 - 3 - 3 - 3 - CLK CAS Latency=2 tPROZ2 - - 2 - 2 - 2 - 2 - CLK Power Down Exit Time tDPE 1 - 1 - 1 - 1 - 1 - CLK Self Refresh Exit Time tSRE 1 - 1 - 1 - 1 - 1 - CLK Refresh Time tREF - 64 - 64 - 64 - 64 - 64 ms Precharge to Data Output High-Z 40.5 100K 38.7 100K 38.7 100K tDPL + tRP 1 Note : 1. A new command can be given tRC after self refresh exit. Rev. 0.4 / Sep. 2005 11 HY57V643220D(L/S)T(P) Series 4Banks x 512K x 32bits Synchronous DRAM COMMAND TRUTH TABLE Command CKEn-1 CKEn CS RAS CAS WE DQM Mode Register Set H X L L L L X OP code No Operation H X H X X X L H H H X X Bank Active H X L L H H X H X L H L H X CA H X L H L L X CA H X L L H L X X Burst Stop H X L H H L X X DQM H V X Auto Refresh H H L L L H X X Burst-Read-Single-WRITE H X L L L L X A9 ball High (Other balls OP code) Entry H L L L L H X Exit L H H X X X L H H H Entry H L H X X X L H H H H X X X L H H H H X X X L V V V Read Read with Autoprecharge Write Write with Autoprecharge Precharge All Banks Precharge selected Bank Self Refresh1 X Precharge power down Clock Suspend Exit L H Entry H L Exit L H Rev. 0.4 / Sep. 2005 X X ADDR A10/AP BA RA Note V L H L H V V H X L V MRS Mode X X X X X X X 12 HY57V643220D(L/S)T(P) Series 4Banks x 512K x 32bits Synchronous DRAM PACKAGE INFORMATION JEDEC STANDARD 400mil 86pin TSOP-II with 0.5mm pin pitch Unit : mm(inch) 11.938(0.4700) 11.735(0.4620) 22.327(0.8790) 22.149(0.8720) 10.262(0.4040) 10.058(0.3960) 0.150(0.0059) 0.050(0.0020) 0.50(0.0197 ) 0.05 Rev. 0.4 / Sep. 2005 0.27(0.01063) 0.17(0.00669) 1.194(0.0470) 0.991(0.0390) 5deg 0deg 0.597(0.0235) 0.210(0.0083) 0.406(0.0160) 0.120(0.0047) 0.05 M 13