LT3958
1
3958fa
For more information www.linear.com/LT3958
n Wide Input Voltage Range: 5V to 80V
n Single Feedback Pin for Positive or Negative
Output Voltage
n Internal 3.3A/84V Power Switch
n Current Mode Control Provides Excellent Transient
Response
n Programmable Operating Frequency (100kHz to
1MHz) with One External Resistor
n Synchronizeable to an External Clock
n Low Shutdown Current < 1µA
n Internal 7.2V Low Dropout Voltage Regulator
n Programmable Input Undervoltage Lockout with
Hysteresis
n Programmable Soft-Start
n Thermally Enhanced QFN (5mm × 6mm) Package
Typical applicaTion
DescripTion
High Input Voltage,
Boost, Flyback, SEPIC and
Inverting Converter
The LT
®
3958 is a wide input range, current mode, DC/DC
converter which is capable of generating either positive
or negative output voltages. It can be configured as either
a boost, flyback, SEPIC or inverting converter. It features
an internal low side N-channel power MOSFET rated for
84V at 3.3A and driven from an internal regulated 7.2V
supply. The fixed frequency, current-mode architecture
results in stable operation over a wide range of supply
and output voltages.
The operating frequency of LT3958 can be set with an
external resistor over a 100kHz to 1MHz range, and can
be synchronized to an external clock using the SYNC pin.
A minimum operating supply voltage of 5V, and a low
shutdown quiescent current of less than 1µA, make the
LT3958 ideally suited for battery-powered systems.
The LT3958 features soft-start and frequency foldback
functions to limit inductor current during start-up.
L, LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks and
No RSENSE and ThinSOT are trademarks of Analog Devices, Inc. All other trademarks are the
property of their respective owners. Patents pending.
High Efficiency Boost Converter
FeaTures
applicaTions
n Automotive
n Telecom
n Industrial
Efficiency vs Output Current
SENSE2
SENSE1
LT3958
33µH
VIN SW
GND
FBX
RT SS INTVCC
EN/UVLO
SYNC
SGND
53.6k
VC
3958 TA01a
392k
41.2k
300kHz 4.7µF
0.33µF 10k
10nF
464k
15.8k
4.7µF
×2
VOUT
48V
0.5A
VIN
12V TO 40V
4.7µF
OUTPUT CURRENT (mA)
0
70
EFFICIENCY (%)
75
80
85
90
95
100
100 200 300 400
3958 TA01b
500
VIN = 24V
LT3958
2
3958fa
For more information www.linear.com/LT3958
pin conFiguraTion
absoluTe MaxiMuM raTings
VIN, EN/UVLO (Note 5) .............................................. 80V
SW ............................................................................84V
INTVCC .................................................... VIN + 0.3V, 15V
SYNC ..........................................................................8V
VC, SS .........................................................................3V
RT ...............................................................................................1.5V
SENSE1, SGND .................. Internally Connected to GND
SENSE2 ..................................................................±0.3V
FBX ................................................................. –6V to 6V
Operating Temperature Range
(Note 2) ............................................. –40°C to 125°C
Maximum Junction Temperature........................... 125°C
Storage Temperature Range ................... –65°C to 125°C
(Note 1)
12 13 14
TOP VIEW
37
SGND
38
SW
UHE PACKAGE
36-LEAD (5mm × 6mm) PLASTIC QFN
15 16 17
36 35 34 33 32 31 30
21
23
24
25
27
28
8
6
4
3
2
1NC
NC
SENSE2
SGND
SENSE1
SW
SW
NC
INTVCC
VIN
EN/UVLO
SGND
SGND
SW
SW
NC
NC
SYNC
RT
SS
FBX
VC
GND
GND
GND
GND
GND
GND
20
9
10
TJMAX = 125°C, θJA = 43°C/W, θJC = 5°C/W
EXPOSED PAD (PIN 37) IS SGND, MUST BE SOLDERED TO SGND PLANE
EXPOSED PAD (PIN 38) IS SW, MUST BE SOLDERED TO SW PLANE
LEAD FREE FINISH TAPE AND REEL PART MARKING* PACKAGE DESCRIPTION TEMPERATURE RANGE
LT3958EUHE#PBF LT3958EUHE#TRPBF 3958 36-Lead (5mm × 6mm) Plastic QFN –40°C to 125°C
LT3958IUHE#PBF LT3958IUHE#TRPBF 3958 36-Lead (5mm × 6mm) Plastic QFN –40°C to 125°C
Consult LTC Marketing for parts specified with wider operating temperature ranges. *The temperature grade is identified by a label on the shipping container.
For more information on lead free part marking, go to: http://www.linear.com/leadfree/
For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/. Some packages are available in 500 unit reels through
designated sales channels with #TRMPBF suffix.
orDer inForMaTion
http://www.linear.com/product/LT3958#orderinfo
LT3958
3
3958fa
For more information www.linear.com/LT3958
elecTrical characTerisTics
The l denotes the specifications which apply over the full operating
temperature range, otherwise specifications are at TA = 25°C. VIN = 24V, EN/UVLO = 24V, SENSE2 = 0V, unless otherwise noted.
PARAMETER CONDITIONS MIN TYP MAX UNITS
VIN Operating Range 5 80 V
VIN Shutdown IQEN/UVLO = 0V
EN/UVLO = 1.15V
0.1 1
6
µA
µA
VIN Operating IQVC = 0.3V, RT = 41.2k 1.6 2.2 mA
VIN Operating IQ with Internal LDO Disabled VC = 0.3V, RT = 41.2k, INTVCC = 7.5V 350 400 µA
SW Pin Current Limit SENSE2 = SENSE1 l3.3 4.0 4.6 A
SW Pin On Voltage ISW = 2A 180 mV
SENSE2 Input Bias Current Current Out of Pin –65 µA
Error Amplifier
FBX Regulation Voltage (VFBX(REG)) FBX > 0V (Note 3)
FBX < 0V (Note 3)
l
l
1.569
–0.816
1.6
–0.800
1.631
–0.784
V
V
FBX Overvoltage Lockout FBX > 0V (Note 4)
FBX < 0V (Note 4)
6
7
8
11
10
14
%
%
FBX Pin Input Current FBX = 1.6V (Note 3)
FBX = –0.8V (Note 3)
–10
70 100
10
nA
nA
Transconductance gm (IVC /FBX) (Note 3) 230 µS
VC Output Impedance (Note 3) 5
VFBX Line Regulation (VFBX/[VIN • VFBX(REG)]) FBX > 0V, 5V < VIN < 80V (Notes 3, 6)
FBX < 0V, 5V < VIN < 80V (Notes 3, 6)
0.006
0.005
0.03
0.038
%/V
%/V
VC Current Mode Gain (VVC /VSENSE)10 V/V
VC Source Current VC = 1.5V, FBX = 0V, Current Out of Pin –15 µA
VC Sink Current FBX = 1.7V
FBX = –0.85V
12
11
µA
µA
Oscillator
Switching Frequency RT = 140k to SGND, FBX = 1.6V, VC = 1.5V
RT = 41.2k to SGND, FBX = 1.6V, VC = 1.5V
RT = 10.5k to SGND, FBX = 1.6V, VC = 1.5V
80
270
850
100
300
1000
120
330
1200
kHz
kHz
kHz
RT Voltage FBX = 1.6V 1.2 V
SW Minimum Off-Time 200 275 ns
SW Minimum On-Time 250 300 ns
SYNC Input Low 0.4
SYNC Input High 1.5
SS Pull-Up Current SS = 0V, Current Out of Pin –10 µA
Low Dropout Regulator
INTVCC Regulation Voltage l7 7.2 7.4 V
INTVCC Undervoltage Lockout Threshold Falling INTVCC
UVLO Hysteresis
3.55 3.75
0.15
4.00 V
V
INTVCC Overvoltage Lockout Threshold 11.5 12.8 V
LT3958
4
3958fa
For more information www.linear.com/LT3958
elecTrical characTerisTics
The l denotes the specifications which apply over the full operating
temperature range, otherwise specifications are at TA = 25°C. VIN = 24V, EN/UVLO = 24V, SENSE2 = 0V, unless otherwise noted.
PARAMETER CONDITIONS MIN TYP MAX UNITS
INTVCC Current Limit VIN = 80V
VIN = 20V
19 24
50
29 mA
mA
INTVCC Load Regulation (VINTVCC /V
INTVCC)0 < IINTVCC < 10mA, VIN = 8V –1 –0.4 %
INTVCC Line Regulation (VINTVCC /[VIN • VINTVCC]) 8V < VIN < 80V 0.005 0.025 %/V
Dropout Voltage (VIN – VINTVCC) VIN = 6V, IINTVCC = 10mA, VC = 0V 500 mV
INTVCC Current in Shutdown EN/UVLO = 0V, INTVCC = 8V 16 µA
INTVCC Voltage to Bypass Internal LDO 7.5 V
Logic Inputs
EN/UVLO Threshold Voltage Falling VIN = INTVCC = 8V l1.17 1.22 1.27 V
EN/UVLO Voltage Hysteresis 20 mV
EN/UVLO Input Low Voltage IVIN Drops Below 1µA 0.4 V
EN/UVLO Pin Bias Current Low EN/UVLO = 1.15V 1.7 2 2.5 µA
EN/UVLO Pin Bias Current High EN/UVLO = 1.33V 10 100 nA
Note 1: Stresses beyond those listed under Absolute Maximum Ratings
may cause permanent damage to the device. Exposure to any Absolute
Maximum Rating condition for extended periods may affect device
reliability and lifetime.
Note 2: The LT3958E is guaranteed to meet performance specifications
from the 0°C to 125°C junction temperature. Specifications over the –40°C
to 125°C operating junction temperature range are assured by design,
characterization and correlation with statistical process controls. The
LT3958I is guaranteed over the full –40°C to 125°C operating junction
temperature range.
Note 3: The LT3958 is tested in a feedback loop which servos VFBX to the
reference voltages (1.6V and –0.8V) with the VC pin forced to 1.3V.
Note 4: FBX overvoltage lockout is measured at VFBX(OVERVOLTAGE) relative
to regulated VFBX(REG).
Note 5: For 5V < VIN < 6V, the EN/UVLO pin must not exceed VIN.
Note 6: EN/UVLO = 1.33V when VIN = 5V.
LT3958
5
3958fa
For more information www.linear.com/LT3958
Dynamic Quiescent Current
vs Switching Frequency RT vs Switching Frequency
Normalized Switching
Frequency vs FBX
SWITCHING FREQUENCY (kHz)
100
0
I
Q
(mA)
4
6
12
300 500 600 700
2
8
10
200 400 900800 1000
3958 G04
SWITCHING FREQUENCY (kHz)
0
10
RT (kΩ)
100
1000
300 500 600 700
100 200 400 900800 1000
3958 G05
FBX VOLTAGE (V)
0.8
0
NORMALIZED FREQUENCY (%)
20
40
60
80
120
0.4 0 0.4 0.8
3958 G06
1.2 1.6
100
Switching Frequency
vs Temperature
SW Pin Current Limit
vs Temperature
TEMPERATURE (°C)
50
275
SWITCHING FREQUENCY (kHz)
280
285
290
295
300
305
310
325
25 0 25 7550
3958 G07
100 125
315
320 RT = 41.2k
TEMPERATURE (°C)
–50
3.6
SW PIN CURRENT LIMIT (A)
4.1
4.0
3.9
3.8
4.2
4.3
4.4
050 75
3.7
–25 25 100 125
3958 G08
SW Pin Current Limit
vs Duty Cycle
DUTY CYCLE (%)
0
3.6
3.7
3.8
3.9
SW PIN CURRENT LIMIT (A)
4.2
20 40 8060
4.4
4.1
4.0
4.3
100
3958 G09
Typical perForMance characTerisTics
Positive Feedback Voltage
vs Temperature, VIN
Negative Feedback Voltage
vs Temperature, VIN
Quiescent Current
vs Temperature, VIN
TA = 25°C, unless otherwise noted.
TEMPERATURE (°C)
–50
1.590
REGULATED FEEDBACK VOLTAGE (V)
1.592
1.596
1.598
1.600
1.604
050 75
1.594
1.602
–25 25 100 125
3958 G01
VIN = 80V
VIN = 24V
VIN = 8V
VIN = INTVCC = 5V
TEMPERATURE (°C)
–50
–804
REGULATED FEEDBACK VOLTAGE (mV)
–802
–800
–798
–792
–794
050 75
–796
–25 25 100 125
3958 G02
VIN = 80V
VIN = 24V
VIN = 8V
VIN = INTVCC = 5V
TEMPERATURE (°C)
–50
1.4
QUIESCENT CURRENT (mA)
1.6
1.8
050 75
1.5
1.7
–25 25 100 125
3958 G03
VIN = 80V
VIN = 24V
VIN = INTVCC = 5V
LT3958
6
3958fa
For more information www.linear.com/LT3958
INTVCC Line Regulation
INTVCC Dropout Voltage
vs Current, Temperature
INTVCC vs Temperature INTVCC Load Regulation
TEMPERATURE (°C)
–50
7.0
INTVCC (V)
7.1
7.2
7.3
7.4
050 75
–25 25 100 125
3958 G13
INTVCC LOAD (mA)
0
6.8
7
7.1
7.2
7.3
10 20 25
6.9
515
3958 G14
INTVCC VOLTAGE (V)
VIN = 8V
VIN (V)
0
INTVCC VOLTAGE (V)
7.25
7.20
20 30 50
10 40 60 70 80
7.15
7.10
7.30
3958 G15
INTVCC LOAD (mA)
0
DROPOUT VOLTAGE (mV)
700
600
800
400
500
200
300
4
26 8 10
100
0
900
3958 G16
125°C
25°C
0°C
–40°C
75°C
Internal Switch On-Resistance
vs Temperature
TEMPERATURE (°C)
–50
ON-RESISTANCE (mΩ)
120
140
160
100
80
–25 250 50 75 100 125
20
0
60
40
3958 G17
Internal Switch On-Resistance
vs INTVCC
INTVCC (V)
4
ON-RESISTANCE (mΩ)
98
100
96
94
6 7 8 9
51110 12
92
90
88
102
3958 G18
Typical perForMance characTerisTics
TA = 25°C, unless otherwise noted.
EN/UVLO Threshold
vs Temperature EN/UVLO Current vs Voltage
EN/UVLO Hysteresis Current
vs Temperature
TEMPERATURE (°C)
–50
1.18
1.22
1.24
050 75
1.20
–25 25 100 125
1.26
3958 G10
EN/UVLO RISING
EN/UVLO FALLING
EN/UVLO VOLTAGE (V)
0
0
EN/UVLO CURRENT (µA)
20
20 6040
40
50
10
30
80
3958 G11
TEMPERATURE (°C)
–50
1.6
IEN/UVLO (µA)
1.8
2.0
2.2
2.4
050 75
–25 25 100 125
3958 G12
LT3958
7
3958fa
For more information www.linear.com/LT3958
Typical perForMance characTerisTics
TA = 25°C, unless otherwise noted.
SEPIC Typical Start-Up
Waveforms
SEPIC FBX Frequency Foldback
Waveforms During Overcurrent
5ms/DIV
SEE TYPICAL APPLICATION: 10V TO 60V INPUT,
12V OUTPUT SEPIC CONVERTER
VOUT
5V/DIV
IL1A + IL1B
2A/DIV
3958 G19
VIN = 24V
50µs/DIV
VOUT
10V/DIV
VSW
20V/DIV
IL1A + IL1B
2A/DIV
3958 G20
VIN = 24V
SEE TYPICAL APPLICATION: 10V TO 60V INPUT,
12V OUTPUT SEPIC CONVERTER
LT3958
8
3958fa
For more information www.linear.com/LT3958
pin FuncTions
NC (Pins 1, 2, 10, 35, 36): No Internal Connection. Leave
these pins open or connect them to the adjacent pins.
SENSE2 (Pin 3): The Current Sense Input for the Control
Loop. Connect this pin to SENSE1 pin directly or through
a low pass filter (connect this pin to SENSE1 pin through
a resistor, and to SGND through a capacitor).
SGND (Pins 4, 23, 24, Exposed Pad Pin 37): Signal
Ground. All small-signal components should connect to
this ground. SGND is connected to GND inside the IC to
ensure Kelvin connection for the internal switch current
sensing. Do not connect SGND and GND externally.
SENSE1 (Pin 6): The Current Sense Output of the Inter-
nal N-channel MOSFET. Connect this pin to SENSE2 pin
directly or through a low pass filter (connect this pin to
SENSE1 pin through a resistor, then connect SENSE2 to
SGND through a capacitor).
SW (Pins 8,9,20,21, Exposed Pad Pin 38): Drain of
Internal Power N-channel MOSFET.
GND (Pins 12,13,14,15,16,17): Ground. These pins con-
nect to the source terminal of internal power N-channel
MOSFET through an internal sense resistor. GND is con-
nected to SGND inside the IC to ensure Kelvin connection
for the internal switch current sensing. Do not connect
GND and SGND externally.
EN/UVLO (Pin 25): Shutdown and Undervoltage Detect
Pin. An accurate 1.22V (nominal) falling threshold with
externally programmable hysteresis detects when power
is okay to enable switching. Rising hysteresis is generated
by the external resistor divider and an accurate internal
2µA pull-down current. An undervoltage condition resets
sort-start. Tie to 0.4V, or less, to disable the device and
reduce VIN quiescent current below 1µA.
VIN (Pin 27): Input Supply Pin. VIN pin can be locally
bypassed with a capacitor to GND (not SGND).
INTVCC (Pin 28): Regulated Supply for Internal Loads
and Gate Driver. Supplied from VIN and regulated to
7.2V (typical). INTVCC must be bypassed to SGND with a
minimum of 4.7µF capacitor placed close to pin. INTVCC
can be connected directly to VIN, if VIN is less than 11.5V.
INTVCC can also be connected to a power supply whose
voltage is higher than 7.5V, and lower than VIN, provided
that supply does not exceed 11.5V.
VC (Pin 30): Error Amplifier Compensation Pin. Used to
stabilize the voltage loop with an external RC network.
Place compensation components between the VC pin
and SGND.
FBX (Pin 31): Positive and Negative Feedback Pin. Re-
ceives the feedback voltage from the external resistor
divider between the output and SGND. Also modulates the
switching frequency during start-up and fault conditions
when FBX is close to SGND.
SS (Pin 32): Soft-Start Pin. This pin modulates compen-
sation pin voltage (VC) clamp. The soft-start interval is
set with an external capacitor between SS pin and SGND.
The pin has a 10µA (typical) pull-up current source to
an internal 2.5V rail. The soft-start pin is reset to SGND
by an undervoltage condition at EN/UVLO, an INTVCC
undervoltage or overvoltage condition or an internal
thermal lockout.
RT (Pin 33): Switching Frequency Adjustment Pin. Set
the frequency using a resistor to SGND. Do not leave this
pin open.
SYNC (Pin 34): Frequency Synchronization Pin. Used to
synchronize the switching frequency to an outside clock.
If this feature is used, an RT resistor should be chosen
to program a switching frequency 20% slower than the
SYNC pulse frequency. Tie the SYNC pin to SGND if this
feature is not used. SYNC is ignored when FBX is close
to SGND.
LT3958
9
3958fa
For more information www.linear.com/LT3958
block DiagraM
Figure 1. LT3958 Block Diagram Working as a SEPIC Converter
L1
R3R4
L2
1.22V
2.5V
D1
C
DC
CIN
VOUT
COUT
CVCC
INTVCC
SENSE1
GND
SENSE2
INTVCC
VIN
RSENSE
M1
VISENSE
VIN
IS1
2µA
27
SW
28
12, 13, 14,
15, 16, 17
25
EN/UVLO
INTERNAL
REGULATOR
AND UVLO
TLO
165˚C
A10
Q3
VC
12.8V
3.75V
A8
UVLO
IS2
10µA
IS3
DRIVER
SLOPE
SENSE
48mV
SR1
+
+
CURRENT
LIMIT
RAMP
GENERATOR
7.2V LDO
+
+
R O
S
2.5V
RT
RT
SS
CSS
SYNC
1.28V
1.2V
1.6V
–0.8V
+
+
+
32
VC
30
FBX
31 34 33 SGND
4, 23,
24, 37
+
+
6
3
RAMP
PWM
COMPARATOR
FREQUENCY
FOLDBACK
FREQUENCY
FOLDBACK
100kHz-1MHz
OSCILLATOR
FREQ
PROG
CC2
CC1
3958 F01
+
+Q1
A1
A2
1.72V
–0.88V
+
+
A11
A12
A3
A4
A5
A6
G2
G5
G6
A7
A9
Q2
G4 G3
8, 9, 20,
21, 38
R1
R2
VOUT RC
G1
LT3958
10
3958fa
For more information www.linear.com/LT3958
applicaTions inForMaTion
Main Control Loop
The LT3958 uses a fixed frequency, current mode control
scheme to provide excellent line and load regulation. Op-
eration can be best understood by referring to the Block
Diagram in Figure 1.
The start of each oscillator cycle sets the SR latch (SR1)
and turns on the internal power MOSFET switch M1 through
driver G2. The switch current flows through the internal
current sensing resistor RSENSE and generates a voltage
proportional to the switch current. This current sense
voltage VISENSE (amplified by A5) is added to a stabilizing
slope compensation ramp and the resulting sum (SLOPE)
is fed into the positive terminal of the PWM comparator A7.
When SLOPE exceeds the level at the negative input of A7
(VC pin), SR1 is reset, turning off the power switch. The
level at the negative input of A7 is set by the error amplifier
A1 (or A2) and is an amplified version of the difference
between the feedback voltage (FBX pin) and the reference
voltage (1.6V or –0.8V, depending on the configuration).
In this manner, the error amplifier sets the correct peak
switch current level to keep the output in regulation.
The LT3958 has a switch current limit function. The current
sense voltage is input to the current limit comparator A6.
If the SENSE2 pin voltage is higher than the sense current
limit threshold VSENSE(MAX) (48mV, typical), A6 will reset
SR1 and turn off M1 immediately.
The LT3958 is capable of generating either positive or
negative output voltage with a single FBX pin. It can be
configured as a boost, flyback or SEPIC converter to gen-
erate positive output voltage, or as an inverting converter
to generate negative output voltage. When configured as
a SEPIC converter
, as shown in Figure 1, the FBX pin is
pulled up to the internal bias voltage of 1.6V by a volt-
age divider (R1 and R2) connected from VOUT to SGND.
Comparator A2 becomes inactive and comparator A1
performs the inverting amplification from FBX to VC.
When the LT3958 is in an inverting configuration, the
FBX pin is pulled down to –0.8V by a voltage divider
connected from VOUT to SGND. Comparator A1 becomes
inactive and comparator A2 performs the noninverting
amplification from FBX to VC.
The LT3958 has overvoltage protection functions to
protect the converter from excessive output voltage
overshoot during start-up or recovery from a short-circuit
condition. An overvoltage comparator A11 (with 20mV
hysteresis) senses when the FBX pin voltage exceeds the
positive regulated voltage (1.6V) by 8% and provides a
reset pulse. Similarly, an overvoltage comparator A12
(with 10mV hysteresis) senses when the FBX pin voltage
exceeds the negative regulated voltage (–0.8V) by 11%
and provides a reset pulse. Both reset pulses are sent to
the main RS latch (SR1) through G6 and G5. The power
MOSFET switch M1 is actively held off for the duration of
an output overvoltage condition.
Programming Turn-On and Turn-Off Thresholds with
the EN/UVLO Pin
The EN/UVLO pin controls whether the LT3958 is enabled
or is in shutdown state. A micropower 1.22V reference,
a comparator A10 and a controllable current source IS1
allow the user to accurately program the supply voltage
at which the IC turns on and off. The falling value can be
accurately set by the resistor dividers R3 and R4. When
EN/UVLO is above 0.4V, and below the 1.22V threshold,
the small pull-down current source IS1 (typical 2µA) is
active.
The purpose of this current is to allow the user to program
the rising hysteresis. The Block Diagram of the comparator
and the external resistors is shown in Figure 1. The typical
falling threshold voltage and rising threshold voltage can
be calculated by the following equations:
VVIN,FALLING =1.22
(R3 +R4)
R4
VVIN,RISING =2µA R3+VIN,FALLING
For applications where the EN/UVLO pin is only used as
a logic input, the EN/UVLO pin can be connected directly
to the input voltage VIN through a 1k resistor for always-
on operation.
LT3958
11
3958fa
For more information www.linear.com/LT3958
applicaTions inForMaTion
INTVCC Regulator Bypassing and Operation
An internal, low dropout (LDO) voltage regulator produces
the 7.2V INTVCC supply which powers the gate driver, as
shown in Figure 1. The LT3958 contains an undervoltage
lockout comparator A8 and an overvoltage lockout com-
parator A9 for the INTVCC supply. The INTVCC undervoltage
(UV) threshold is 3.75V (typical), with 0.15V hysteresis,
to ensure that the internal MOSFET has sufficient gate
drive voltage before turning on. The logic circuitry within
the LT3958 is also powered from the internal INTVCC
supply.
The INTVCC overvoltage threshold is set to be 12.8V
(typical) to protect the gate of the power MOSFET. When
INTVCC is below the UV threshold, or above the overvoltage
threshold, the internal power switch will be turned off and
the soft-start operation will be triggered.
The INTVCC regulator must be bypassed to SGND imme-
diately adjacent to the IC pins with a minimum of 4.7µF
ceramic capacitor. Good bypassing is necessary to supply
the high transient currents required by the MOSFET gate
driver.
In an actual application, most of the IC supply current is
used to drive the gate capacitance of the internal power
MOSFET. The on-chip power dissipation can be significant
when the internal power MOSFET is being driven at a high
frequency and the VIN voltage is high.
An effective approach to reduce the power consumption of
the internal LDO for gate drive and to improve the efficiency
is to tie the INTVCC pin to an external voltage source high
enough to turn off the internal LDO regulator.
If the input voltage VIN does not exceed the INTVCC
overvoltage lockout threshold voltage (12.8V), the INTVCC
pin can be shorted directly to the VIN pin. In this condi-
tion, the internal LDO will be turned off and the gate driver
will be powered directly from the input voltage VIN. With
the INTVCC pin shorted to VIN, however, a small current
(around 16µA) will load the INTVCC in shutdown mode. For
applications that require the lowest shutdown mode input
supply current, do not connect the INTVCC pin to VIN.
In SEPIC or flyback applications, the INTVCC pin can be
connected to the output voltage VOUT through a blocking
diode, as shown in Figure 2, if VOUT meets the following
conditions:
1. VOUT < VIN (pin voltage)
2. VOUT < 12.8V (typical)
A resistor RVCC can be connected, as shown in Figure 2, to
limit the inrush current from VOUT. Regardless of whether
or not the INTVCC pin is connected to an external voltage
source, it is always necessary to have the driver circuitry
bypassed with a 4.7µF low ESR ceramic capacitor to ground
immediately adjacent to the INTVCC and SGND pins.
Figure 2. Connecting INTVCC to VOUT
CVCC
4.7µF
VOUT
3958 F02
INTVCC
SGND
LT3958
RVCC
DVCC
LT3958
12
3958fa
For more information www.linear.com/LT3958
applicaTions inForMaTion
Operating Frequency and Synchronization
The choice of operating frequency may be determined by
on-chip power dissipation (a low switching frequency may
be required to ensure IC junction temperature does not
exceed 125°C), otherwise it is a trade-off between efficiency
and component size. Low frequency operation improves
efficiency by reducing gate drive current and MOSFET
and diode switching losses. However, lower frequency
operation requires a physically larger inductor. Switching
frequency also has implications for loop compensation.
The LT3958 uses a constant-frequency architecture that
can be programmed over a 100kHz to 1000kHz range
with a single external resistor from the RT pin to ground,
as shown in Figure 1. The RT pin must have an external
resistor to SGND for proper operation of the LT3958.
A table for selecting the value of RT for a given operating
frequency is shown in Table 1.
Table 1. Timing Resistor (RT) Value
SWITCHING FREQUENCY (kHz) RT (kΩ)
100 140
200 63.4
300 41.2
400 30.9
500 24.3
600 19.6
700 16.5
800 14
900 12.1
1000 10.5
The operating frequency of the LT3958 can be synchro-
nized to an external clock source. By providing a digital
clock signal into the SYNC pin, the LT3958 will operate
at the SYNC clock frequency. The LT3958 detects the ris-
ing edge of each Sync clock cycle. If this feature is used,
an RT resistor should be chosen to program a switching
frequency 20% slower than SYNC pulse frequency. Tie
the SYNC pin to SGND if this feature is not used. It is
recommended that the Sync input clock has a minimum
pulse width of 200ns.
Duty Cycle Consideration
Switching duty cycle is a key variable defining converter
operation. As such, its limits must be considered. Minimum
on-time is the smallest time duration that the LT3958 is
capable of turning on the power MOSFET. This time is
generally about 250ns (typical) (see Minimum On-Time
in the Electrical Characteristics table). In each switching
cycle, the LT3958 keeps the power switch off for at least
200ns (typical) (see Minimum Off-Time in the Electrical
Characteristics table).
The minimum on-time, minimum off-time and the switching
frequency define the minimum and maximum switching
duty cycles a converter is able to generate:
Minimum duty cycle = minimum on-time • frequency
Maximum duty cycle = 1 – (minimum off-time • frequency)
Programming the Output Voltage
The output voltage VOUT is set by a resistor divider, as
shown in Figure 1. The positive and negative VOUT are set
by the following equations:
VOUT,POSITIVE =1.6V 1+
R2
R1
VOUT,NEGATIVE =–0.8V 1+R2
R1
The resistors R1 and R2 are typically chosen so that
the error caused by the current flowing into the FBX pin
during normal operation is less than 1% (this translates
to a maximum value of R1 at about 158k).
LT3958
13
3958fa
For more information www.linear.com/LT3958
applicaTions inForMaTion
Soft-Start
The LT3958 contains several features to limit peak switch
currents and output voltage (VOUT) overshoot during
start-up or recovery from a fault condition. The primary
purpose of these features is to prevent damage to external
components or the load.
High peak switch currents during start-up may occur in
switching regulators. Since VOUT is far from its final value,
the feedback loop is saturated and the regulator tries to
charge the output capacitor as quickly as possible, resulting
in large peak currents. A large surge current may cause
inductor saturation or power switch failure.
The LT3958 addresses this mechanism with the SS pin.
As shown in Figure 1, the SS pin reduces the power
MOSFET current by pulling down the VC pin through
Q2. In this way the SS allows the output capacitor to
charge gradually toward its final value while limiting the
start-up peak currents. The typical start-up waveforms
are shown in the Typical Performance Characteristics
section. The inductor current IL slewing rate is limited by
the soft-start function.
Besides start-up (with EN/UVLO), soft-start can also be
triggered by the following faults:
1. INTVCC > 12.8V (typical)
2. INTVCC < 3.55V
3. Thermal lockout
Any of these three faults will cause the LT3958 to stop
switching immediately. The SS pin will be discharged by
Q3. When all faults are cleared and the SS pin has been
discharged below 0.2V, a 10µA current source IS2 starts
charging the SS pin, initiating a soft-start operation.
The soft-start interval is set by the soft-start capacitor
selection according to the equation:
TSS =CSS
1.25V
10µA
FBX Frequency Foldback
When VOUT is very low during start-up, or an output short-
circuit on a SEPIC, an inverting, or a flyback converter, the
switching regulator must operate at low duty cycles to
maintain the power switch current within the current limit
range, since the inductor current decay rate is very low
during switch off time. The minimum on-time limitation
may prevent the switcher from attaining a sufficiently low
duty cycle at the programmed switching frequency. So, the
switch current may keep increasing through each switch
cycle, exceeding the programmed current limit. To prevent
the switch peak currents from exceeding the programmed
value, the LT3958 contains a frequency foldback function
to reduce the switching frequency when the FBX voltage is
low (see the Normalized Switching Frequency vs FBX graph
in the Typical Performance Characteristics section).
During frequency foldback, external clock synchroniza-
tion is disabled to prevent interference with frequency
reducing operation.
Loop Compensation
Loop compensation determines the stability and transient
performance. The LT3958 uses current mode control to
regulate the output which simplifies loop compensation.
The optimum values depend on the converter topology, the
component values and the operating conditions (including
the input voltage, load current, etc.). To compensate the
feedback loop of the LT3958, a series resistor-capacitor
network is usually connected from the VC pin to SGND.
Figure 1 shows the typical VC compensation network. For
most applications, the capacitor should be in the range of
470pF to 22nF, and the resistor should be in the range of 5k
to 50k. A small capacitor is often connected in parallel with
the RC compensation network to attenuate the VC voltage
ripple induced from the output voltage ripple through the
internal error amplifier. The parallel capacitor usually ranges
in value from 10pF to 100pF. A practical approach to design
the compensation network is to start with one of the circuits
in this data sheet that is similar to your application, and tune
the compensation network to optimize the performance.
Stability should then be checked across all operating condi-
tions, including load current, input voltage and temperature.
Application Note 76 is a good reference.
LT3958
14
3958fa
For more information www.linear.com/LT3958
applicaTions inForMaTion
The Internal Power Switch Current
For control and protection, the LT3958 measures the
internal power MOSFET current by using a sense resistor
(RSENSE) between GND and the MOSFET source. Figure 3
shows a typical waveform of the internal switch current
(ISW).
On-Chip Power Dissipation and Thermal Lockout (TLO)
The on-chip power dissipation of LT3958 can be estimated
using the following equation:
PIC ≈ I2SW D R DS(ON) + V2SW(PEAK) I SW ƒ 200pF/A +
VIN • (1.6mA + ƒ • 10nC)
where RDS(ON) is the internal switch on-resistance which
can be obtained from the Typical Performance Characteris-
tics section. VSW(PEAK) is the peak switch off-state voltage.
The maximum power dissipation PIC(MAX) can be obtained
by comparing PIC across all the VIN range at the maximum
output current . The highest junction temperature can be
estimated using the following equation:
TJ(MAX) ≈ TA + PIC(MAX) • 42°C/W
It is recommended to measure the IC temperature in steady
state to verify that the junction temperature limit is not
exceeded. A low switching frequency may be required to
ensure TJ(MAX) does not exceed 125°C.
If LT3958 die temperature reaches thermal lockout
threshold at 165°C (typical), the IC will initiate several
protective actions. The power switch will be turned off.
A soft-start operation will be triggered. The IC will be en-
abled again when the junction temperature has dropped
by 5°C (nominal).
Figure 3. The Switch Current During a Switching Cycle
3958 F03
ISW(PEAK)
ISW
ISW
t
DTS
TS
Figure 4. The RC Filter on SENSE1 Pin and SENSE2 Pin
3958 F04
LT3958
RFLT
CFLT
SENSE2
SGND
SENSE1
Due to the current limit (minimum 3.3A) of the internal
power switch, the LT3958 should be used in the applica-
tions that the switch peak current ISW(PEAK) during steady
state normal operation is lower than 3.3A by a sufficient
margin (10% or higher is recommended).
The LT3958 switching controller incorporates 100ns
timing interval to blank the ringing on the current sense
signal across RSENSE immediately after M1 is turned on.
This ringing is caused by the parasitic inductance and
capacitance of the PCB trace, the sense resistor, the diode,
and the MOSFET. The 100ns timing interval is adequate
for most of the LT3958 applications. In the applications
that have very large and long ringing on the current sense
signal, a small RC filter can be added to filter out the excess
ringing. Figure 4 shows the RC filter on the SENSE1 and
SENSE2 pins. It is usually sufficient to choose 22Ω for
RF LT and 2.2nF to 10nF for CFLT. Keep RF LT s resistance
low. Remember that there is 65µA (typical) flowing out of
the SENSE2 pin. Adding RF LT will affect the internal power
switch current limit threshold:
ISW _ILIM =1
65µA R
FLT
48mV
3.3A
LT3958
15
3958fa
For more information www.linear.com/LT3958
applicaTions inForMaTion
APPLICATION CIRCUITS
The LT3958 can be configured as different topologies. The
first topology to be analyzed will be the boost converter,
followed by the flyback, SEPIC and inverting converters.
Boost Converter: Switch Duty Cycle and Frequency
The LT3958 can be configured as a boost converter for
the applications where the converter output voltage is
higher than the input voltage. Remember that boost con-
verters are not short-circuit protected. Under a shorted
output condition, the inductor current is limited only by
the input supply capability. For applications requiring a
step-up converter that is short-circuit protected, please
refer to the Applications Information section covering
SEPIC converters.
The conversion ratio as a function of duty cycle is
V
OUT
V
IN
=
1
1D
in continuous conduction mode (CCM).
For a boost converter operating in CCM, the duty cycle
of the main switch can be calculated based on the output
voltage (VOUT) and the input voltage (VIN). The maximum
duty cycle (DMAX) occurs when the converter has the
minimum input voltage:
DMAX =
V
OUT
V
IN(MIN)
V
OUT
Discontinuous conduction mode (DCM) provides higher
conversion ratios at a given frequency at the cost of reduced
efficiencies and higher switching currents.
Boost Converter: Maximum Output Current Capability
and Inductor Selection
For the boost topology, the maximum average inductor
current is:
IL(MAX)= IO(MAX)
1
1D
MAX
Due to the current limit of its internal power switch, the
LT3958 should be used in a boost converter whose maxi-
mum output current (IO(MAX)) is less than the maximum
output current capability by a sufficient margin (10% or
higher is recommended):
IO(MAX)
V
IN(MIN)
VOUT
3.3A 0.5 ISW
(
)
The inductor ripple current ISW has a direct effect on the
choice of the inductor value and the converters maximum
output current capability. Choosing smaller values of
ISW increases output current capability, but requires
large inductances and reduces the current loop gain (the
converter will approach voltage mode). Accepting larger
values of ISW provides fast transient response and allows
the use of low inductances, but results in higher input
current ripple, greater core losses, lower output current
capability and in some cases, subharmonic oscillation. A
good start point for ∆ISW is 0.6A though careful evaluation
of system stabililty should be made to ensure adequate
design margin.
Given an operating input voltage range, and having chosen
the operating frequency and ripple current in the inductor,
the inductor value of the boost converter can be determined
using the following equation:
L=
V
IN(MIN)
I
SW
ƒDMAX
The peak inductor current is the switch current limit (typical
4A), and the RMS inductor current is approximately equal
to IL(MAX). The user should choose the inductors having
sufficient saturation and RMS current ratings.
Boost Converter: Output Diode Selection
To maximize efficiency, a fast switching diode with low
forward drop and low reverse leakage is desirable. The
peak reverse voltage that the diode must withstand is
equal to the regulator output voltage plus any additional
ringing across its anode-to-cathode during the on-time.
The average forward current in normal operation is equal
to the output current.
It is recommended that the peak repetitive reverse voltage
rating VRRM is higher than VOUT by a safety margin (a 10V
safety margin is usually sufficient).
LT3958
16
3958fa
For more information www.linear.com/LT3958
applicaTions inForMaTion
The power dissipated by the diode is:
PD = IO(MAX) • VD
where VD is diode’s forward voltage drop, and the diode
junction temperature is:
TJ = TA + PD • RθJA
The RθJA to be used in this equation normally includes the
RθJC for the device plus the thermal resistance from the
board to the ambient temperature in the enclosure. TJ must
not exceed the diode maximum junction temperature rating.
Boost Converter: Output Capacitor Selection
Contributions of ESR (equivalent series resistance), ESL
(equivalent series inductance) and the bulk capacitance
must be considered when choosing the correct output
capacitors for a given output ripple voltage. The effect of
these three parameters (ESR, ESL and bulk C) on the output
voltage ripple waveform for a typical boost converter is
illustrated in Figure 5.
The choice of component(s) begins with the maximum
acceptable ripple voltage (expressed as a percentage of
the output voltage), and how this ripple should be divided
between the ESR step VESR and the charging/discharg-
ing VCOUT. For the purpose of simplicity, we will choose
2% for the maximum output ripple, to be divided equally
between VESR and VCOUT. This percentage ripple will
change, depending on the requirements of the application,
and the following equations can easily be modified. For a
1% contribution to the total ripple voltage, the ESR of the
output capacitor can be determined using the following
equation:
ESRCOUT
0.01V
OUT
ID(PEAK)
For the bulk C component, which also contributes 1% to
the total ripple:
COUT
I
O(MAX)
0.01VOUT ƒ
The output capacitor in a boost regulator experiences high
RMS ripple currents, as shown in Figure 5. The RMS ripple
current rating of the output capacitor can be determined
using the following equation:
IRMS(COUT) IO(MAX) DMAX
1DMAX
Multiple capacitors are often paralleled to meet ESR require-
ments. Typically, once the ESR requirement is satisfied, the
capacitance is adequate for filtering and has the required
RMS current rating. Additional ceramic capacitors in par-
allel are commonly used to reduce the effect of parasitic
inductance in the output capacitor, which reduces high
frequency switching noise on the converter output.
Boost Converter: Input Capacitor Selection
The input capacitor of a boost converter is less critical
than the output capacitor
, due to the fact that the inductor
is in series with the input, and the input current wave-
form is continuous. The input voltage source impedance
determines the size of the input capacitor, which is typi-
cally in the range of 1µF to 100µF. A low ESR capacitor
is recommended, although it is not as critical as for the
output capacitor
.
The RMS input capacitor ripple current for a boost con-
verter is:
IRMS(CIN) = 0.3 • IL
Figure 5. The Output Ripple Waveform of a Boost Converter
VOUT
(AC)
tON
VESR
RINGING DUE TO
TOTAL INDUCTANCE
(BOARD + CAP)
VCOUT
3958 F05
tOFF
LT3958
17
3958fa
For more information www.linear.com/LT3958
applicaTions inForMaTion
period TS, three subintervals occur: DTS, D2TS, D3TS.
During DTS, M is on, and D is reverse-biased. During
D2TS, M is off, and LS is conducting current. Both LP and
LS currents are zero during D3TS.
The flyback converter conversion ratio in the discontinu-
ous mode operation is:
V
OUT
V
IN
=
N
S
N
P
D
D2
According to Figure 6, the peak SW voltage is:
VSW(PEAK) = VIN(MAX) + VSN
where VSN is the snubber capacitor voltage. A smaller VSN
results in a larger snubber loss. A reasonable VSN is 1.5
to 2 times of the reflected output voltage:
VSN =k
V
OUT
N
P
NS
k = 1.5 ~ 2
According to the Absolute Maximum Ratings table, the SW
voltage Absolute Maximum value is 84V. Therefore, the
maximum primary to secondary turns ratio (for both the
continuous and the discontinuous operation) should be.
NP
N
S
84V V
IN(MAX)
kV
OUT
FLYBACK CONVERTER APPLICATIONS
The LT3958 can be configured as a flyback converter for the
applications where the converters have multiple outputs,
high output voltages or isolated outputs. Figure 6 shows
a simplified flyback converter.
The flyback converter has a very low parts count for mul-
tiple outputs, and with prudent selection of turns ratio, can
have high output/input voltage conversion ratios with a
desirable duty cycle. However, it has low efficiency due to
the high peak currents, high peak voltages and consequent
power loss. The flyback converter is commonly used for
an output power of less than 50W.
The flyback converter can be designed to operate either
in continuous or discontinuous mode. Compared to con-
tinuous mode, discontinuous mode has the advantage of
smaller transformer inductances and easy loop compen-
sation, and the disadvantage of higher peak-to-average
current and lower efficiency.
Figure 7. Waveforms of the Flyback Converter
in Discontinuous Mode Operation
3958 F07
ISW
VSW
ID
t
DTSD2TSD3TS
ID(MAX)
TS
Figure 6. A Simplified Flyback Converter
NP:NS
VIN
CIN CSN
VSN
LP
D
SUGGESTED
RCD SNUBBER
ID
ISW
3958 F06
GND
SW
LT3958
LS
+
RSN
DSN
+
+
VOUT
COUT
+
Flyback Converter: Switch Duty Cycle and Turns Ratio
The flyback converter conversion ratio in the continuous
mode operation is:
V
OUT
V
IN
=
N
S
N
P
D
1D
where NS/NP is the second to primary turns ratio. D is
duty cycle.
Figure 7 shows the waveforms of the flyback converter
in discontinuous mode operation. During each switching
LT3958
18
3958fa
For more information www.linear.com/LT3958
applicaTions inForMaTion
According to the preceding equations, the user has relative
freedom in selecting the switch duty cycle or turns ratio to
suit a given application. The selections of the duty cycle
and the turns ratio are somewhat iterative processes, due
to the number of variables involved. The user can choose
either a duty cycle or a turns ratio as the start point. The
following trade-offs should be considered when select-
ing the switch duty cycle or turns ratio, to optimize the
converter performance. A higher duty cycle affects the
flyback converter in the following aspects:
Lower MOSFET RMS current ISW(RMS), but higher
MOSFET VSW peak voltage
Lower diode peak reverse voltage, but higher diode
RMS current ID(RMS)
Higher transformer turns ratio (NP/NS)
It is recommended to choose a duty cycle between 20%
and 80%.
Flyback Converter: Maximum Output Current
Capability and Transformer Design
The maximum output current capability and transformer
design for continuous conduction mode (CCM) is chosen
as presented here.
The maximum duty cycle (DMAX) occurs when the converter
has the minimum VIN:
DMAX =
VOUT NP
NS
VOUT NP
N
S
+VIN(MIN)
Due to the current limit of its internal power switch, the
LT3958 should be used in a flyback converter whose maxi-
mum output current (IO(MAX)) is less than the maximum
output current capability by a sufficient margin (10% or
higher is recommended):
IO(MAX)
V
IN(MIN)
VOUT
DMAX 3.3A 0.5 ISW
(
)
The transformer ripple current ISW has a direct effect on
the design/choice of the transformer and the converters
output current capability. Choosing smaller values of
ISW increases the output current capability, but requires
large primary and secondary inductances and reduce the
current loop gain (the converter will approach voltage
mode). Accepting larger values of ISW allows the use
of low primary and secondary inductances, but results
in higher input current ripple, greater core losses, lower
output current capability and in some cases, subharmonic
oscillation. A good start point for ∆ISW is 0.6A though
careful evaluation of system stabililty should be made to
ensure adequate design margin.
Given an operating input voltage range, and having chosen
the operating frequency and ripple current in the primary
winding, the primary winding inductance can be calculated
using the following equation:
L=
V
IN(MIN)
I
SW
ƒDMAX
The primary winding peak current is the switch current
limit (typical 4A). The primary and secondary maximum
RMS currents are:
ILP(RMS)
P
OUT(MAX)
DMAX VIN(MIN) η
ILS(RMS) IOUT(MAX)
1D
MAX
where η is the converter efficiency.
Based on the preceding equations, the user should design/
choose the transformer having sufficient saturation and
RMS current ratings.
Flyback Converter: Snubber Design
Transformer leakage inductance (on either the primary
or secondary) causes a voltage spike to occur after the
MOSFET turn-off. This is increasingly prominent at higher
load currents, where more stored energy must be dissi-
pated. In some cases a snubber circuit will be required
to avoid overvoltage breakdown at the MOSFETs drain
node. There are different snubber circuits (such as RC
snubber, RCD snubber, etc.) and Application Note 19 is
a good reference on snubber design. An RCD snubber is
shown in Figure 6.
LT3958
19
3958fa
For more information www.linear.com/LT3958
applicaTions inForMaTion
The snubber resistor value (RSN) can be calculated by the
following equation:
RSN =2
V2SN VSN VOUT
N
P
NS
I2SW(PEAK) LLK ƒ
LLK is the leakage inductance of the primary winding,
which is usually specified in the transformer character-
istics. LLK can be obtained by measuring the primary
inductance with the secondary windings shorted. The
snubber capacitor value (CSN) can be determined using
the following equation:
CSN =
V
SN
VSN RSN ƒ
where VSN is the voltage ripple across CSN. A reasonable
VSN is 5% to 10% of VSN. The reverse voltage rating of
DSN should be higher than the sum of VSN and VIN(MAX).
Flyback Converter: Output Diode Selection
The output diode in a flyback converter is subject to large
RMS current and peak reverse voltage stresses. A fast
switching diode with a low forward drop and a low reverse
leakage is desired. Schottky diodes are recommended if
the output voltage is below 100V.
Approximate the required peak repetitive reverse voltage
rating VRRM using:
VRRM >
N
S
N
P
VIN(MAX) +VOUT
The power dissipated by the diode is:
PD = IO(MAX) • VD
and the diode junction temperature is:
TJ = TA + PD • RθJA
The RθJA to be used in this equation normally includes the
RθJC for the device, plus the thermal resistance from the
board to the ambient temperature in the enclosure. TJ must
not exceed the diode maximum junction temperature rating.
Flyback Converter: Output Capacitor Selection
The output capacitor of the flyback converter has a similar
operation condition as that of the boost converter. Refer to
the Boost Converter: Output Capacitor Selection section
for the calculation of COUT and ESRCOUT.
The RMS ripple current rating of the output capacitors
in continuous operation can be determined using the
following equation:
IRMS(COUT),CONTINUOUS IO(MAX) DMAX
1DMAX
Flyback Converter: Input Capacitor Selection
The input capacitor in a flyback converter is subject to
a large RMS current due to the discontinuous primary
current. To prevent large voltage transients, use a low
ESR input capacitor sized for the maximum RMS current.
The RMS ripple current rating of the input capacitors in
continuous operation can be determined using the fol-
lowing equation:
IRMS(CIN),CONTINUOUS
P
OUT(MAX)
VIN(MIN) η1DMAX
DMAX
SEPIC CONVERTER APPLICATIONS
The LT3958 can be configured as a SEPIC (single-ended
primary inductance converter), as shown in Figure 1. This
topology allows for the input to be higher, equal, or lower
than the desired output voltage. The conversion ratio as
a function of duty cycle is:
V
OUT
+V
D
V
IN
=
D
1D
in continuous conduction mode (CCM).
In a SEPIC converter, no DC path exists between the input
and output. This is an advantage over the boost converter
for applications requiring the output to be disconnected
from the input source when the circuit is in shutdown.
LT3958
20
3958fa
For more information www.linear.com/LT3958
applicaTions inForMaTion
Compared to the flyback converter, the SEPIC converter
has the advantage that both the power MOSFET and the
output diode voltages are clamped by the capacitors (CIN,
CDC and COUT), therefore, there is less voltage ringing
across the power MOSFET and the output diodes. The
SEPIC converter requires much smaller input capacitors
than those of the flyback converter. This is due to the fact
that, in the SEPIC converter, the current through inductor
L1 (which is series with the input) is continuous.
SEPIC Converter: Switch Duty Cycle and Frequency
For a SEPIC converter operating in CCM, the duty cycle
of the main switch can be calculated based on the output
voltage (VOUT), the input voltage (VIN) and the diode
forward voltage (VD).
The maximum duty cycle (DMAX) occurs when the converter
has the minimum input voltage:
DMAX =
V
OUT
+V
D
VIN(MIN) +VOUT +VD
SEPIC Converter: The Maximum Output Current
Capability and Inductor Selection
As shown in Figure 1, the SEPIC converter contains two
inductors: L1 and L2. L1 and L2 can be independent, but
can also be wound on the same core, since identical volt-
ages are applied to L1 and L2 throughout the switching
cycle.
For the SEPIC topology, the current through L1 is the
converter input current. Based on the fact that, ideally, the
output power is equal to the input power, the maximum
average inductor currents of L1 and L2 are:
IL1(MAX) =IIN(MAX) =IO(MAX)
D
MAX
1DMAX
IL2(MAX) =IO(MAX)
In a SEPIC converter, the switch current is equal to IL1 +
IL2 when the power switch is on, therefore, the maximum
average switch current is defined as:
ISW(MAX) =IL1(MAX) +IL2(MAX) =IO(MAX)
1
1D
MAX
Due to the current limit of its internal power switch,
the LT3958 should be used in a SEPIC converter whose
maximum output current (IO(MAX)) is less than the output
current capability by a sufficient margin (10% or higher
is recommended):
IO(MAX) < (1 – DMAX) • (3.3A – 0.5 • ISW)
The inductor ripple currents IL1 and IL2 are identical:
IL1 = IL2 = 0.5 • ISW
The inductor ripple current ISW has a direct effect on the
choice of the inductor value and the converters maximum
output current capability. Choosing smaller values of ISW
requires large inductances and reduces the current loop
gain (the converter will approach voltage mode). Accepting
larger values of ISW allows the use of low inductances,
but results in higher input current ripple, greater core
losses, lower output current capability and in some cases,
subharmonic oscillation. A good start point for ∆ISW is
0.6A though careful evaluation of system stabililty should
be made to ensure adequate design margin.
Given an operating input voltage range, and having chosen
the operating frequency and ripple current in the induc-
tor, the inductor value (L1 and L2 are independent) of the
SEPIC converter can be determined using the following
equation:
L1=L2 =
V
IN(MIN)
1.5A I
SW
ƒDMAX
For most SEPIC applications, the equal inductor values
will fall in the range of 1µH to 100µH.
LT3958
21
3958fa
For more information www.linear.com/LT3958
applicaTions inForMaTion
By making L1 = L2, and winding them on the same core, the
value of inductance in the preceding equation is replaced
by 2L, due to mutual inductance:
L=
V
IN(MIN)
I
SW
ƒDMAX
This maintains the same ripple current and energy storage
in the inductors. The peak inductor currents are:
IL1(PEAK) = IL1(MAX) + 0.5 • IL1
IL2(PEAK) = IL2(MAX) + 0.5 • IL2
The maximum RMS inductor currents are approximately
equal to the maximum average inductor currents.
Based on the preceding equations, the user should choose
the inductors having sufficient saturation and RMS cur-
rent ratings.
SEPIC Converter: Output Diode Selection
To maximize efficiency, a fast switching diode with a low
forward drop and low reverse leakage is desirable. The
average forward current in normal operation is equal to
the output current.
It is recommended that the peak repetitive reverse voltage
rating VRRM is higher than VOUT + VIN(MAX) by a safety
margin (a 10V safety margin is usually sufficient).
The power dissipated by the diode is:
PD = IO(MAX) • VD
where VD is diode’s forward voltage drop, and the diode
junction temperature is:
TJ = TA + PD • RθJA
The RθJA used in this equation normally includes the RθJC
for the device, plus the thermal resistance from the board,
to the ambient temperature in the enclosure. TJ must not
exceed the diode maximum junction temperature rating.
SEPIC Converter: Output and Input Capacitor Selection
The selections of the output and input capacitors of the
SEPIC converter are similar to those of the boost converter.
Please refer to the Boost Converter: Output Capacitor
Selection and Boost Converter: Input Capacitor Selection
sections.
SEPIC Converter: Selecting the DC Coupling Capacitor
The DC voltage rating of the DC coupling capacitor (CDC,
as shown in Figure 1) should be larger than the maximum
input voltage:
VCDC > VIN(MAX)
CDC has nearly a rectangular current waveform. During
the switch off-time, the current through CDC is IIN, while
approximately –IO flows during the on-time. The RMS
rating of the coupling capacitor is determined by the fol-
lowing equation:
IRMS(CDC) >IO(MAX) VOUT +VD
VIN(MIN)
A low ESR and ESL, X5R or X7R ceramic capacitor works
well for CDC.
INVERTING CONVERTER APPLICATIONS
The LT3958 can be configured as a dual-inductor inverting
topology, as shown in Figure 8. The VOUT to VIN ratio is:
V
OUT
V
D
V
IN
=
D
1D
in continuous conduction mode (CCM).
Figure 8. A Simplified Inverting Converter
C
DC
VIN
CIN
L1
D1
COUT VOUT
3758 F10
+
GND
LT3958
SW
L2
+
+
+
LT3958
22
3958fa
For more information www.linear.com/LT3958
applicaTions inForMaTion
Inverting Converter: Switch Duty Cycle and Frequency
For an inverting converter operating in CCM, the duty cycle
of the main switch can be calculated based on the negative
output voltage (VOUT) and the input voltage (VIN).
The maximum duty cycle (DMAX) occurs when the converter
has the minimum input voltage:
DMAX =
V
OUT
V
D
VOUT VDVIN(MIN)
Inverting Converter: Output Diode and Input Capacitor
Selections
The selections of the inductor, output diode and input
capacitor of an inverting converter are similar to those
of the SEPIC converter. Please refer to the corresponding
SEPIC converter sections.
Inverting Converter: Output Capacitor Selection
The inverting converter requires much smaller output
capacitors than those of the boost, flyback and SEPIC
converters for similar output ripples. This is due to the fact
that, in the inverting converter, the inductor L2 is in series
with the output, and the ripple current flowing through the
output capacitors are continuous. The output ripple voltage
is produced by the ripple current of L2 flowing through the
ESR and bulk capacitance of the output capacitor:
VOUT(PP) = IL2 ESRCOUT +1
8ƒCOUT
After specifying the maximum output ripple, the user can
select the output capacitors according to the preceding
equation.
The ESR can be minimized by using high quality X5R or
X7R dielectric ceramic capacitors. In many applications,
ceramic capacitors are sufficient to limit the output volt-
age ripple.
The RMS ripple current rating of the output capacitor
needs to be greater than:
IRMS(COUT) > 0.3 • IL2
Inverting Converter: Selecting the DC Coupling Capacitor
The DC voltage rating of the DC coupling capacitor
(CDC, as shown in Figure 10) should be larger than the
maximum input voltage minus the output voltage (nega-
tive voltage):
VCDC > VIN(MAX) – VOUT
CDC has nearly a rectangular current waveform. During
the switch off-time, the current through CDC is IIN, while
approximately –IO flows during the on-time. The RMS
rating of the coupling capacitor is determined by the fol-
lowing equation:
IRMS(CDC) >IO(MAX) DMAX
1DMAX
A low ESR and ESL, X5R or X7R ceramic capacitor works
well for CDC.
Board Layout
The high power and high speed operation of the LT3958
demands careful attention to board layout and component
placement. Careful attention must be paid to the internal
power dissipation of the LT3958 at high input voltages,
high switching frequencies, and high internal power switch
currents to ensure that a junction temperature of 125°C is
not exceeded. This is especially important when operating
at high ambient temperatures. Exposed pads on the bot-
tom of the package are SGND and SW terminals of the IC,
and must be soldered to a SGND ground plane and a SW
plane respectively. It is recommended that multiple vias
in the printed circuit board be used to conduct heat away
from the IC and into the copper planes with as much as
area as possible.
To prevent radiation and high frequency resonance
problems, proper layout of the components connected
to the IC is essential, especially the power paths with
higher di/dt. The following high di/dt loops of different
topologies should be kept as tight as possible to reduce
inductive ringing:
In boost conguration, the high di/dt loop contains
the output capacitor, the internal power MOSFET and
the Schottky diode.
LT3958
23
3958fa
For more information www.linear.com/LT3958
applicaTions inForMaTion
In yback conguration, the high di/dt primary loop
contains the input capacitor, the primary winding,
the internal power MOSFET. The high di/dt second-
ary loop contains the output capacitor, the secondary
winding and the output diode.
In SEPIC conguration, the high di/dt loop con-
tains the internal power MOSFET, output capacitor,
Schottky diode and the coupling capacitor.
In inverting conguration, the high di/dt loop con-
tains internal power MOSFET, Schottky diode and the
coupling capacitor.
Check the stress on the internal power MOSFET by measur-
ing the SW-to-GND voltage directly across the IC terminals.
Make sure the inductive ringing does not exceed the
maximum rating of the internal power MOSFET (84V).
The small-signal components should be placed away from
high frequency switching nodes. For optimum load regula-
tion and true remote sensing, the top of the output voltage
sensing resistor divider should connect independently to
the top of the output capacitor (Kelvin connection), staying
away from any high dV/dt traces. Place the divider resis-
tors near the LT3958 in order to keep the high impedance
FBX node short.
Figure 9 shows the suggested layout of the 48V VOUT boost
converter (see the Typical Applications section).
3958 F09
LT3958
37
38
12 13 14 15 16 17
36 35 34 33 32 31 30
21
23
24
25
27
28
8
6
4
3
2
1
20
9
10
VIA TO VOUT
R1
R2
CSS
RTRCCC
CVCC
R3
R4
D1
L1
COUT
COUT
CIN
GND VOUT
VIN
VIA TO VOUT
VIAS TO SGND GROUND PLANE
VIAS TO SW PLANE
Figure 9. Suggested Layout of the 10V to 40V Input, 48V Output Boost Converter
LT3958
24
3958fa
For more information www.linear.com/LT3958
applicaTions inForMaTion
Table 2. Recommended Component Manufacturers
VENDOR COMPONENTS WEB ADDRESS
AVX Capacitors avx.com
BH Electronics Inductors,
Transformers
bhelectronics.com
Coilcraft Inductors coilcraft.com
Cooper Bussmann Inductors bussmann.com
Diodes, Inc Diodes diodes.com
General Semiconductor Diodes generalsemiconductor.
com
International Rectifier Diodes irf.com
Kemet Tantalum Capacitors kemet.com
Magnetics Inc Toroid Cores mag-inc.com
Microsemi Diodes microsemi.com
Murata-Erie Inductors, Capacitors murata.co.jp
Nichicon Capacitors nichicon.com
On Semiconductor Diodes onsemi.com
Panasonic Capacitors panasonic.com
Pulse Inductors pulseeng.com
Sanyo Capacitors sanyo.co.jp
Sumida Inductors sumida.com
Taiyo Yuden Capacitors t-yuden.com
TDK Capacitors, Inductors component.tdk.com
Thermalloy Heat Sinks aavidthermalloy.com
Tokin Capacitors nec-tokinamerica.com
Toko Inductors tokoam.com
United Chemi-Con Capacitors chemi-com.com
Vishay Inductors vishay.com
Würth Elektronik Inductors we-online.com
Vishay/Sprague Capacitors vishay.com
Zetex Small-Signal Discretes zetex.com
Recommended Component Manufacturers
Some of the recommended component manufacturers
are listed in Table 2.
LT3958
25
3958fa
For more information www.linear.com/LT3958
Typical applicaTions
10V to 40V Input, 48V Output Boost Converter
Efficiency vs Output Current
High Voltage Flyback Power Supply
SENSE2
SENSE1
LT3958
L1
33µH
VIN SW
GND
FBX
RT SS INTVCC
EN/UVLO
SYNC
SGND
R4
53.6k
VC
3958 TA02a
D1
R3
392k
RT
41.2k
300kHz
CVCC
4.7µF
10V
X5R
CSS
0.33µF
RC
10k
CC
10nF
R2
464k
R1
15.8k
COUT
4.7µF
50V
X5R
×2
VOUT
48V
0.5A
VIN
12V TO 40V CIN
4.7µF
50V
X5R
CIN, COUT : MURATA GRM32ER71H475KA88L
D1: VISHAY SILICONIX 10BQ060
L2: VISHAY SILICONIX IHLP-4040DZ-11
OUTPUT CURRENT (mA)
0
70
EFFICIENCY (%)
75
80
85
90
95
100
100 200 300 400
3958 TA02b
500
VIN = 24V
SENSE2
FBX
SENSE1
LT3958
T1
1:10
VIN SW GND
RT SS INTVCC
EN/UVLO
SYNC
SGND
10k
VC
3958 TA03
D1
DANGER! HIGH VOLTAGE OPERATION BY HIGH VOLTAGE TRAINED PERSONNEL ONLY
31.6k
140k
100kHz
4.7µF
10V
X5R
0.1µF 10k
10nF
10nF
100pF
1.5M
1.5M
16.2k
22Ω
COUT
68nF
×2
VOUT
300V
10mA
VIN
5.5V TO 12V 47µF
16V
×2
CIN : MURATA GRM32ER61C476M
COUT : TDK C3225X7R2J683K
D1: VISHAY SILICONIX GSD2004S DUAL DIODE CONNECTED IN SERIES
T1: TDK DCT15EFD-U44S003
22Ω 220pF
LT3958
26
3958fa
For more information www.linear.com/LT3958
Typical applicaTions
10V to 60V Input, 12V Output SEPIC Converter
Efficiency vs Output Current Load Step Waveforms
OUTPUT CURRENT (mA)
0
50
EFFICIENCY (%)
65
60
55
70
75
80
85
90
200 400 600 800
3958 TA04b
1000
VIN = 24V
500µs/DIV
VOUT
0.5V/DIV
(AC)
IOUT
0.5A/DIV
0.8A
0.2A
3958 TA04c
VIN = 24V
Start-Up Waveforms
Frequency Foldback Waveforms
When Output Short-Circuit
5ms/DIV
VOUT
5V/DIV
IL1A + IL1B
2A/DIV
3958 TA04d
VIN = 24V
50µs/DIV
VOUT
10V/DIV
VSW
20V/DIV
IL1A + IL1B
2A/DIV
3958 TA04e
VIN = 24V
SENSE2
SENSE1
LT3958
L1A
L1B
VIN SW
GND
FBX
RT SS INTVCC
EN/UVLO
SYNC
SGND
66.5k
VC
3958 TA04a
D1
392k
41.2k
300kHz
CVCC
4.7µF
10V
X5R
0.47µF 10k
10nF
105k
15.8k
C
DC
2.2µF, 100V
X7R, ×2VOUT
12V
1A
VIN
10V TO 60V CIN
2.2µF
100V
X5R
COUT
22µF
16V
X5R
×2
CIN, CDC: MURATA GRM32ER72A225KA35L
COUT: MURATA GRM32ER61C226KE20
D1: VISHAY SILICONIX 10MQ100N
L1A, L1B: COILTRONICS DRQ125-220
LT3958
27
3958fa
For more information www.linear.com/LT3958
Typical applicaTions
10V to 60V Input, –12V Output Inverting Converter
Efficiency vs Output Current Load Step Waveforms
Start-Up Waveforms
Frequency Foldback Waveforms
When Output Short-Circuit
SENSE2
SENSE1
LT3958
L1A L1B
VIN SW
GND
FBX
RT SS INTVCC
EN/UVLO
SYNC
SGND
66.5k
VC
3958 TA05a
D1
392k
41.2k
300kHz
CVCC
4.7µF
10V
X5R
0.47µF 10k
10nF
105k
7.5k
C
DC
2.2µF, 100V
X7R, ×2VOUT
–12V
1A
VIN
10V TO 60V CIN
2.2µF
100V
X5R
COUT
22µF
16V
X5R
×2
CIN, CDC: MURATA GRM32ER72A225KA35L
COUT: MURATA GRM32ER61C226KE20
D1: VISHAY SILICONIX 10MQ100N
L1A, L1B: COILTRONICS DRQ125-220
500µs/DIV
VOUT
1V/DIV
(AC)
IOUT
0.5A/DIV
0.8A
0.2A
3958 TA05c
VIN = 24V
5ms/DIV
VOUT
5V/DIV
IL1A + IL1B
2A/DIV
3958 TA05d
VIN = 24V
50µs/DIV
VOUT
10V/DIV
VSW
20V/DIV
IL1A + IL1B
2A/DIV
3958 TA05e
VIN = 24V
OUTPUT CURRENT (mA)
0
50
EFFICIENCY (%)
65
60
55
70
75
80
85
90
200 400 600 800
3958 TA05b
1000
VIN = 24V
LT3958
28
3958fa
For more information www.linear.com/LT3958
package DescripTion
Please refer to http://www.linear.com/product/LT3958#packaging for the most recent package drawings.
5.00 ± 0.10
6.00 ± 0.10
NOTE:
1. DRAWING IS NOT A JEDEC PACKAGE OUTLINE
2. DRAWING NOT TO SCALE
3. ALL DIMENSIONS ARE IN MILLIMETERS
4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE
MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.20mm ON ANY SIDE
5. EXPOSED PAD SHALL BE SOLDER PLATED
6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION
ON THE TOP AND BOTTOM OF PACKAGE
PIN 1
TOP MARK
(NOTE 6)
0.40 ± 0.10
1
363530 31 32 33 34
28
20
21
23
24
25
27 2
3
4
6
8
9
10
121314151617
BOTTOM VIEW—EXPOSED PAD
2.00 REF
1.50 REF
0.75 ± 0.05
R = 0.125
TYP
R = 0.10
TYP
PIN 1 NOTCH
R = 0.30 OR
0.35 × 45°
CHAMFER
0.25 ± 0.05
0.50 BSC
0.200 REF
0.00 – 0.05
(UHE36(28)MA) QFN 0112 REV D
RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS
APPLY SOLDER MASK TO AREAS THAT ARE NOT SOLDERED
0.70 ±0.05
4.10 ± 0.05
5.50 ± 0.05
PACKAGE OUTLINE
1.88 ± 0.10
1.53 ± 0.10
2.00 REF
1.50 REF
5.10 ± 0.05
6.50 ± 0.05
UHE Package
Variation: UHE36(28)MA
36(28)-Lead Plastic QFN (5mm × 6mm)
(Reference LTC DWG # 05-08-1836 Rev D)
3.00 ± 0.10
3.00 ± 0.10
0.12
± 0.10
1.88
± 0.05
1.53
± 0.05
3.00 ± 0.05 3.00 ± 0.05
0.48 ± 0.05
0.12
± 0.05
0.48 ± 0.10
0.25 ±0.05
0.50 BSC
101 2 3 4 6 8 9
17
20212324252728
30
31
32
33
34
35
36
12
13
14
15
16
LT3958
29
3958fa
For more information www.linear.com/LT3958
Information furnished by Linear Technology Corporation is believed to be accurate and reliable.
However, no responsibility is assumed for its use. Linear Technology Corporation makes no representa-
tion that the interconnection of its circuits as described herein will not infringe on existing patent rights.
revision hisTory
REV DATE DESCRIPTION PAGE NUMBER
A 09/17 Clarification for Boost, Flyback and SEPIC Maximum Output Current Capability sections 15, 18, 20
LT3958
30
3958fa
For more information www.linear.com/LT3958
LINEAR TECHNOLOGY CORPORATION 2010
LT 0917 REV A • PRINTED IN USA
www.linear.com/LT3958
Typical applicaTions
PART NUMBER DESCRIPTION COMMENTS
LT3580 Boost/Inverting DC/DC Converter with 2A Switch,
Soft-Start and Synchronization
2.5V ≤ VIN ≤ 32V, Current Mode Control, 200kHz to 2.5MHz, 3mm × 3mm
DFN-8, MSOP-8E
LT3573 Isolated Flyback Switching Regulator with 60V
Integrated Switch
3V ≤ VIN ≤ 40V, Up to 7W, No Opto-Isolator or Third Winding Required,
MSOP-16E
LT3574 Isolated Flyback Switching Regulator with 60V
Integrated Switch
3V ≤ VIN ≤ 40V, Up to 3W, No Opto-Isolator or Third Winding Required,
MSOP-16E
LT3757 Boost, Flyback, SEPIC and Inverting Controller 2.9V ≤ VIN ≤ 40V, Current Mode Control, 100kHz to 1MHz Programmable
Operation Frequency, 3mm × 3mm DFN-10 and MSOP-10E Package
LT3758 Boost, Flyback, SEPIC and Inverting Controller 5.5V ≤ VIN ≤ 100V, Current Mode Control, 100kHz to 1MHz Programmable
Operation Frequency, 3mm × 3mm DFN-10 and MSOP-10E Package
LT C
®
1871/LTC1871-1/
LTC1871-7
Wide Input Range, No RSENSE™ Low Quiescent
Current Flyback, Boost and SEPIC Controller
Adjustable Switching Frequency, 2.5V ≤ VIN ≤ 36V, Burst Mode Operation at
Light Load
LT3825 Isolated No-Opto Synchronous Flyback Controller VIN 16V to 75V Limited by External Components, Up to 60W,
Current Mode Control
LT3837 Isolated No-Opto Synchronous Flyback Controller VIN 4.5V to 36V Limited by External Components, Up to 60W,
Current Mode Control
LT1725 Isolated No-Opto Flyback Controller VIN 16V to 75V Limited by External Components, Current Mode Control
LT1737 Isolated No-Opto Flyback Controller VIN 4.5V to 36V Limited by External Components, Current Mode Control
LTC3803/LTC3803-5 200kHz Flyback DC/DC Controller VIN and VOUT Limited Only by External Components, ThinSOT™ Package
LTC3805/LTC3805-5 Adjustable Fixed 70kHz to 700kHz Operating
Frequency Flyback Controller
VIN and VOUT Limited Only by External Components, 3mm × 3mm DFN-10,
MSOP-10E
LT1619 Boost, SEPIC and Flyback Current Mode PWM
Controller
1.9V ≤ VIN ≤ 18V, 300kHz Fixed Operating Frequency
relaTeD parTs
5V Output Nonisolated Flyback Power Supply
Efficiency vs Output Current
SENSE2
FBX
SENSE1
LT3958
T1
3:1
VIN SW GND
RT SS INTVCC
EN/UVLO
SYNC
SGND
32.4k
VC
3958 TA06a
D1
200k
63.4k
200kHz
4.7µF
10V
X5R
0.47µF 10k
10nF
100pF
34k
1%
15.8k
1%
COUT
100µF
6.3V
VOUT
5V
2A
VIN
10V TO 40V
CIN
4.7µF
50V
X5R
T1: COILTRONICS VP2-0066
0.1µF
50V 1.8k
1W
DSN
OUTPUT CURRENT (A)
50
EFFICIENCY (%)
60
55
65
70
75
80
85
90
3958 TA05b
0 0.5 1 1.5 2
VIN = 24V