# M51996P,FP SWITCHING REGULATOR CONTROL #### DESCRIPTION M51996 is the primary switching regulator controller which is especially designed to get the regulated DC voltage from AC power supply. This IC can directly drive the MOS-FET with fast rise and fast fall output pulse and with a large-drive totempole output. Type M51996 has the functions of not only high frequency OSC and fast output drive but also current limit with fast response and high sensibility so the true "fast switching regulator" can be realized. The M51996 is equivalent to the M51978 with externally resettable OVP(over voltage protection) circuit. ### **FEATURES** - 500kHz operation to MOS FET - Output current ····· ±1A - Output rise time 60ns, fall time 40ns - Modified totempole output method with small through current - Compact and light-weight power supply - Small start-up current ·········· 100µA typ. - Big difference between "start-up voltage" and "stop voltage" makes the smoothing capacitor of the power input section small. - Start-up threshold 16V, stop voltage 10V - Packages with high power dissipation are used to withstand the heat generated by the gate-drive current of MOS FET. - 14-pin DIP, 16-pin SOP 1.5W (at 25°C) - Simplified peripheral circuit with protection circuit and built-in large-capacity totempole output - High-speed current limiting circuit using pulse-bypulse method (CLM+pin) - Over-voltage protection circuit with an externally resettable latch (OVP) - Protection circuit for output miss action at low supply voltage (UVLO) - High-preformance and highly functional power supply - · Triangular wave oscillator for easy dead time setting - SOFT start function by expanding period ### **APPLICATION** Feed forward regulator, fly-back regulator ### RECOMMENDED OPERATING CONDITIONS | HEOOMMENDED OF ENAMES O | 01101110110 | |-----------------------------------------|------------------| | Supply voltage range | 12~30V | | Operating frequency······ | less than 500kHz | | Oscillator frequency setting resistance | | | T-ON pin resistance R <sub>ON</sub> | ·····10k∼75kΩ | | T-OFF pin resistance Roff | 2k~30kΩ | ### **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Conditions | Ratings | Unit | | |--------------------|------------------------------|---------------------|----------|------|--| | Vcc | Supply voltage | | 31 | V | | | Vc | Collector voltage | | 31 | V | | | lo | Output current | Peak | ±1 | | | | | | Continuous | ±0.15 | _ A | | | IVREG | VREG terminal output current | | 6 | mA | | | V <sub>SOFT</sub> | SOFT terminal voltage | | VREG+0.2 | V | | | V <sub>CLM</sub> + | CLM+ terminal voltage | | -0.3~3 | V | | | V <sub>DET</sub> | DET terminal voltage | | 6 | V | | | love | OVP terminal current | | 8 | mA | | | I <sub>F/B</sub> | F/B terminal current | | -10 | mA | | | I <sub>TON</sub> | T-ON terminal input current | | -1 | mA | | | I <sub>TOFF</sub> | T-OFF terminal input current | | -2 | mA | | | Pd | Power dissipation | τ <sub>a</sub> =25℃ | 1.5 | W | | | Kθ | Thermal derating | τ <sub>a</sub> >25℃ | 12 | mW/℃ | | | Topr | Operating temperature | | -30~+85 | °C | | | T <sub>sta</sub> | Storage temperature | | -40~125 | °C | | Note 1. "+" sign shows the direction of current flowing into the IC and "-" sign shows the current flowing out from the IC. <sup>2.</sup> The low impedance voltage supply should not be applied to the OVP terminal. # $\textbf{ELECTRICAL} \quad \textbf{CHARACTERISTICS} \quad (v_{cc} = 18V, \ \, T_a = 25\%, \ \, \text{unless otherwise noted})$ | Block | Symbol | Parameter | | T | Limits | | | Linit | |-----------------------|--------------------------------------|---------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------------------|---------------------------|-------|-------------|-------| | | | | Test Conditions | Min | Тур | Max | Unit | | | voltage/circuit curre | Vcc | Operating supply voltage range | | | V <sub>CC</sub><br>(STOP) | - | 30 | V | | | V/ | Operation start up voltage | | | 15. 2 | 16. 2 | 17. 2 | v | | | V <sub>CC(START)</sub> | Operation stop voltage | •. | | 9.0 | 9. 9 | 10.9 | V | | | V <sub>CC(STOP)</sub> | V <sub>CC(START)</sub> , V <sub>CC(STOP)</sub> differen | | ∆V <sub>CC</sub> =V <sub>CC(START)</sub> -V <sub>CC(STOP)</sub> | 5.0 | 6. 3 | 7. 6 | V | | | ∆V <sub>CC</sub> | VCC(START), VCC(STOP) UITIETE | | V <sub>CC</sub> =14.5V T <sub>a</sub> =25°C | 65 | 100 | 150 | | | | I <sub>CCL</sub> Stand-by current | Stand-by current | $V_{CC}=14.5V -30^{\circ}C \le T_a \le 85^{\circ}C$ | 50 | 100 | 200 | μА | | | | | | | | 7.3 | 11 | 17 | | | | I <sub>CCO</sub> Operating circuit o | Operating circuit current | | V <sub>CC</sub> =15V, f=188kHz | 7.3 | 12 | 19 | mA | | ĝ. | | | | V <sub>CC</sub> =30V, f=188kHz | 1.3 | 2. 0 | 3. 0 | mA | | ď | ICCOVP Circuit current in OVP sta | | V <sub>CC</sub> =25V | 140 | 210 | 320 | | | | | | | V <sub>CC</sub> =9.5V | -2.1 | -1.5 | -1.0 | μA<br>mA | | | | FBMIND | Current at 0% duty | | F/B terminal input current | | | -0.4 | | | 1 | FBMAXD | Current at maximum duty | | F/B terminal input current | -0.9 | -0.6 | | mA | | F/B | ∆I <sub>FB</sub> | Current difference between | max and 0% duty | △IFB=IFBMIND-IFBMAXD | -1.35 | -0.99 | -0.70 | mA | | | V <sub>FB</sub> | F/B terminal voltage | | F/B terminal input current=0.95mA | 4.9 | 5.9 | 7. 1 | ٧ | | | R <sub>FB</sub> | OVP terminal resistance | | | 420 | 600 | 780 | Ω | | | V <sub>THOVPH</sub> | OVP terminal H threshold ve | oltage | | 540 | 750 | 960 | mV | | [ | <b>∆V</b> <sub>THOVP</sub> | OVP terminal hysterisis volt | age | ΔV <sub>THOVP</sub> =V <sub>THOVPH</sub> -V <sub>THOVPL</sub> | | 30 | <b></b> | mV | | | I <sub>THOVP</sub> | OVP terminal threshold curr | ent | | 80 | 150 | 250 | μA | | Ī | INOVP | OVP terminal input current | | V <sub>OVP</sub> =400mV | 80 | 150 | 250 | μA | | OVP | VCCOVPC | OVP reset supply voltage | | OVP terminal is open. | 7. 5 | 9. 0 | 10.0 | | | i | V <sub>CC(STOP)</sub> | Difference supply voltage b | etween operation | (high impedance) | 0.55 | 1.20 | _ | v | | | -V <sub>CCOVPC</sub> | stop and OVP reset | | (nigh impedance) | 0.33 | 1.20 | | | | Ì | | Current from OVP terminal | | V <sub>CC</sub> =30V | 480 | -320 | -213 | Δ | | | ITHOVEC | for OVP reset | | V <sub>CC</sub> =18V | -210 | -140 | <b>-93</b> | μА | | | V <sub>THCLM+</sub> | CLM+ terminal threshold voltage | | | 180 | 200 | 220 | mV | | CLM+ | INCLM+ | CLM+ terminal current | | V <sub>CLM+</sub> =0V | -280 | -200 | -140 | μА | | <b>V</b> = , | T <sub>PDCLM</sub> + | Delay time from CLM+ to Vout | | | | 150 | | ns | | | fosc | Oscillating frequency | | R <sub>ON</sub> =20kΩ C <sub>F</sub> =220pF | 170 | 188 | 207 | kHz | | | T <sub>DUTY</sub> | Maximum ON duty | | R <sub>OFF</sub> =17kΩ, -5≤T <sub>a</sub> ≤85℃ | 47 | 50 | 53 | % | | 5 | Vosch | Upper limit voltage of oscillation waveform | | | 3. 97 | 4. 37 | 4. 77 | ٧ | | Oscillator | | Lower limit voltage of oscillation waveform | | $R_{ON}=20k\Omega$ , $R_{OFF}=17k\Omega$ | 1. 76 | 1.96 | 2.16 | V | | SCi | VoscL | Voltage difference between upper | | C <sub>F</sub> =220pF | | | 1 | | | 0 | ∆V <sub>osc</sub> | | | | 2, 11 | 2. 41 | 2. 71 | V | | | | limit and lower limit of OSC waveform | | R <sub>ON</sub> =20kΩ | 3.8 | 4.5 | 5. 4 | V | | | V <sub>T-ON</sub> | T—ON terminal voltage | | R <sub>OFF</sub> =17kΩ | 2. 9 | 3.5 | 4.2 | v | | | V <sub>T-OFF</sub> | T-OFF terminal voltage | V _E EV | NOFF-17K44 | 170 | 188 | 207 | kHz | | | | Oscillating frequency | V <sub>SOFT</sub> =5.5V | $R_{ON}=20k\Omega$ , $R_{OFF}=17k\Omega$ , $C_F=220pF$ | 111 | 131 | 151 | kHz | | t. | foscsoft | | | | 19. 0 | | + | kHz | | SOFT | | | V <sub>SOFT</sub> ==0. 2V | W1W | -0.5 | -0.1 | | μA | | ٠, | SOFTIN | SOFT terminal input curren | <u>. </u> | V <sub>SOFT</sub> =1V | -0.5 | + | + | | | | ISOFTDIS | SOFT terminal discharging current | | Discharge current of SOFT terminal | 1 | 3. 3 | - | mA | | | | 8-1-1 | | at V <sub>CC</sub> less than V <sub>CC(STOP)</sub> | 6.8 | 7.8 | 8.8 | V | | REG | V <sub>REG</sub> | Regulator output voltage | | V -19V L -10-6 | | 0.04 | ( | V | | | V <sub>OL1</sub> | Output low voltage | | V <sub>CC</sub> =18V I <sub>O</sub> =10mA | | 0.04 | | v | | | V <sub>OL2</sub> | | | V <sub>CC</sub> =18V I <sub>O</sub> =100mA | | + | _ | | | 5 | VOL3 | | | V <sub>CC</sub> =5V I <sub>O</sub> =1mA | | 0.85 | <del></del> | V | | Output | V <sub>OL4</sub> | | | V <sub>CC</sub> =5V I <sub>O</sub> =100mA | | 1. 30 | + | V | | | VoH1 | Output high voltage | | V <sub>cc</sub> =18V I <sub>o</sub> =-10mA | 16.0 | | + | | | | V <sub>OH2</sub> | | | V <sub>CC</sub> =18V I <sub>O</sub> =-100mA | 15.5 | | | V | | | TRISE | Output voltage rise time | | | | 60 | | ns | | | TFALL | Output voltage fall time | | | | 40 | + | ns | | 8 | VDET | Detecting voltage | | | 2.4 | 2.5 | 2.6 | V | | Detection | T . | DET terminal input curren | | V <sub>DET</sub> =2.5V | _ | 1.0 | 3.0 | μΙ | | ធ្គ | INDET | | | | | | | | ### TYPICAL CHARACTERISTICS ON duty VS. F/B TERMINAL INPUT CURRENT ### ON duty VS. F/B TERMINAL INPUT CURRENT UPPER & LOWER LIMIT VOLTAGE OF OSC VS. AMBIENT TEMPERATURE -60 -40 -20 0 20 40 60 AMBIENT TEMPERATURE ₹a (℃) 80 100 120 140 # OVP TERMINAL INPUT VOLTAGE VS. INPUT CURRENT a magazina apagolini a maka pirinami'n kariman milangini irin irin akari # CIRCUIT CURRENT VS. SUPPLY VOLTAGE (OVP OPERATION) # OUTPUT THROUGH CURRENT WAVEFORM AT RISING EDGE OF OUTPUT PULSE Horizontal axis: 20ns/div Vertical axis: 50mA/div # OVP TERMINAL THRESHOLD VOLTAGE VS. AMBIENT TEMPERATURE AMBIENT TEMPERATURE Ta (℃) # CURRENT FROM OVP TERMINAL FOR OVP RESET VS. SUPPLY VOLTAGE #### AT FALLING EDGE OF OUTPUT PULSE Horizontal axis: 20ns/div Vertical axis: 5mA/div ### **FUNCTION DESCRIPTION** Types M51996P and M51996FP are especially designed for off-line primary PWM contorl IC of switching mode power supply to get DC voltage from AC power supply. Using this IC, smart SMPS can be realized with reasonable cost and compact size as the number of external electric parts can be reduced and also parts can be replaced by reasonable one. In the following circuit diagram, MOS-FET is used for output transistor, however, bipolar transistor can be replaced with no problem. Fig.1 Application example for feed forward regulator Fig.2 Application example for fly-back regulator ### Start-up circuit section The start-up current is such low current level as typical $100\mu A$ , as shown in Fig. 3, when the $V_{CC}$ voltage is increased from low level to start-up voltage $V_{CC(START)}$ . In this voltage range, only a few parts in this IC, which has the function to make the output voltage low level, is alive and $I_{\rm CC}$ current is used to keep output low level. The large voltage difference between $V_{\rm CC}$ (START) and $V_{\rm CC}$ (STOP) makes start-up easy, because it takes rather long duration from $V_{\rm CC}$ (START) to $V_{\rm CC}$ (STOP). Fig. 3 Circuit current vs. supply voltage ### Oscillator section The oscillation waveform is the triangle one. The ONduration of output pulse depends on the rising duration of the triangle waveform and dead-time is decided by the falling duration. The rising duration is determined by the product of external resistor $R_{ON}$ and capacitor $C_F$ and the falling duration is mainly determined by the product of resistor $R_{OFF}$ and capacitor $C_F$ . # (1)Oscillator operation when SOFT circuit does not operate Fig. 4 shows the equivalent charging and discharging circuit diagram of oscillator. The current flows through $R_{ON}$ from the constant voltage source of 5.8V. $C_F$ is charged up by the same amplitude as $R_{ON}$ current, when internal switch $SW_1$ , $SW_2$ is switched to "charging side". The rise rate of CF terminal is given as $$\simeq \frac{V_{\text{T-ON}}}{R_{\text{ON}} \times C_F}$$ (V/s) .....(1) where V<sub>T-ON</sub>≃4.5V The maximum on duration is approximately given as $$\simeq \frac{(V_{OSCH} - V_{OSCL}) \times R_{ON} \times C_F}{V_{T \cdot ON}} \quad (s) \cdot \cdots \cdot (2)$$ where $$V_{OSCH} \simeq 4.4V$$ $V_{OSCL} \simeq 2.0V$ $C_F$ is discharged by the summed-up of $R_{OFF}$ current and one sixteenth (1/16) of $R_{ON}$ current by the function of $Q_2$ , $Q_3$ and $Q_4$ when $SW_1$ , $SW_2$ are switched to "discharge side". Fig. 4 Schematic diagram of charging and discharging control circuit for OSC, capacitor C<sub>F</sub> Fig. 5 OSC. waveform at normal condition (no-operation of intermittent action and OSC. control circuit) So fall rate of CF terminal is given as $$\simeq \frac{V_{\text{T-OFF}}}{R_{\text{OFF}} \times C_F} + \frac{V_{\text{T-ON}}}{16 \times R_{\text{ON}} \times C_F} \quad \text{(V/s)} \cdot \dots \cdot \dots \cdot (3)$$ The minimum off duration approximately is given as $$\simeq \frac{(V_{OSCH} - V_{OSCL})XC_F}{\frac{V_{T \cdot OFF}}{R_{OFF}} + \frac{V_{T \cdot ON}}{16 \times R_{ON}}} \quad (s) \cdots (4)$$ where V<sub>T-OFF</sub>≃3.5V The cycle time of oscillation is given by the summation of Equations 2 and 4. The frequency including the dead-time is not influenced by the temperature because of the built-in temperature conpensating circuit. # (2)Oscillator operation when the SOFT (soft start) circuit is operating Output transistor is protected from rush current by CLM function at the start time of power on. SOFT terminal is used to improve the rising response of the output voltage of power supply (prevention of overshooting). The ON duration of output is kept constant, and the OFF duration is extended as the SOFT terminal voltage becomes lower by the soft start circuit of this IC. The maximum value of extension is set internally at approximately sixteen times of the maximum ON duration. The features of this method are as follows: - It is ideal for primary control as IC driving current is supplied from the third widing of the main transformer at the start-up because constant ON duration is obtained from start-up. - ② It is possible to get a wide dynamic range for ON/OFF ratio by pulse-by-pulse current limit circuit. - 3 The response characteristics at power-on is not affected by input voltage as the pulse-by-pulse limit current value is not affected by the input voltage. Fig. 6 shows the circuit diagram of the soft start. If SOFT terminal voltage is low, T-OFF terminal voltage becomes low and $V_{T-OFF}$ in equations (3) and (4) become low. Fig.6 Circuit diagram of SOFT terminal section and T-OFF terminal section Fig.7 Oscillator waveform when the SOFT circuit is operating Fig.8 Relationship between oscillator waveform and output waveform at start-up Fig. 7 shows the relationship between oscillator waveform and output pulse. If the SOFT terminal voltage is $V_{\text{SOFT}}$ , the rise rate of CF terminal is given as $$\simeq \frac{\mathsf{V}_{\mathsf{T}-\mathsf{ON}}}{\mathsf{R}_{\mathsf{ON}} \cdot \mathsf{C}_{\mathsf{F}}} \; (\mathsf{V/S}) \cdots (5)$$ The fall rate of oscillation waveform is given as $$\simeq \frac{V_{SOFT} - V_{BE}}{R_{OFF} \cdot C_F} + \frac{V_{T-ON}}{16 \cdot R_{ON} \cdot C_F} (V/S) \cdots (6)$$ where V<sub>SOFT</sub>; SOFT terminal applied voltage V<sub>BE</sub>≃0.65V If $V_{SOFT}-V_{BE}<0$ , $V_{SOFT}-V_{BE}=0$ If $V_{SOFT}-V_{BE}>V_{T-OFF}$ ( $\simeq 3.5V$ ), $V_{SOFT}-V_{BE}=V_{T-OFF}$ # PWM comparator, PWM latch and current limit latch section Fig. 9 shows the schematic diagram of PWM comparator and PWM latch section. The on-duration of output waveform coincides with the rising duration of CF terminal waveform when the no output current flows from F/B terminal. When the F/B terminal has finite impedance and current flows out from F/B terminal, "A" point potential shown in Fig. 9 depends on this current. So the "A" point potential is close to GND level when the flow-out current becomes large. "A" point potential is compared to the CF terminal oscillator waveform and PWM comparator, and the latch circuit is set when the potential of oscillator waveform is higher than "A" point potential. The latch circuit is reset during the dead time of oscillator circuit (falling duration of oscillator circuit). So the "B" point potential or output waveform of latch circuit is the one shown in Fig. 10. The final output waveform or "C" point potential is got by combining the "B" point signal and dead-time signal logically. (please refer to Fig. 10) - \*1 Resistor to determine current limit sensitivity - \*2; High-level during dead time Fig.9 PWM comparator, PWM latch and current limit latch section Fig.10 Waveforms of PWM comparator input point A, latch circuit points B and C ### **Current limitting section** When the current-limit signal is applied before the crossing instant of "A" point potential and CF terminal voltage shown in Fig. 9, this signal makes the output "off" and the off state will continue until next cycle. Fig. 11 shows the timing relation among them. If the current limitting circuit is set, no waveform is generated at output terminal, however this state is reset during the succeeding dead-time. So this current limitting circuit is able to have the function in every cycle, and is named "pulse-by-pulse current limit." There happen some noise voltage on R<sub>CLM</sub> during the switching of power transistor due to the snubber circuit and stray capacitor of the transformer windings. Fig.11 Operating waveform of current limitting circuit To eliminate the abnormal operation by the noise voltage, the low pass filter, which consists of $R_{NF}$ and $C_{NF}$ is used as shown in Fig. 12. It is recommended to use $10{\sim}100\,\Omega$ for $R_{NF}$ because such range of $R_{NF}$ is not influenced by the flow-out current of some $200\mu A$ from CLM+ terminal and $C_{NF}$ is designed to have the enough value to absorb the noise voltage. Fig.12 Connection diagram of current limit circuit ### Voltage detector circuit (DET) section The DET terminal can be used to control the output voltage which is determined by the winding ratio of fly back transformer in fly-back system or in case of common ground circuit of primary and secondary in feed forward system. The circuit diagram is quite similar to that of shunt regulator type 431 as shown in Fig. 13. As well known from Fig. 13 and Fig. 14, the output of OP AMP has the current-sink ability, when the DET terminal voltage is higher than 2.5V Fig.13 Voltage detector circuit section (DET) but it becomes high impedance state when lower than 2.5V. DET terminal and F/B terminal have inverting phase characteristics each other, so it is recommended to connect the resistor and capacitor in series between them for phase compensation. It is very important one can not connect by resistor directly as there is the voltage difference between them and the capacitor has the DC stopper function. Fig.14 Schematic diagram of voltage detector circuit section (DET) # OVP circuit (over voltage protection circuit) section OVP circuit is basically positive feedback circuit constructed by $Q_2$ , $Q_3$ as shown in Fig. 15. Q<sub>2</sub>, Q<sub>3</sub> turn on and the circuit operation of IC stops, when the input signal is applied to OVP terminal.(threshold voltage≃750mV) The current value of $I_2$ is about $150\mu A$ when the OVP does not operates but it decreases to about $2\mu A$ when OVP operates. It is necessary to input the sufficient larger current ( $800\mu$ A $\sim$ 8mA) than I<sub>2</sub> for triggering the OVP operation. The reason to decrease $I_2$ is that it is necessary that $I_{CC}$ at the OVP reset supply voltage is small. It is necessary that OVP state holds by circuit current from $R_1$ in the application example, so this IC has the characteristic of small $I_{\rm CC}$ at the OVP reset supply voltage ( $\simeq$ stand-by current + 20 $\mu$ A) On the other hand, the circuit current is large in the higher supply voltage, so the supply voltage of this IC doesn't become so high by the voltage drop across $R_1$ . This characteristic is shown in Fig. 16. The OVP terminal input current in the voltage lower than the OVP threshold voltage is based on $I_2$ and the input current in the voltage higher than the OVP threshold voltage is the sum of the current flowing to the base of $Q_3$ and the current flowing from the collector of $Q_2$ to the base. For holding in the latch state, it is necessary that the OVP terminal voltage is kept in the voltage higher than $V_{\text{BE}}$ of $Q_3$ . So if the capacitor is connected between the OVP terminal and GND, even though $\mathbf{Q}_2$ turns on in a moment by the surge voltage, etc, this latch action does not hold if the OVP terminal voltage does not become higher than $V_{BE}$ of $\mathbf{Q}_3$ by charging this capacitor. For resetting OVP state, it is necessary to make the OVP terminal voltage lower than the OVP L threshold voltage or make $V_{\rm CC}$ lower than the OVP reset supply voltage. As the OVP reset voltage is settled on the rather high voltage of 9.0V, SMPS can be reset in rather short time from the switch-off of the AC power source if the smoothing capacitor is not so large value. I<sub>1</sub>=0 when OVP operates Fig.15 Detail diagram of OVP circuit Fig.16 CIRCUIT CURRENT VS. SUPPLY VOLTAGE (OVP OPERATION) SUPPLY VOLTAGE VCC (V) ### Output section It is required that the output circuit have the high sink and source abilities for MOS-FET drive. It is well known that the "totempole circuit has high sink and source ability. However, it has the demerit of high through current. For example, the through current may reach such the high current level of 1A, if type M51996 has the "conventional" totempole circuit. For the high frequency application such as higher than 100kHz, this through current is very important factor and will cause not only the large I<sub>CC</sub> current and the inevitable heat-up of IC but also the noise voltage. This IC uses the improved totempole circuit, so without deteriorating the characteristic of operating speed, its through current is approximately 100mA. # APPLICATION NOTE OF TYPE M51996P,FP Design of start-up circuit and the power supply of IC # (1)The start-up circuit when it is not necessary to set the start and stop input voltage Fig. 17 shows one of the example circuit diagram of the start-up circuit which is used when it is not necessary to set the start and stop voltage. It is recommended that the current more than $300\mu A$ flows through $R_1$ in order to overcome the operation start-up current $I_{CC(START)}$ and $C_{VCC}$ is in the range of 10 to $47\mu F$ . The product of $R_1$ by $C_{VCC}$ causes the time delay of operation, so the response time will be long if the product is too much large. Fig. 17 Start-up circuit diagram when it is not necessary to set the start and stop input voltage Just after the start-up, the $I_{CC}$ current is supplied from $C_{VCC}$ , however, under the steady state condition, IC will be supplied from the third winding or bias winding of transformer, the winding ratio of the third winding must be designed so that the induced voltage may be higher than the operation-stop voltage $V_{CC(STOP)}$ . The $V_{\rm CC}$ voltage is recommended to be 12V to 17V as the normal and optimum gate voltage is 10 to 15V and the output voltage ( $V_{\rm CH}$ ) of type M51996P, FP is about ( $V_{\rm CC}$ -2V). It is not necessary that the induced voltage is settled higher than the operation start-up voltage $V_{\rm CC\,(START)}$ , and the high gate drive voltage causes high gate dissipation, on the other hand, too low gate drive voltage does not make the MOS-FET fully on-state or the saturation state. ### (2)The start-up circuit when it is necessary to set the start and stop input voltage It is recommend to use the third winding of "forward winding" or "positive polarity" as shown in Fig. 18, when the DC source voltages at both the IC operation start and stop must be settled at the specified values. The input voltage $(V_{\text{IN} (\text{START})})$ , at which the IC operation starts, is decided by $R_1$ and $R_2$ utilizing the low start-up Fig. 18 Start-up circuit diagram when it is necessary to set the start and stop input voltage current characterisitics of type M51996P, FP. The input voltage $(V_{\text{IN} (STOP)})$ , at which the IC operation stops, is decided by the ratio of third winding of transformer. The $V_{\text{IN}\,(\text{START})}$ and $V_{\text{IN}\,(\text{STOP})}$ are given by following equations. $$V_{\text{IN(START)}} \cong R_1 \cdot I_{\text{CCL}} + (\frac{R_1}{R_2} + 1) \cdot V_{\text{CC(START)}} \cdot \dots \cdot (7)$$ $$V_{\text{IN(STOP)}}{\simeq}(V_{\text{CC(STOP)}}{-}V_{\text{F}}) \cdot \frac{N_{\text{P}}}{N_{\text{B}}} + \frac{1}{2}V'_{\text{IN RIP(P-P)}}{\cdots} (8)$$ ### where $I_{CCL}$ is the operation start-up current of IC $V_{CC(START)}$ is the operation start-up voltage of IC $V_{CC(STOP)}$ is the operation stop voltage of IC $V_F$ is the forward voltage of rectifier diode $V'_{IN}$ (P-P) is the peak to peak ripple voltage of $V_{CC}$ terminal $\simeq \frac{N_B}{N_C} V_{IN}$ RIP(P-P) It is required that the $V_{\text{IN}\,(\text{START})}$ must be higher than $V_{\text{IN}}$ (STOP). When the third winding is the "fly back winding" or "reverse polarity", the $V_{\rm IN(START)}$ can be fixed, however, $V_{\rm IN(STOP)}$ can not be settled by this system, so the auxiliary circuit is required. ### (3)Notice to the V<sub>CC</sub>, V<sub>CC</sub> line and GND line To avoid the abnormal IC operation, it is recommended to design the $V_{\rm CC}$ is not vary abruptly and has few spike voltage, which is induced from the stray capacity between the winding of main transformer. To reduce the spike voltage, the $C_{VCC}$ , which is connected between $V_{CC}$ and ground, must have the good high frequency characteristics. To design the conductor-pattern on PC board, following cautions must be considered as shown in Fig. 19. - (a) To separate the emitter line of type M51996 from the the GND line of the IC - (b) To locate the $C_{\text{VCC}}$ as near as possible to type M51996 and connect directly - (c) To separate the collector line of type M51996 from the V<sub>CC</sub> line of the IC - (d) To connect the ground terminals of peripheral parts of ICs to GND of type M51996 as short as possible Fig. 19 How to design the conductor-pattern of type M51996 on PC board (schematic example) ### (4)Power supply circuit for easy start-up When IC start to operate, the voltage of the $C_{VCC}$ begins to decrease till the $C_{VCC}$ becomes to be charged from the third winding of main-transformer as the $I_{CC}$ of the IC increases abruptly. In case shown in Fig. 17 and 18, some "unstable start-up" or "fail to start-up" may happen, as the charging interval of $C_{VCC}$ is very short duration; that is the charging does occur only the duration while the induced winding voltage is higher than the $C_{VCC}$ voltage, if the induced winding voltage is nearly equal to the "operation-stop voltage" of type M51996. It is recommended to use the 10 to $47\mu F$ for $C_{VCC1}$ , and about 5 times capacity bigger than $C_{VCC1}$ for $C_{VCC2}$ . Fig. 20 DC source circuit for stable start-up #### **OVP** circuit #### (1)To avoid the miss-operation of OVP It is recommended to connect the capacitor between OVP terminal and GND for avoiding the miss operation by the spike noise. The OVP terminal is connected with the sink current source ( $\simeq 150\mu A$ ) in IC when OVP does not operate, for absorbing the leak current of the photo coupler in the application. So the resistance between the OVP terminal and GND for leak-cut is not necessary. If the resistance is connected, the supply current at the OVP reset supply voltage becomes large. As the result, the OVP reset supply voltage may become higher than the operation stop voltage. In that case, the OVP action is reset when the OVP is triggered at the supply voltage a little high than the operation stop voltage. So it should be avoided absolutely to connect the resistance between the OVP terminal and GND. Fig. 21 Peripheral circuit of OVP terminal ### (2)Application circuit to make the OVP-reset time fast The reset time may becomes problem when the discharge time constant of $C_{\text{FIN}} \cdot (R_1 + R_2)$ is long. Under such the circuit condition, it is recommended to discharge the $C_{\text{VCC}}$ forcedly and to make the $V_{\text{CC}}$ low value; This makes the OVP-reset time fast. # (3)OVP setting method using the induced third winding voltage on fly back system For the over voltage protection (OVP), the induced fly back type third winding voltage can be utilized, as the induced third winding voltage depends on the output voltage. Fig. 23 shows one of the example circuit diagram. Fig. 22 Example circuit diagram to make the OVP-reset-time fast Fig. 23 OVP setting method using the induced third winding voltage on fly back system ### (4) Method to control for ON/OFF using the OVP terminal You can reset OVP to lower the OVP terminal voltage lower than $V_{\text{THOVPL}}$ . So you can control for ON/OFF using this nature. The application is shown in Fig. 24. The circuit turns off by SW OFF and turns on by SW ON in this application. Of course you can make use of the transistor or photo-transistor instead of SW. Fig. 24 Method to control for ON/OFF using the OVP terminal # **Current limitting circuit** ### (1)Peripheral circuit of CLM + terminal Fig.25 shows the example circuit diagrams around the CLM + terminal. It is required to connect the low pass filter, in oder to reduce the spike current component, as the main current or drain current contains the spike current especially during the turn-on duration of MOS-FET. 1,000pF to 22,000pF is recommended for $C_{NF}$ and the $R_{NF1}$ and $R_{NF2}$ have the functions both to adjust the "current-detecting-sensitivity" and to consist the low pass filter. Fig. 25 Peripheral circuit diagram of CLM+ terminal To design the $R_{NF1}$ and $R_{NF2}$ , it is required to consider the influence of CLM + terminal source current ( $I_{INCLM}$ +), which value is in the range of 90 to $270\mu A$ . In order to be not influenced from these resistor paralleled value of $R_{NF1}$ and $R_{NF2},~(R_{NF1}//R_{NF2})$ is recommended to be less than $100\,\Omega$ The R<sub>CLM</sub> should be the non-inductive resistor. ### (2)Over current limitting curve ### (a) in case of feed forward system Fig. 26 shows the primary and secondary current waveforms under the current limitting operation. At the typical application of pulse by pulse primary current detecting circuit, the secondary current depends on the primary current. As the peak value of secondary current is limitted to specified value, the characteristics curve of output voltage versus output current become to the one as shown in Fig. 27. (b) Primary and secondary current Fig. 26 Primary and secondary current waveforms under the current limitting operation condition on feed forward system Fig. 27 Over current limitting curve on feed forward system The demerit of the pulse by pulse current limitting system is that the output pulse width can not reduce to less than some value because of the delay time of low pass filter connected to the CLM+ terminal and propagation delay time T<sub>PDCLM+</sub> from CLM+ terminal to output terminal of type M51996. The typical T<sub>PDCLM+</sub> is 150ns. As the frequency becomes higher, the delay time must be shorter. And as the secondary output voltage becomes higher, the dynamic range of on-duty must be wider; it means that it is required to make the on-duration much more narrower. So this system has the demerit at the higher oscillating frequency and higher output voltage applications. To prevent that, the SOFT terminal is used to lower the frequency when the curve starts to become vertical. Fig. 28 Relationship between REG terminal and F/B terminal If the curve becomes vertical because of an excess current, the output voltage is lowered and no feedback current flows from feedback photo-coupler; the PWM comparator operates to enlarge the duty sufficiently, but the signal from the CLM+ section operates to make the pulse width narrower. Under the condition in which $l_2$ in Fig. 26 does not become 0, the output voltage is proportional to the product of the input voltage $V_{\rm IN}$ (primary side voltage of the main transformer) and on duty. If the bias winding is positive, $V_{\rm CC}$ is approximately proportional to $V_{\rm IN}$ and the smoothed output voltage of the IC is proportional to $V_{\rm IN}$ . The existence of feed back current of the photo-coupler is known by measuring the F/B terminal voltage which becomes less than $2V_{\rm BE}$ in the internal circuit of REG terminal and F/B terminal if the output current flows from the F/B terminal. Fig. 29 shows an application example. $Q_1$ is turned on when normal output voltage is controlled at a certain value. The SOFT terminal is clamped to a high-level voltage. If the output voltage decreases and the curve starts to drop, no feed back current flows, $Q_1$ is turned off and the SOFT terminal responds to the smoothed output voltage. It is recommended to use an $R_1$ and $R_2$ of $10k\Omega\!\sim\!30k\Omega$ . An $R_3$ of $20\sim100k\Omega$ and C of $1000pF\!\sim\!8200pF$ should be used. To change the knee point of frequency drop, use the circuit in Fig. 30. To have a normal SOFT start function in the circuit in Fig. 29, use the circuit in Fig. 31. It is recommended to use an $R_4$ of $10k\Omega$ . Fig. 29 Circuit to lower frequency during over current TO MAKE THE KNEE POINT HIGH Fig. 30 Method to control the knee point of frequency drop Fig. 31 Circuit to use frequency drop during the over current and normal soft start #### (b)In case of fly back system The DC output voltage of SMPS depends on the $V_{\text{CC}}$ voltage of type M51996 when the polarity of the third winding is negative and the system is fly back. So the operation of type M51996 will stop when the $V_{\text{CC}}$ becomes lower than "Operation-stop voltage" of M51996 when the DC output voltage of SMPS decreases under specified value at over load condition. However, the M51996 will non-operate and operate intermittently, as the $V_{\rm CC}$ voltage rises in accordance with the decrease of $I_{\rm CC}$ current. The fly back system has the constant output power characteristics as shown in Fig. 32 when the peak primary current and the operating frequency are constant. To avoid an increase of the output current, the frequency is lowered when the DC output voltage of SMPS starts to drop using the SOFT terminal. $V_{CC}$ is divided and is input to the SOFT terminal as shown in Fig. 33, because the voltage in proportional to the output voltage is obtained from the bias winding. In this application example, the current flowing to $R_3$ is added to the start-up current. So please use high resistance or $100 k\,\Omega \sim 200 k\,\Omega$ for $R_3$ . The start-up current is not affected by $R_3$ if $R_3$ is connected to $C_{VGG2}$ in the circuit shown in Fig. 20. Fig. 32 Over current limitting curve on fly back system to prote douplet for load basis digital Fig. 33 Circuit to lower the frequency during the over current in the fly back system ### **Output circuit** (1)The output terminal characteristics at the V<sub>cc</sub> voltage lower than the "Operation-stop" voltage Fig. 34 Circuit diagram to prevent the MOS-FET gate potential rising The output terminal has the current sink ability even though the $V_{CC}$ voltage lower than the "Operation-stop" voltage or $V_{CC(STOP)}$ . (It means that the terminal is "Output low state" and please refer characteristics of output low voltage versus sink current.) This characteristics has the merit not to damage the MOS-FET at the stop of operation when the $V_{\rm CC}$ voltage decreases lower than the voltage of $V_{\rm CC\,(STOP)}$ , as the gate charge of MOS-FET, which shows the capacitive load characteristics to the output terminal, is drawn out rapidly. The output terminal has the draw-out ability above the $V_{\text{CC}}$ voltage of 2V, however, lower than the 2V, it loses the ability and the output terminal potential may rise due to the leakage current. In this case, it is recommended to connect the resistor of $100k\,\Omega$ between gate and source of MOS-FET as shown in Fig. 34. #### (2)MOS-FET gate drive power dissipation Fig. 35 shows the relation between the applied gate voltage and the stored gate charge. In the region $\bigcirc$ , the charge is mainly stored at $C_{GS}$ as the depletion is spread and $C_{GO}$ is small owing to the off-state of MOS-FET and the high drain votage. In the region 2, the $C_{GD}$ is multiplied by the "mirror effect" as the characteristics of MOS-FET transfers from off-state to on-state. In the region $\ensuremath{\mathfrak{J}}$ , both the CGD and CGS affect to the characteristics as the MOS-FET is on-state and the drain voltage is low. The charging and discharging current caused by this gate charge makes the gate power dissipation. The relation between gate drive current $I_D$ and total gate charge $Q_{\text{GSH}}$ is shown by following equation; #### Where fosc is switching frequency # M51996P,FP ### SWITCHING REGULATOR CONTROL As the gate drive current may reach up to several tenths milliampere at 500kHz operation, depending on the size of MOS-FET, the power dissipation caused by the gate current can not be neglected. In this case, following action will be considered to avoid heat up of type M51996. TOTAL STORED GATE CHARGE (nC) Fig. 35 The relation between applied gate-source voltage and stored gate charge - (1) To attach the heatsink to type M51996 - To use the printed circuit board with the good thermal conductivity - (3) To use the buffer circuit shown next section #### (3)Output buffer circuit It is recommended to use the output buffer circuit as shown in Fig. 36, when type M51996 drives the large capacitive load or bipolar transistor. Fig. 36 Output buffer circuit diagram #### DET Fig. 37 shows how to use the DET circuit for the voltage detector and error amplifier. For the phase shift compensation, it is recommended to connected the CR network between DET terminal and F/B terminal. Fig. 37 How to use the DET circuit for the voltage detector Fig. 38 shows the gain-frequency characteristics between point B and point C shown in Fig. 37. The $G_1$ , $\omega_1$ and $\omega_2$ are given by following euqations; $$G_{1} = \frac{H_{3}}{R_{1}//R_{2}}$$ $$\omega_{1} = \frac{1}{C_{2} \cdot R_{3}}$$ $$\omega_{2} = \frac{C_{1} + C_{2}}{C_{1} \cdot C_{2} \cdot R_{2}}$$ (12) At the start of the operation, there happen to be no output pulse due to F/B terminal current through $C_1$ and $C_2$ , as the potential of F/B terminal rises sharply just after the start of the operation. Not to lack the output pulse, is recommended to connect the capacitor $C_4$ as shown by broken line. Please take notice that the current flows through the R<sub>1</sub> and R<sub>2</sub> are superposed to $I_{\text{CC}\,(\text{START})}$ . Not to superpose, R<sub>1</sub> is connected to $C_{\text{VCC2}}$ as shown in Fig. 20 Fig. 38 Gain-frequency characteristics between point B and C shown in Fig. 37 # How to get the narrow pulse width during the start of operation Fig. 39 shows how to get the narrow pulse width during the start of the operation. If the pulse train of forcedly narrowed pulse-width continues too long, the misstart of operation may happen, so it is recommended to make the output pulse width narrow only for a few pulse at the start of operation $0.1\mu\text{F}$ is recommended for the C. Fig. 39 How to get the narrow pulse width during the start of operation ## How to synchronize with external circuit Type M51996 has no function to synchronize with external circuit, however, there is some application circuit for synchronization as shown in Fig. 40. Fig. 40 How to synchronize with external circuit ### Driver circuit for bipolar transistor When the bipolar transistor is used instead of MOS-FET, the base current of bipolar transistor must be sinked by the negative base voltage source for the switching-off duration, in order to make the switching speed of bipolar transistor fast one. In this case, over current can not be detected by detecting resistor in series to bipolar transistor, so it is recommended to use the CT(current transformer). For the low current rating transistor, type M51996 can drive it directly as shown in Fig. 42. Fig. 42 Driver circuit diagram (2) for small bipolar transistor Fig. 41 Driver circuit diagram (1) for bipolar transistor ### Attention for heat generation The maximum ambient temperature of type M51996 is + 85°C, however, the ambient temperature in vicinity of the IC is not uniform and varies place by place, as the amount of power dissipation is fearly large and the power dissipation is generated locally in the switching regulator. So it is one of the good idea to check the IC package temperature. The temperature difference between IC junction and the surface of IC package is 15°C or less, when the IC junction temperature is measured by temperature dependency of forward voltage of pn junction, and IC package temperature is measured by "thermo-viewer", and also the IC is mounted on the "phenol-base" PC board in normal atmosphere. So it is concluded that the maximum case temperature (surface temperature of IC) rating is 120°C with adequate margin.