1. General description
The LPC4350/30/20/10 are ARM Cortex-M4 based microcontr ollers for embedded
applications which include an ARM Cortex-M0 coprocessor, up to 264 kB of SRAM,
advanced configurable peripherals such as the State Configurable Timer (SCT) and the
Serial General Purpose I/O (SGPIO) interface, two High-speed USB controller s, Ethernet,
LCD, an external memory controller, and multiple digital and analog peripherals. The
LPC4350/30/20/10 operate at CPU frequencies of up to 204 MHz.
The ARM Cortex-M4 is a next generation 32-bit core that offers system enhancements
such as low power consumption, enhanced debug features, and a high level of support
block integration. The ARM Cortex-M4 CPU incorporates a 3-stage pipeline, uses a
Harvard arch itec tu re with separate local instruction and data buses as well as a third bus
for peripherals, and includ es an internal pr efetch unit th at support s speculative branching.
The ARM Cortex-M4 supports single-cycle digital signal processing and SIMD
instructions. A hardware floating-point processor is integrated in the core.
The ARM Cortex-M0 coprocessor is an energ y-efficient and easy-to-use 32-bit core which
is code- and tool-compatible with the Cortex-M4 core. The Cortex-M0 coprocessor,
designed as a replacement for existing 8/16-bit microcontrollers, offers up to 204 MHz
performance with a simple instruction set and reduced code size.
Remark: This data sheet describes the Rev ‘A’ versions of parts LPC4350/30/20/10.
Compared to previous versions, the following updates apply:
Operating frequency increased to 204 MHz.
C_CAN1 added.
Pin multiplexing increased to up to 9 levels.
GPIO block updated.
Pads updated.
2. Features and benefits
Cortex-M4 Proc e sso r core
ARM Cortex-M4 processor, running at frequencies of up to 204 MHz.
ARM Cortex-M4 built-in Memory Protection Unit (MPU) supporting eight regions.
ARM Cortex-M4 built-in Nested Vectored Interrupt Controller (NVIC).
Hardware floating-point unit.
Non-maskable Interrupt (NM I) input.
LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 MCU; up to 264 kB SRAM; Ethernet;
two High-speed USBs; advanced configurable peripherals
Rev. 3.1 — 5 January 2012 Objective data sheet
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 2 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
JTAG and Serial Wire Debu g (SWD), serial trace, eight breakpo ints, and four watch
points.
Enhanced Trace Module (ETM) and Enhanced Trace Buffer (ETB) support.
System tick timer.
Cortex-M0 Proc e sso r core
ARM Cortex-M0 co-processor capable of off-loading the main ARM Cortex-M4
application processor.
Running at frequencies of up to 204 MHz.
JTAG, Serial Wire Debug, and built-in NVIC.
On-chip memory
Up to 264 kB SRAM for code and data use.
Multiple SRAM blocks with separate bus access. Two SRAM blocks can be
powered down individually.
64 kB ROM containing boot code and on-chip software drivers.
128 bit general-purpose One-Time Programmable (OTP) memory.
Configurable digital peripherals
Serial GPIO (SGPIO) interface.
State Configurable Timer (SCT) subsystem on AHB.
Global Input Multiplexer Array (GIMA) allows to cross-connect multiple inputs and
outputs to event driven peripherals like the timers, SCT, and ADC0/1.
Serial interfaces
Quad SPI Flash Interface (SPIFI) with four lanes and up to 40 MB per second.
10/100T Ethernet MAC with RMII and MII interfaces and DMA support for high
throughput at low CPU load. Support for IEEE 1588 time stamping/advanced time
stamping (IEEE 1588-2008 v2).
One High-speed USB 2.0 Host/Device/OTG interface with DMA support and
on-chip high-speed PHY.
One High-speed USB 2.0 Host/Device interface with DMA support, on-chip
full-speed PHY and ULPI interface to external high-speed PHY.
USB interface electrical test software included in ROM USB stack.
One 550 UART with DMA support and full modem interface.
Three 550 USARTs with DMA and synchronous mode support and a smart card
interface conforming to ISO7816 specification. One USART with IrDA interface.
Two C_CAN 2.0B controllers with one channel each.
Two SSP controllers with FIFO and multi-protocol support. Both SSPs with DMA
support.
One SPI controller.
One Fast-mode Plus I2C-bus interface with monitor mode and with open-drain I/O
pins conforming to the full I2C-bus specification. Supports data rates of up to
1Mbit/s.
One standard I2C-bus interface with monitor mode and with standard I/O pins.
Two I2S interfaces, each with DMA support and with one input and one output.
Digital peripherals
External Memory Con tro lle r (EM C) su pp or tin g ex te rn al SRAM , ROM , NO R flash ,
and SDRAM devices.
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 3 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
LCD controller with DMA support and a programmable display resolution of up to
1024 H 768 V. Supports monochrome and color STN panels and TFT color
panels; supports 1/2/4 /8 bpp Color Look-Up Table (CLUT) and 16/24-bit direct pixel
mapping.
Secure Digital Input Output (SD/MMC) card interface.
Eight-channel Genera l-Purpose DMA (GPDMA) controller can a ccess all memories
on the AHB and all DMA-capable AHB slaves.
Up to 164 General-Purpose Input/Output (GPIO) pins with configurable
pull-up/pull-down resistors and open-drain mode.
GPIO registers are located on the AHB for fast access. GPIO ports have DMA
support.
Up to eight GPIO pins can be selected from all GPIO pins as edge and level
sensitive interrupt sources.
Two GPIO group interrupt modules enable an interrupt based on a programmable
pattern of input states of a group of GPIO pins.
Four general-purpose timer/counters with capture and match capabilities.
One motor control Pulse Width Modulator (PWM) for three-phase motor control.
One Quadrature Encoder Interface (QEI).
Repetitive Interrupt timer (RI timer).
Windowed watchdog timer (WWDT).
Ultra-low power Real-Time Clock (RTC) on separate powe r d oma in with 25 6 bytes
of battery powered backup registers.
Alarm timer; can be battery powered.
Analog peripherals
One 10-bit DAC with DMA support and a data conversion rate of 400 kSamples/s.
Two 10-bit ADCs with DMA support and a da ta conver sion rate of 400 kSamples/s.
ADC inputs are shared between the two ADCs.
Security
AES engine programmable through an on-chip API.
Two 128-bit secure OTP memories for AES key storage and customer use.
Unique ID for each device.
Clock generation unit
Crystal oscillator with an operating range of 1 MHz to 25 MHz.
12 MHz Internal RC (IRC) oscillator trimmed to 1 % accuracy over temperature and
voltage.
Ultra-low power Real-Time Clock (RTC) crystal oscillator.
Three PLLs allow CPU operation up to the maximum CPU rate without the need for
a high-frequency cryst al. The second PLL is dedicated to the Hig h-speed USB, the
third PLL can be used as audio PLL.
Clock output.
Power
Single 3.3 V (2.2 V to 3.6 V) power supply with on-chip DC-to-DC converter for th e
core supply and the RTC power domain.
RTC power domain can be powered separately by a 3 V battery supply.
Four reduced power modes: Sleep, Deep-sleep, Power-down, and Deep
power-down.
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 4 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
Processor wake-up from Sleep mode via wake-up interrupts from various
peripherals.
Wake-up from Deep-sleep, Power-down, and Deep power-down modes via
external interrupts and interrupts generated by battery powered blocks in the RTC
power domain.
Brownout detect with four separate thresholds for interrupt and forced reset.
Power-On Reset (POR).
Availa ble as 256-pin, 180-pin, and 100 -pin LBGA package and as 208-pin , 144-pin.
and 100-pin LQFP packages.
3. Applications
Motor control Embedded audio applications
Power management Industrial auto m at ion
White goods e-metering
RFID readers
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 5 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
4. Ordering information
4.1 Ordering options
Table 1. Ordering information
Type number Package
Name Description Version
LPC4350FET256 LBGA256 Plastic low profile ball grid array package; 256 balls; body 17 17 1 mm SOT740-2
LPC4350FET180 TFBGA180 Thin fine-pitch ball grid array package; 180 balls SOT570-3
LPC4350FBD208 LQFP208 Plastic low profile quad flat package; 208 leads; body 28 28 1.4 mm SOT459-1
LPC4330FET256 LBGA256 Plastic low profile ball grid array package; 256 balls; body 17 17 1 mm SOT740-2
LPC4330FET180 TFBGA180 Thin fine-pitch ball grid array package; 180 balls SOT570-3
LPC4330FET100 TFBGA100 Plastic thin fine-pitch ball grid array package; 100 balls; body 9 9 0.7 mm SOT926-1
LPC4330FBD144 LQFP144 Plastic low profile quad flat package; 144 leads; body 20 20 1.4 mm SOT486-1
LPC4320FET100 TFBGA100 Plastic thin fine-pitch ball grid array package; 100 balls; body 9 9 0.7 mm SOT926-1
LPC4320FBD144 LQFP144 Plastic low profile quad flat package; 144 leads; body 20 20 1.4 mm SOT486-1
LPC4320FBD100 LQFP100 Plastic low profile quad flat package; 100 leads; body 14 14 1.4 mm SOT407-1
LPC4310FET100 TFBGA100 Plastic thin fine-pitch ball grid array package; 100 balls; body 9 9 0.7 mm SOT926-1
LPC4310FBD144 LQFP144 Plastic low profile quad flat package; 144 leads; body 20 20 1.4 mm SOT486-1
Table 2. Ordering options
Type number Total
SRAM LCD Ethernet USB0
(Host,
Device,
OTG)
USB1
(Host,
Device)/
ULPI
interface
ADC
channels PWM QEI GPIO Package
LPC4350FET256 264 kB yes yes yes yes/yes 8 yes yes 164 LBGA256
LPC4350FET180 264 kB yes yes yes yes/yes 8 yes yes 118 TFBGA180
LPC4350FBD208 264 kB yes yes yes yes/yes 8 yes yes 142 LQFP208
LPC4330FET256 264 kB no yes yes yes/yes 8 yes yes 164 LBGA256
LPC4330FET180 264 kB no yes yes yes/yes 8 yes yes 118 TFBGA180
LPC4330FET100 264 kB no yes yes yes/no 4 no no 49 TFBGA100
LPC4330FBD144 264 kB no yes yes yes/no 8 yes no 83 LQFP144
LPC4320FET100 200 kB n o no yes no 4 no no 49 TFBGA100
LPC4320FBD144 200 kB no no yes no 8 yes no 83 LQFP144
LPC4320FBD100 200 kB no no yes no 5 no no 49 LQFP100
LPC4310FET100 168 kB n o no no no 4 no no 49 TFBGA100
LPC4310FBD144 168 kB no no no no 8 y es no 83 LQFP144
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 6 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
5. Block diagram
(1) Not available on all parts (see Table 2).
Fig 1. LPC4350/30/20/10 Block diagram
ARM
CORTEX-M4
TEST/DEBUG
INTERFACE
I-code bus
D-code bus
system bus
GPDMA LCD(1) SD/
MMC
ETHERNET(1)
10/100
MAC
IEEE 1588
HIGH-SPEED
USB0(1)
HOST/
DEVICE/OTG
HIGH-SPEED
USB1(1)
HOST/DEVICE
EMC
HIGH-SPEED PHY
32 kB AHB SRAM
16 +16 kB AHB SRAM
SPIFI
AES
HS GPIO
SPI
SGPIO
SCT
64 kB ROM
I2C0
I2S0
I2S1
C_CAN1
MOTOR
CONTROL
PWM(1)
TIMER3
TIMER2
USART2
USART3
SSP1
RI TIMER
QEI(1)
GIMA
BRIDGE 0 BRIDGE 1 BRIDGE 2 BRIDGE 3 BRIDGE
AHB MULTILAYER MATRIX
LPC4350/30/20/10
128 kB LOCAL SRAM
72 kB LOCAL SRAM
10-bit ADC0
10-bit ADC1
C_CAN0
I2C1
10-bit DAC
BRIDGE
RGU
CCU2
CGU
CCU1
ALARM TIMER
CONFIGURATION
REGISTERS
OTP MEMORY
EVENT ROUTER
POWER MODE CONTROL
12 MHz IRC
RTC POWER DOMAIN
BACKUP REGISTERS
RTC OSC
RTC
002aaf772
slaves
slaves
masters
ARM
CORTEX-M0
TEST/DEBUG
INTERFACE
= connected to GPDMA
GPIO
INTERRUPTS
GPIO GROUP0
INTERRUPT
GPIO GROUP1
INTERRUPT
WWDT
USART0
UART1
SSP0
TIMER0
TIMER1
SCU
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 7 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
6. Pinning information
6.1 Pinning
Fig 2. Pin configuration LBGA256 package Fig 3. Pin configuration TFBGA 180 package
002aaf813
LPC4350/30FET256
Transparent top view
T
R
P
N
M
L
J
G
K
H
F
E
D
C
B
A
2 4 6 8 10 12
13
14
15
16
1357911
ball A1
index area
002aag374
LPC4350/30FET180
Transparent top view
N
L
P
M
K
J
H
G
F
D
B
E
C
A
2 4 6 8 10 12
13
14
1357911
ball A1
index area
Fig 4. Pin co nfi gura t io n TF BGA100 package
002aag375
LPC4330/20/10FET100
Transparent top view
J
G
K
H
F
E
D
C
B
A
24681013579
ball A1
index area
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 8 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
6.2 Pin description
On the LPC4350/30/20/10, digi t al pins are groupe d into 16 port s, named P0 to P9 and PA
to PF, with up to 20 pins used per port. Each digital pin can support up to eight different
digital functions, including General Purpose I/O (GPIO), selectable through the System
Configuration Unit (SCU) registers. The pin name is not indicative of the GPIO port
assigned to it.
Not all functions listed in Table 3 are available on all p ackages. See Table 2 for availability
of USB0, USB1, Ethernet, and LCD functions.
Fig 5. Pin configuration LQFP208 package Fig 6. Pin configura ti on LQFP144 package
LPC4350FBD208
156
53
104
208
157
105
1
52
002aag376
LPC4330/20/10FBD144
108
37
72
144
109
73
1
36
002aag377
Fig 7. Pin confi gura t io n LQ FP1 0 0 package
LPC4320FBD100
75
26
50
100
76
51
1
25
002aag381
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 9 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
Table 3. Pin description
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
Multiplexed digital pins
P0_0 L3 x G2 47 32 22 [3] I; PU I/O GPIO0[0] — General purpose digital input/output pin.
I/O SSP1_MISO — Master In Slave Out for SSP1.
IENET_RXD1 — Ethernet receive data 1 (RMII/MII
interface).
I/O SGPIO0 — General purpose digital input/output pin.
-R — Function reserved.
-R — Function reserved.
I/O I2S0_TX_WS — T ransmit Word Select. It is driven by
the master and received by the slave. Corresponds to
the signal WS in the I2S-bus specification.
I/O I2S1_TX_WS — T ransmit Word Select. It is driven by
the master and received by the slave. Corresponds to
the signal WS in the I2S-bus specification.
P0_1 M2 x G1 50 34 23 [3] I; PU I/O GPIO0[1] — General purpose digital input/output pin.
I/O SSP1_MOSI — Master Out Slave in for SSP1.
IENET_COL — Ethernet Collision detect (MII
interface).
I/O SGPIO1 — General purpose digital input/output pin.
-R — Function reserved.
-R — Function reserved.
ENET_TX_EN — Ethernet transmit enable (RMII/MII
interface).
I/O I2S1_TX_SDA — I2S1 transmit data. It is driven by
the transmitter and read by the receiver . Corresponds
to the signal SD in the I2S-bus specification.
P1_0 P2 x H1 54 38 25 [3] I; PU I/O GPIO0[4] — General purpose digital input/output pin.
ICTIN_3 — SCT input 3. Capture input 1 of timer 1.
I/O EMC_A5 — External memory address line 5.
-R — Function reserved.
-R — Function reserved.
I/O SSP0_SSEL — Slave Select for SSP0.
I/O SGPIO7 — General purpose digital input/output pin.
-R — Function reserved.
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 10 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
P1_1 R2 x K2 58 42 28 [3] I; PU I/O GPIO0[8] — General purpose digital input/output pin.
Boot pin (see Table 5).
OCTOUT_7 — SCT output 7. Match output 3 of timer 1.
I/O EMC_A6 — External memory addre ss li ne 6.
I/O SGPIO8 — General purpose digital input/output pin.
-R — Function reserved.
I/O SSP0_MISO — Master In Slave Out for SSP0.
-R — Function reserved.
-R — Function reserved.
P1_2 R3 x K1 60 43 29 [3] I; PU I/O GPIO0[9] — General purpose digital input/output pin.
Boot pin (see Table 5).
OCTOUT_6 — SCT output 6. Match output 2 of timer 1.
I/O EMC_A7 — External memory addre ss li ne 7.
I/O SGPIO9 — General purpose digital input/output pin.
-R — Function reserved.
I/O SSP0_MOSI — Master Out Slave in for SSP0.
-R — Function reserved.
-R — Function reserved.
P1_3 P5 x J1 61 44 30 [3] I; PU I/O GPIO0[10] — General purpose digital input/ou tput
pin.
OCTOUT_8 — SCT output 8. Match output 0 of timer 2.
I/O SGPIO10 — General purpose digital input/output pin.
OEMC_OELOW active Output Enable signal.
OUSB0_IND1 — USB0 port indicator LED control
output 1.
I/O SSP1_MISO — Master In Slave Out for SSP1.
-R — Function reserved.
OSD_RST — SD/MMC reset signal for MMC4.4 card.
P1_4 T3 x J2 64 47 32 [3] I; PU I/O GPIO0[11] — General purpose digital input/output
pin.
OCTOUT_9 — SCT output 9. Match output 1 of timer 2.
I/O SGPIO11 — General purpose digital input/output pin.
OEMC_BLS0LOW active Byte Lane select signal 0.
OUSB0_IND0 — USB0 port indicator LED control
output 0.
I/O SSP1_MOSI — Master Out Slave in for SSP1.
-R — Function reserved.
OSD_VOLT1 — SD/MMC bus voltage select outpu t 1.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 11 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
P1_5 R5 x J4 65 48 33 [3] I; PU I/O GPIO1[8] — General purpose digital input/output pin.
OCTOUT_10 — SCT output 10. Match output 2 of
timer 2.
-R — Function reserved.
OEMC_CS0LOW active Chip Select 0 sign al.
OUSB0_PWR_FAULT — Port power fault signal
indicating overcurrent condition; this signal monitors
over-current on the USB bus (external circuitry
required to detect over-current condition).
I/O SSP1_SSEL — Slave Select for SSP1.
I/O SGPIO15 — General purpose digital input/output pin.
OSD_POW — SD/MMC power monitor output.
P1_6 T4 x K4 67 49 34 [3] I; PU I/O GPIO1[9] — General purpose digital input/output pin.
ICTIN_5 — SCT input 5. Capture input 2 of timer 2.
-R — Function reserved.
OEMC_WELOW active Write Enable signal.
-R — Function reserved.
-R — Function reserved.
I/O SGPIO14 — General purpose digital input/output pin.
I/O SD_CMD — SD/MMC command signal.
P1_7 T5 x G4 69 50 35 [3] I; PU I/O GPIO1[0] — General purpose digital input/output pin.
IU1_DSR — Data Set Ready input for UART1.
OCTOUT_13 — SCT output 13. Match output 1 of
timer 3.
I/O EMC_D0 — External memory data line 0.
OUSB0_PPWR — VBUS drive signal (towards external
charge pump or power management unit); ind icates
that VBUS must be driven (active HIGH).
Add a pull-dow n resisto r to disa b l e th e p ower switch
at reset. This signal has opposite polarity compared
to the USB_PPWR used on other NXP LPC parts.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 12 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
P1_8 R7 x H5 71 51 36 [3] I; PU I/O GPIO1[1] — General purpose digital input/output pin.
OU1_DTR — Data Terminal Ready output for UART1.
OCTOUT_12 — SCT output 12. Match output 0 of
timer 3.
I/O EMC_D1 — External memory data line 1.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
OSD_VOLT0 — SD/MMC bus voltage select outpu t 0.
P1_9 T7 x J5 73 52 37 [3] I; PU I/O GPIO1[2] — General purpose digital input/output pin.
OU1_RTS — Request to Send output for UART1.
OCTOUT_11 — SCT output 11. Match output 3 of
timer 2.
I/O EMC_D2 — External memory data line 2.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
I/O SD_DAT0 — SD/MMC data bus line 0.
P1_10 R8 x H6 75 53 38 [3] I; PU I/O GPIO1[3] — General purpose digital input/output pin.
IU1_RI — Ring Indicator input for UART1.
OCTOUT_14 — SCT output 14. Match output 2 of
timer 3.
I/O EMC_D3 — External memory data line 3.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
I/O SD_DAT1 — SD/MMC data bus line 1.
P1_11 T9 x J7 77 55 39 [3] I; PU I/O GPIO1[4] — General purpose digital input/output pin.
IU1_CTS — Clear to Send input for UART1.
OCTOUT_15 — SCT output 15. Match output 3 of timer
3.
I/O EMC_D4 — External memory data line 4.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
I/O SD_DAT2 — SD/MMC data bus line 2.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 13 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
P1_12 R9 x K7 78 56 40 [3] I; PU I/O GPIO1[5] — General purpose digital input/output pin.
IU1_DCD — Data Carrier Detect input for UART1.
-R — Function reserved.
I/O EMC_D5 — External memory data line 5.
IT0_CAP1 — Capture input 1 of timer 0.
-R — Function reserved.
I/O SGPIO8 — General purpose digital input/output pin.
I/O SD_DAT3 — SD/MMC data bus line 3.
P1_13 R10 x H8 83 60 41 [3] I; PU I/O GPIO1[6] — General purpose digital input/output pin.
OU1_TXD — Transmitter output for UART1.
-R — Function reserved.
I/O EMC_D6 — External memory data line 6.
IT0_CAP0 — Capture input 0 of timer 0.
-R — Function reserved.
I/O SGPIO9 — General purpose digital input/output pin.
ISD_CD — SD/MMC card detect input.
P1_14 R11 x J8 85 61 42 [3] I; PU I/O GPIO1[7] — General purpose digital input/output pin.
IU1_RXD — Receiver input for UART1.
-R — Function reserved.
I/O EMC_D7 — External memory data line 7.
OT0_MAT2 — Match output 2 of timer 0.
-R — Function reserved.
I/O SGPIO10 — General purpose digital input/output pin.
-R — Function reserved.
P1_15 T12 x K8 87 62 43 [3] I; PU I/O GPIO0[2] — General purpose digital input/output pin.
OU2_TXD — Transmitter output for USART2.
I/O SGPIO2 — General purpose digital input/output pin.
IENET_RXD0 — Ethernet receive data 0 (RMII/MII
interface).
OT0_MAT1 — Match output 1 of timer 0.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 14 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
P1_16 M7 x H9 90 64 44 [3] I; PU I/O GPIO0[3] — General purpose digital input/output pin.
IU2_RXD — Receiver input for USART2.
I/O SGPIO3 — General purpose digital input/output pin.
IENET_CRS — Ethernet Carrier Sense (MII
interface).
OT0_MAT0 — Match output 0 of timer 0.
-R — Function reserved.
-R — Function reserved.
IENET_RX_DV — Ethernet Receive Data Valid
(RMII/MII interface).
P1_17 M8 x H10 93 66 45 [4] I; PU I/O GPIO0[12] — General purpose digital input/ou tput
pin.
I/O U2_UCLK — Serial clock input/output for USART2 in
synchronous mode.
-R — Function reserved.
I/O ENET_MDIO — Ethernet MIIM data input and output.
IT0_CAP3 — Capture input 3 of timer 0.
OCAN1_TD — CAN1 transmitter output.
I/O SGPIO11 — General purpose digital input/output pin.
-R — Function reserved.
P1_18 N12 x J10 95 67 46 [3] I; PU I/O GPIO0[13] — General purpose digital input/output
pin.
I/O U2_DIR — RS-485/EIA-485 output enable/direction
control for USART2.
-R — Function reserved.
OENET_TXD0 — Ethernet transmit data 0 (RMII/MII
interface).
OT0_MAT3 — Match output 3 of timer 0.
ICAN1_RD — CAN1 receiver input.
I/O SGPIO12 — General purpose digital input/output pin.
-R — Function reserved.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 15 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
P1_19 M11 x K9 96 68 47 [3] I; PU I ENET_TX_CLK (ENET_REF_CLK) — Ethernet
Transmit Clock (MII interface) or Ethernet Reference
Clock (RMII interface).
I/O SSP1_SCK — Serial clock for SSP1.
-R — Function reserved.
-R — Function reserved.
OCLKOUT — Clock output pin.
-R — Function reserved.
OI2S0_RX_MCLK — I2S receive master clock.
I/O I2S1_TX_SCK — Transmit Clock. It is driven by the
master and received by the slave. Corresponds to the
signal SCK in the I2S-bus specification.
P1_20 M10 x K10 100 70 48 [3] I; PU I/O GPIO0[15] — General purpose digital input/output
pin.
I/O SSP1_SSEL — Slave Select for SSP1.
-R — Function reserved.
OENET_TXD1 — Ethernet transmit data 1 (RMII/MII
interface).
IT0_CAP2 — Capture input 2 of timer 0.
-R — Function reserved.
I/O SGPIO13 — General purpose digital input/output pin.
-R — Function reserved.
P2_0 T16 x G10 108 75 50 [3] I; PU I/O SGPIO4 — General purpose digital input/output pin.
OU0_TXD — Transmitter output for USART0.
I/O EMC_A13 — External memory address line 13.
OUSB0_PPWR — VBUS drive signal (towards external
charge pump or power management unit); ind icates
that VBUS must be driven (active HIGH).
Add a pull-dow n resisto r to disa b l e th e p ower switch
at reset. This signal has opposite polarity compared
to the USB_PPWR used on other NXP LPC parts.
I/O GPIO5[0] — General purpose digital input/output pin.
-R — Function reserved.
IT3_CAP0 — Capture input 0 of timer 3.
OENET_MDC — Ethernet MIIM clock.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 16 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
P2_1 N15 x G7 116 81 54 [3] I; PU I/O SGPIO5 — General purpose digital input/output pin.
IU0_RXD — Receiver input for USART0.
I/O EMC_A12 — External memory address line 12.
OUSB0_PWR_FAULT — Port power fault signal
indicating overcurrent condition; this signal monitors
over-current on the USB bus (external circuitry
required to detect over-current condition).
I/O GPIO5[1] — General purpose digital input/output pin.
-R — Function reserved.
IT3_CAP1 — Capture input 1 of timer 3.
-R — Function reserved.
P2_2 M15 x F5 121 84 56 [3] I; PU I/O SGPIO6 — General purpose digital input/output pin.
I/O U0_UCLK — Serial clock input/output for USART0 in
synchronous mode.
I/O EMC_A11 — External memory address line 11.
OUSB0_IND1 — USB0 port indicator LED control
output 1.
I/O GPIO5[2] — General purpose digital input/output pin.
ICTIN_6 — SCT input 6. Capture input 1 of timer 3.
IT3_CAP2 — Capture input 2 of timer 3.
-R — Function reserved.
P2_3 J12 x D8 127 87 57 [4] I; PU I/O SGPIO12 — General purpose digital input/output pin.
I/O I2C1_SDA — I2C1 data input/output (this pin does
not use a specialized I2C pad).
OU3_TXD — Transmitter output for USART3.
ICTIN_1 — SCT input 1. Capture input 1 of timer 0.
Capture input 1 of timer 2.
I/O GPIO5[3] — General purpose digital input/output pin.
-R — Function reserved.
OT3_MAT0 — Match output 0 of timer 3.
OUSB0_PPWR — VBUS drive signal (towards external
charge pump or power management unit); ind icates
that VBUS must be driven (active HIGH).
Add a pull-dow n resisto r to disa b l e th e p ower switch
at reset. This signal has opposite polarity compared
to the USB_PPWR used on other NXP LPC parts.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 17 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
P2_4 K11 x D9 128 88 58 [4] I; PU I/O SGPIO13 — General purpose digital input/output pin.
I/O I2C1_SCL — I2C1 clock input/output (this pin does
not use a specialized I2C pad).
IU3_RXD — Receiver input for USART3.
ICTIN_0 — SCT input 0. Capture input 0 of timer 0, 1,
2, 3.
I/O GPIO5[4] — General purpose digital input/output pin.
-R — Function reserved.
OT3_MAT1 — Match output 1 of timer 3.
OUSB0_PWR_FAULT — Port power fault signal
indicating overcurrent condition; this signal monitors
over-current on the USB bus (external circuitry
required to detect over-current condition).
P2_5 K14 x D10 131 91 61 [4] I; PU I/O SGPIO14 — General purpose digital input/output pin.
ICTIN_2 — SCT input 2. Capture input 2 of timer 0.
IUSB1_VBUS — Monitors the presence of USB1 bus
power.
Note: This signal must be HIGH for USB reset to
occur.
IADCTRIG1 — ADC trigger input 1.
I/O GPIO5[5] — General purpose digital input/output pin.
-R — Function reserved.
OT3_MAT2 — Match output 2 of timer 3.
OUSB0_IND0 — USB0 port indicator LED control
output 0.
P2_6 K16 x G9 137 95 64 [3] I; PU I/O SGPIO7 — General purpose digital input/output pin.
I/O U0_DIR — RS-485/EIA-485 output enable/direction
control for USART0.
I/O EMC_A10 — External memory address line 10.
OUSB0_IND0 — USB0 port indicator LED control
output 0.
I/O GPIO5[6] — General purpose digital input/output pin.
ICTIN_7 — SCT input 7.
IT3_CAP3 — Capture input 3 of timer 3.
-R — Function reserved.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 18 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
P2_7 H14 x C10 138 96 65 [3] I; PU I/O GPIO0[7] — General purpose digital input/output pin.
If this pin is pulled LOW at reset, the part enters ISP
mode using USART0.
OCTOUT_1 — SCT output 1. Match output 1 of timer 0.
I/O U3_UCLK — Serial clock input/output for USART3 in
synchronous mode.
I/O EMC_A9 — External memory address line 9.
-R — Function reserved.
-R — Function reserved.
OT3_MAT3 — Match output 3 of timer 3.
-R — Function reserved.
P2_8 J16 x C6 140 98 67 [3] I; PU I/O SGPIO15 — General purpose digital input/output pin.
Boot pin (see Table 5).
OCTOUT_0 — SCT output 0. Match output 0 of timer 0.
I/O U3_DIR — RS-485/EIA-485 output enable/direction
control for USART3.
I/O EMC_A8 — External memory addre ss li ne 8.
I/O GPIO5[7] — General purpose digital input/output pin.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
P2_9 H16 x B10 144 102 70 [3] I; PU I/O GPIO1[10] — General purpose digital input/ou tput
pin. Boot pin (see Table 5).
OCTOUT_3 — SCT output 3. Match output 3 of timer 0.
I/O U3_BAUD — Baud pin for USART3.
I/O EMC_A0 — External memory address line 0.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
P2_10 G16 x E8 146 104 71 [3] I; PU I/O GPIO0[14] — General purpose digital input/output
pin.
OCTOUT_2 — SCT output 2. Match output 2 of timer 0.
OU2_TXD — Transmitter output for USART2.
I/O EMC_A1 — External memory address line 1.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 19 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
P2_11 F16 x A9 148 105 72 [3] I; PU I/O GPIO1[11] — General purpose digital input/output
pin.
OCTOUT_5 — SCT output 5. Match output 1 of timer 1.
IU2_RXD — Receiver input for USART2.
I/O EMC_A2 — External memory address line 2.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
P2_12 E15 x B9 153 106 73 [3] I; PU I/O GPIO1[12] — Gen eral purpose digital input/output
pin.
OCTOUT_4 — SCT output 4. Match output 0 of timer 1.
-R — Function reserved.
I/O EMC_A3 — External memory address line 3.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
I/O U2_UCLK — Serial clock input/output for USART2 in
synchronous mode.
P2_13 C16 x A10 156 108 75 [3] I; PU I/O GPIO1[13] — General purpose digital input/ou tput
pin.
ICTIN_4 — SCT input 4. Capture input 2 of timer 1.
-R — Function reserved.
I/O EMC_A4 — External memory address line 4.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
I/O U2_DIR — RS-485/EIA-485 output enable/direction
control for USART2.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 20 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
P3_0 F13 x A8 161 112 78 [3] I; PU I/O I2S0_RX_SCK — I2S receive clock. It is driven by the
master and received by the slave. Corresponds to the
signal SCK in the I2S-bus specification.
OI2S0_RX_MCLK — I2S receive master clock.
I/O I2S0_TX_SCK — Transmit Clock. It is driven by the
master and received by the slave. Corresponds to the
signal SCK in the I2S-bus specification.
OI2S0_TX_MCLK — I2S transmit master clock.
I/O SSP0_SCK — Serial clock for SSP0.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
P3_1 G11 x F7 163 114 79 [3] I; PU I/O I2S0_TX_WS — T ransmit Wo rd Select. It is driven by
the master and received by the slave. Corresponds to
the signal WS in the I2S-bus specification.
I/O I2S0_RX_WS — Receive Word Select. It is driven by
the master and received by the slave. Corresponds to
the signal WS in the I2S-bus specification.
ICAN0_RD — CAN receiver input.
OUSB1_IND1 — USB1 Port indicator LED control
output 1.
I/O GPIO5[8] — General purpose digital input/output pin.
-R — Function reserved.
OLCD_VD15 — LCD data.
-R — Function reserved.
P3_2 F11 x G6 166 116 80 [3] I; PU I/O I2S0_TX_SDA — I2S transmit data. It is driven by the
transmitter and read by the receiver. Corresponds to
the signal SD in the I2S-bus specification.
I/O I2S0_RX_SDA — I2S Receive data. It is driven by
the transmitter and read by the receiver . Corresponds
to the signal SD in the I2S-bus specification.
OCAN0_TD — CAN transmitter outp ut.
OUSB1_IND0 — USB1 Port indicator LED control
output 0.
I/O GPIO5[9] — General purpose digital input/output pin.
-R — Function reserved.
OLCD_VD14 — LCD data.
-R — Function reserved.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 21 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
P3_3 B14 x A7 169 118 81 [5] I; PU - R — Function reserved.
I/O SPI_SCK — Serial clock for SPI.
I/O SSP0_SCK — Serial clock for SSP0.
OSPIFI_SCK — Serial clock for SPIFI.
OCGU_OUT1 — CGU spare clock output 1.
-R — Function reserved.
OI2S0_TX_MCLK — I2S transmit master clock.
I/O I2S1_TX_SCK — Transmit Clock. It is driven by the
master and received by the slave. Corresponds to the
signal SCK in the I2S-bus specification.
P3_4 A15 x B8 171 119 82 [3] I; PU I/O GPIO1[14] — General purpose digital input/output
pin.
-R — Function reserved.
-R — Function reserved.
I/O SPIFI_SIO3 — I/O lane 3 for SPIFI.
OU1_TXD — Transmitter output for UART 1.
I/O I2S0_TX_WS — T ransmit Word Select. It is driven by
the master and received by the slave. Corresponds to
the signal WS in the I2S-bus specification.
I/O I2S1_RX_SDA — I2S1 Receive data. It is driven by
the transmitter and read by the receiver . Corresponds
to the signal SD in the I2S-bus specification.
OLCD_VD13 — LCD data.
P3_5 C12 x B7 173 121 84 [3] I; PU I/O GPIO1[15] — General purpose digital input/output
pin.
-R — Function reserved.
-R — Function reserved.
I/O SPIFI_SIO2 — I/O lane 2 for SPIFI.
IU1_RXD — Receiver input for UART 1.
I/O I2S0_TX_SDA — I2S transmit data. It is driven by the
transmitter and read by the receiver. Corresponds to
the signal SD in the I2S-bus specification.
I/O I2S1_RX_WS — Receive Word Select. It is driven by
the master and received by the slave. Corresponds to
the signal WS in the I2S-bus specification.
OLCD_VD12 — LCD data.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 22 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
P3_6 B13 x C7 174 122 85 [3] I; PU I/O GPIO0[6] — General purpose digital input/outpu t pin.
I/O SPI_MISO — Master In Slave Out for SPI.
I/O SSP0_SSEL — Slave Select for SSP0.
I/O SPIFI_MISO — Input 1 in SPIFI quad mode; SPIFI
output IO1.
-R — Function reserved.
I/O SSP0_MISO — Master In Slave Out for SSP0.
-R — Function reserved.
-R — Function reserved.
P3_7 C11 x D7 176 123 86 [3] I; PU - R — Function reserved.
I/O SPI_MOSI — Master Out Slave In for SPI.
I/O SSP0_MISO — Master In Slave Out for SSP0.
I/O SPIFI_MOSI — Input I0 in SPIFI quad mode; SPIFI
output IO0.
I/O GPIO5[10] — General purpose digital input/output
pin.
I/O SSP0_MOSI — Master Out Slave in for SSP0.
-R — Function reserved.
-R — Function reserved.
P3_8 C10 x E7 179 124 87 [3] I; PU - R — Function reserved.
ISPI_SSEL — Slave Select for SPI. Note that this pin
in an input pin only. The SPI in master mode cannot
drive the CS input on the slave. Any GPIO pin can be
used for SPI chip select in master mode.
I/O SSP0_MOSI — Master Out Slave in for SSP0.
I/O SPIFI_CS — SPIFI serial flash chip select.
I/O GPIO5[11] — General purpose digital input/output
pin.
I/O SSP0_SSEL — Slave Select for SSP0.
-R — Function reserved.
-R — Function reserved.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 23 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
P4_0 D5 x - 1 1 - [3] I; PU I/O GPIO2[0] — General purpose digital input/output pin.
OMCOA0 — Motor control PWM channel 0, output A.
INMI — External interrupt input to NMI.
-R — Function reserved.
-R — Function reserved.
OLCD_VD13 — LCD data.
I/O U3_UCLK — Serial clock input/output for USART3 in
synchronous mode.
-R — Function reserved.
P4_1 A1 x - 3 3 - [6] I; PU I/O GPIO2[1] — General purpose digital input/output pin.
OCTOUT_1 — SCT output 1. Match output 1 of timer 0.
OLCD_VD0 — LCD data.
-R — Function reserved.
-R — Function reserved.
OLCD_VD19 — LCD data.
OU3_TXD — Transmitter output for USART3.
IENET_COL — Ethernet Collision detect (MII
interface).
IADC0_1 — ADC0, input channel 1.
P4_2 D3 x - 12 8 - [3] I; PU I/O GPIO2[2] — General purpose digital input/output pin.
OCTOUT_0 — SCT output 0. Match output 0 of timer 0.
OLCD_VD3 — LCD data.
-R — Function reserved.
-R — Function reserved.
OLCD_VD12 — LCD data.
IU3_RXD — Receiver input for USART3.
I/O SGPIO8 — General purpose digital input/output pin.
P4_3 C2 x - 10 7 - [6] I; PU I/O GPIO2[3] — General purpose digital input/output pin.
OCTOUT_3 — SCT output 3. Match output 3 of timer 0.
OLCD_VD2 — LCD data.
-R — Function reserved.
-R — Function reserved.
OLCD_VD21 — LCD data.
I/O U3_BAUD — Baud pin for USART3.
I/O SGPIO9 — General purpose digital input/output pin.
IADC0_0 — ADC0, input channel 0.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 24 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
P4_4 B1 x - 14 9 - [6] I; PU I/O GPIO2[4] — General purpose digital input/output pin.
OCTOUT_2 — SCT output 2. Match output 2 of timer 0.
OLCD_VD1 — LCD data.
-R — Function reserved.
-R — Function reserved.
OLCD_VD20 — LCD data.
I/O U3_DIR — RS-485/EIA-485 output enable/direction
control for USART3.
I/O SGPIO10 — General purpose digital input/output pin.
ODAC — DAC output.
P4_5 D2 x - 15 10 - [3] I; PU I/O GPIO2[5] — General purpose digital input/output pin.
OCTOUT_5 — SCT output 5. Match output 1 of timer 1.
OLCD_FP — Frame pulse (STN). Ve rtical
synchronization pulse (TFT).
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
I/O SGPIO11 — General purpose digital input/output pin.
P4_6 C1 x - 17 11 - [3] I; PU I/O GPIO2[6] — General purpose digital input/output pin.
OCTOUT_4 — SCT output 4. Match output 0 of timer 1.
OLCD_ENAB/LCDM — STN AC bias drive or TFT
data enable input.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
I/O SGPIO12 — General purpose digital input/output pin.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 25 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
P4_7 H4 x - 21 14 - [3] O;
PU OLCD_DCLK — LCD panel clock.
IGP_CLKIN — General purpose clock input to the
CGU.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
I/O I2S1_TX_SCK — Transmit Clock. It is driven by the
master and received by the slave. Corresponds to the
signal SCK in the I2S-bus specification.
I/O I2S0_TX_SCK — Transmit Clock. It is driven by the
master and received by the slave. Corresponds to the
signal SCK in the I2S-bus specification.
P4_8 E2 x - 23 15 - [3] I; PU - R — Function reserved.
ICTIN_5 — SCT input 5. Capture input 2 of timer 2.
OLCD_VD9 — LCD data.
-R — Function reserved.
I/O GPIO5[12] — General purpose digital input/output
pin.
OLCD_VD22 — LCD data.
OCAN1_TD — CAN1 transmitter output.
I/O SGPIO13 — General purpose digital input/output pin.
P4_9 L2 x - 48 33 - [3] I; PU - R — Function reserved.
ICTIN_6 — SCT input 6. Capture input 1 of timer 3.
OLCD_VD11 — LCD data.
-R — Function reserved.
I/O GPIO5[13] — General purpose digital input/output
pin.
OLCD_VD15 — LCD data.
ICAN1_RD — CAN1 receiver input.
I/O SGPIO14 — General purpose digital input/output pin.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 26 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
P4_10 M3 x - 51 35 - [3] I; PU - R — Function reserved.
ICTIN_2 — SCT input 2. Capture input 2 of timer 0.
OLCD_VD10 — LCD data.
-R — Function reserved.
I/O GPIO5[14] — General purpose digital input/output
pin.
OLCD_VD14 — LCD data.
-R — Function reserved.
I/O SGPIO15 — General purpose digital input/output pin.
P5_0 N3 x - 53 37 - [3] I; PU I/O GPIO2[9] — General purpose digital input/output pin.
OMCOB2 — Motor control PWM channel 2, output B.
I/O EMC_D12 — External memory data line 12.
-R — Function reserved.
IU1_DSR — Data Set Ready input for UART 1.
IT1_CAP0 — Capture input 0 of timer 1.
-R — Function reserved.
-R — Function reserved.
P5_1 P3 x - 55 39 - [3] I; PU I/O GPIO2[10] — General purpose digital input/outp ut
pin.
IMCI2 — Motor control PWM channel 2, input.
I/O EMC_D13 — External memory data line 13.
-R — Function reserved.
OU1_DTR — Data Terminal Ready output for UART 1.
Can also be configured to be an RS-485/EIA-485
output enable signal for UART 1.
IT1_CAP1 — Capture input 1 of timer 1.
-R — Function reserved.
-R — Function reserved.
P5_2 R4 x - 63 46 - [3] I; PU I/O GPIO2[11] — General purpose digi tal input/outpu t
pin.
IMCI1 — Motor control PWM channel 1, input.
I/O EMC_D14 — External memory data line 14.
-R — Function reserved.
OU1_RTS — Request to Send output for UART 1. Can
also be configured to be an RS-485/EIA-485 output
enable signal for UART 1.
IT1_CAP2 — Capture input 2 of timer 1.
-R — Function reserved.
-R — Function reserved.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 27 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
P5_3 T8 x - 76 54 - [3] I; PU I/O GPIO2[12] — General purpose digital input/output
pin.
IMCI0 — Motor control PWM channel 0, input.
I/O EMC_D15 — External memory data line 15.
-R — Function reserved.
IU1_RI — Ring Indicator input for UART 1.
IT1_CAP3 — Capture input 3 of timer 1.
-R — Function reserved.
-R — Function reserved.
P5_4 P9 x - 80 57 - [3] I; PU I/O GPIO2[13] — Gen eral purpose digital input/output
pin.
OMCOB0 — Motor control PWM channel 0, output B.
I/O EMC_D8 — External memory data line 8.
-R — Function reserved.
IU1_CTS — Clear to Send input for UART 1.
OT1_MAT0 — Match output 0 of timer 1.
-R — Function reserved.
-R — Function reserved.
P5_5 P10 x - 81 58 - [3] I; PU I/O GPIO2[14] — General purpose dig ital input/output
pin.
OMCOA1 — Motor control PWM channel 1, output A.
I/O EMC_D9 — External memory data line 9.
-R — Function reserved.
IU1_DCD — Data Carrier Detect input for UART 1.
OT1_MAT1 — Match output 1 of timer 1.
-R — Function reserved.
-R — Function reserved.
P5_6 T13 x - 89 63 - [3] I; PU I/O GPIO2[15] — General purpose digital input/ou tput
pin.
OMCOB1 — Motor control PWM channel 1, output B.
I/O EMC_D10 — External memory data line 10.
-R — Function reserved.
OU1_TXD — Transmitter output for UART 1.
OT1_MAT2 — Match output 2 of timer 1.
-R — Function reserved.
-R — Function reserved.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 28 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
P5_7 R12 x - 91 65 - [3] I; PU I/O GPIO2[7] — General purpose digital input/output pin.
OMCOA2 — Motor control PWM channel 2, output A.
I/O EMC_D11 — External memory data line 11.
-R — Function reserved.
IU1_RXD — Receiver input for UART 1.
OT1_MAT3 — Match output 3 of timer 1.
-R — Function reserved.
-R — Function reserved.
P6_0 M12 x H7 105 73 - [3] I; PU - R — Function reserved.
OI2S0_RX_MCLK — I2S receive master clock.
-R — Function reserved.
-R — Function reserved.
I/O I2S0_RX_SCK — Receive Clock. It is driven by the
master and received by the slave. Corresponds to the
signal SCK in the I2S-bus specification.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
P6_1 R15 x G5 107 74 - [3] I; PU I/O GPIO3[0] — General purpose digital input/output pin.
OEMC_DYCS1SDRAM chip select 1.
I/O U0_UCLK — Serial clock input/output for USART0 in
synchronous mode.
I/O I2S0_RX_WS — Receive Word Select. It is driven by
the master and received by the slave. Corresponds to
the signal WS in the I2S-bus specification.
-R — Function reserved.
IT2_CAP0 — Capture input 2 of timer 2.
-R — Function reserved.
-R — Function reserved.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 29 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
P6_2 L13 x J9 111 78 - [3] I; PU I/O GPIO3[1] — General purpose digital input/output pin.
OEMC_CKEOUT1 — SDRAM clock enable 1.
I/O U0_DIR — RS-485/EIA-485 output enable/direction
control for USART0.
I/O I2S0_RX_SDA — I2S Receive data. It is driven by
the transmitter and read by the receiver . Corresponds
to the signal SD in the I2S-bus specification.
-R — Function reserved.
IT2_CAP1 — Capture input 1 of timer 2.
-R — Function reserved.
-R — Function reserved.
P6_3 P15 x - 113 79 - [3] I; PU I/O GPIO3[2] — General purpose digital input/output pin.
OUSB0_PPWR — VBUS drive signal (towards external
charge pump or power management unit); ind icates
that the VBUS signal must be driven (active HIGH).
Add a pull-dow n resisto r to disa b l e th e p ower switch
at reset. This signal has opposite polarity compared
to the USB_PPWR used on other NXP LPC parts.
I/O SGPIO4 — General purpose digital input/output pin.
OEMC_CS1LOW active Chip Select 1 signal.
-R — Function reserved.
IT2_CAP2 — Capture input 2 of timer 2.
-R — Function reserved.
-R — Function reserved.
P6_4 R16 x F6 114 80 53 [3] I; PU I/O GPIO3[3] — General purpose digital input/output pin.
ICTIN_6 — SCT input 6. Capture input 1 of timer 3.
OU0_TXD — Transmitter output for USART0.
OEMC_CASLOW active SDRAM Column Address
Strobe.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 30 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
P6_5 P16 x F9 117 82 55 [3] I; PU I/O GPIO3[4] — General purpose digital input/output pin.
OCTOUT_6 — SCT output 6. Match output 2 of timer 1.
IU0_RXD — Receiver input for USART0.
OEMC_RASLOW acti ve SDRAM Row Address
Strobe.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
P6_6 L14 x - 119 83 - [3] I; PU I/O GPIO0[5] — General purpose digital input/output pin.
OEMC_BLS1LOW active Byte Lane select signal 1.
I/O SGPIO5 — General purpose digital input/output pin.
OUSB0_PWR_FAULT — Port power fault signal
indicating overcurrent condition; this signal monitors
over-current on the USB bus (external circuitry
required to detect over-current condition).
-R — Function reserved.
IT2_CAP3 — Capture input 3 of timer 2.
-R — Function reserved.
-R — Function reserved.
P6_7 J13 x - 123 85 - [3] I; PU - R — Function reserved.
I/O EMC_A15 — External memory address line 15.
I/O SGPIO6 — General purpose digital input/output pin.
OUSB0_IND1 — USB0 port indicator LED control
output 1.
I/O GPIO5[15] — General purpose digital input/output
pin.
OT2_MAT0 — Match output 0 of timer 2.
-R — Function reserved.
-R — Function reserved.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 31 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
P6_8 H13 x - 125 86 - [3] I; PU - R — Function reserved.
I/O EMC_A14 — External memory address line 14.
I/O SGPIO7 — General purpose digital input/output pin.
OUSB0_IND0 — USB0 port indicator LED control
output 0.
I/O GPIO5[16] — General purpose digital input/output
pin.
OT2_MAT1 — Match output 1 of timer 2.
-R — Function reserved.
-R — Function reserved.
P6_9 J15 x F8 139 97 66 [3] I; PU I/O GPIO3[5] — General purpose digital input/output pin.
-R — Function reserved.
-R — Function reserved.
OEMC_DYCS0SDRAM chip select 0.
-R — Function reserved.
OT2_MAT2 — Match output 2 of timer 2.
-R — Function reserved.
-R — Function reserved.
P6_10 H15 x - 142 100 - [3] I; PU I/O GPIO3[6] — General purpose digital input/output pin.
OMCABORTMotor control PWM, LOW-active fast
abort.
-R — Function reserved.
OEMC_DQMOUT1 — Data mask 1 used with SDRAM
and static devices.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
P6_11 H12 x C9 143 101 69 [3] I; PU I/O GPIO3[7] — General purpose digital input/output pin.
-R — Function reserved.
-R — Function reserved.
OEMC_CKEOUT0 — SDRAM clock enable 0.
-R — Function reserved.
OT2_MAT3 — Match output 3 of timer 2.
-R — Function reserved.
-R — Function reserved.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 32 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
P6_12 G15 x - 145 103 - [3] I; PU I/O GPIO2[8] — General purpose digital input/output pin .
OCTOUT_7 — SCT output 7. Match output 3 of timer 1.
-R — Function reserved.
OEMC_DQMOUT0 — Data mask 0 used with SDRAM
and static devices.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
P7_0 B16 x - 158 110 - [3] I; PU I/O GPIO3[8] — General purpose digital input/output pin.
OCTOUT_14 — SCT output 14. Match output 2 of
timer 3.
-R — Function reserved.
OLCD_LE — Line end signal.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
I/O SGPIO4 — General purpose digital input/output pin.
P7_1 C14 x - 162 113 - [3] I; PU I/O GPIO3[9] — General purpose digital input/output pin.
OCTOUT_15 — SCT output 15. Match output 3 of
timer 3.
I/O I2S0_TX_WS — T ransmit Word Select. It is driven by
the master and received by the slave. Corresponds to
the signal WS in the I2S-bus specification.
OLCD_VD19 — LCD data.
OLCD_VD7 — LCD data.
-R — Function reserved.
OU2_TXD — Transmitter output for USART2.
I/O SGPIO5 — General purpose digital input/output pin.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 33 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
P7_2 A16 x - 165 115 - [3] I; PU I/O GPIO3[10] — General purpose digital input/output
pin.
ICTIN_4 — SCT input 4. Capture input 2 of timer 1.
I/O I2S0_TX_SDA — I2S transmit data. It is driven by the
transmitter and read by the receiver. Corresponds to
the signal SD in the I2S-bus specification.
OLCD_VD18 — LCD data.
OLCD_VD6 — LCD data.
-R — Function reserved.
IU2_RXD — Receiver input for USART2.
I/O SGPIO6 — General purpose digital input/output pin.
P7_3 C13 x - 167 117 - [3] I; PU I/O GPIO3[11] — General purpose digital input/output
pin.
ICTIN_3 — SCT input 3. Capture input 1 of timer 1.
-R — Function reserved.
OLCD_VD17 — LCD data.
OLCD_VD5 — LCD data.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
P7_4 C8 x - 189 132 - [6] I; PU I/O GPIO3[12] — General purpose digital input/output
pin.
OCTOUT_13 — SCT output 13. Match output 1 of
timer 3.
-R — Function reserved.
OLCD_VD16 — LCD data.
OLCD_VD4 — LCD data.
OTRACEDATA[0] — Trace data, bit 0.
-R — Function reserved.
-R — Function reserved.
IADC0_4 — ADC0, input channel 4.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 34 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
P7_5 A7 x - 191 133 - [6] I; PU I/O GPIO3[13] — Gen eral purpose digital input/output
pin.
OCTOUT_12 — SCT output 12. Match output 0 of timer
3.
-R — Function reserved.
OLCD_VD8 — LCD data.
OLCD_VD23 — LCD data.
OTRACEDATA[1] — Trace data, bit 1.
-R — Function reserved.
-R — Function reserved.
IADC0_3 — ADC0, input channel 3.
P7_6 C7 x - 194 134 - [3] I; PU I/O GPIO3[14] — General purpose digital input/output
pin.
OCTOUT_11 — SCT output 1. Match output 3 of timer
2.
-R — Function reserved.
OLCD_LP — Line synchronization pulse (STN).
Horizontal synchronization pulse (TFT).
-R — Function reserved.
OTRACEDATA[2] — Trace data, bit 2.
-R — Function reserved.
-R — Function reserved.
P7_7 B6 x - 201 140 - [6] I; PU I/O GPIO3[15] — Gen eral purpose digital input/output
pin.
OCTOUT_8 — SCT output 8. Match output 0 of timer 2.
-R — Function reserved.
OLCD_PWR — LCD panel power enable.
-R — Function reserved.
OTRACEDATA[3] — Trace data, bit 3.
OENET_MDC — Ethernet MIIM clock.
I/O SGPIO7 — General purpose digital input/output pin.
IADC1_6 — ADC1, input channel 6.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 35 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
P8_0 E5 x - 2 - - [4] I; PU I/O GPIO4[0] — General purpose digital input/output pin .
OUSB0_PWR_FAULT — Port power fault signal
indicating overcurrent condition; this signal monitors
over-current on the USB bus (external circuitry
required to detect over-current condition).
-R — Function reserved.
IMCI2 — Motor control PWM channel 2, input.
I/O SGPIO8 — General purpose digital input/output pin.
-R — Function reserved.
-R — Function reserved.
OT0_MAT0 — Match output 0 of timer 0.
P8_1 H5 x - 34 - - [4] I; PU I/O GPIO4[1] — General purpose digital input/output pin.
OUSB0_IND1 — USB0 port indicator LED control
output 1.
-R — Function reserved.
IMCI1 — Motor control PWM channel 1, input.
I/O SGPIO9 — General purpose digital input/output pin.
-R — Function reserved.
-R — Function reserved.
OT0_MAT1 — Match output 1 of timer 0.
P8_2 K4 x - 36 - - [4] I; PU I/O GPIO4[2] — General purpose digital input/output pin.
OUSB0_IND0 — USB0 port indicator LED control
output 0.
-R — Function reserved.
IMCI0 — Motor control PWM channel 0, input.
I/O SGPIO10 — General purpose digital input/output pin.
-R — Function reserved.
-R — Function reserved.
OT0_MAT2 — Match output 2 of timer 0.
P8_3 J3 x - 37 - - [3] I; PU I/O GPIO4[3] — General purpose digital input/output pin.
I/O USB1_ULPI_D2 — ULPI link bidirectional data line 2.
-R — Function reserved.
OLCD_VD12 — LCD data.
OLCD_VD19 — LCD data.
-R — Function reserved.
-R — Function reserved.
OT0_MAT3 — Match output 3 of timer 0.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 36 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
P8_4 J2 x - 39 - - [3] I; PU I/O GPIO4[4] — General purpose digital input/output pin.
I/O USB1_ULPI_D1 — ULPI link bidirectional data line 1.
-R — Function reserved.
OLCD_VD7 — LCD data.
OLCD_VD16 — LCD data.
-R — Function reserved.
-R — Function reserved.
IT0_CAP0 — Capture input 0 of timer 0.
P8_5 J1 x - 40 - - [3] I; PU I/O GPIO4[5] — General purpose digital input/output pin.
I/O USB1_ULPI_D0 — ULPI link bidirectional data line 0.
-R — Function reserved.
OLCD_VD6 — LCD data.
OLCD_VD8 — LCD data.
-R — Function reserved.
-R — Function reserved.
IT0_CAP1 — Capture input 1 of timer 0.
P8_6 K3 x - 43 - - [3] I; PU I/O GPIO4[6] — General purpose digital input/output pin.
IUSB1_ULPI_NXT — ULPI link NXT signal. Data flow
control signal from the PHY.
-R — Function reserved.
OLCD_VD5 — LCD data.
OLCD_LP — Line synchronization pulse (STN).
Horizontal synchronization pulse (TFT).
-R — Function reserved.
-R — Function reserved.
IT0_CAP2 — Capture input 2 of timer 0.
P8_7 K1 x - 45 - - [3] I; PU I/O GPIO4[7] — General purpose digital input/output pin.
OUSB1_ULPI_STP — ULPI link STP signal. Asserted
to end or interrupt transfers to the PHY.
-R — Function reserved.
OLCD_VD4 — LCD data.
OLCD_PWR — LCD panel power enable.
-R — Function reserved.
-R — Function reserved.
IT0_CAP3 — Capture input 3 of timer 0.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 37 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
P8_8 L1 x - 49 - - [3] I; PU - R — Function reserved.
IUSB1_ULPI_CLK — ULPI link CLK signal. 60 MHz
clock generated by the PHY.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
OCGU_OUT0 — CGU spare clock output 0.
OI2S1_TX_MCLK — I2S1 transmit master clock.
P9_0 T1 x - 59 - - [3] I; PU I/O GPIO4[12] — General pu rpose digital input/output
pin.
OMCABORTMotor control PWM, LOW-active fast
abort.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
IENET_CRS — Ethernet Carrier Sense (MII
interface).
I/O SGPIO0 — General purpose digital input/output pin.
I/O SSP0_SSEL — Slave Select for SSP0.
P9_1 N6 x - 66 - - [3] I; PU I/O GPIO4[13] — General pu rpose digital input/output
pin.
OMCOA2 — Motor control PWM channel 2, output A.
-R — Function reserved.
-R — Function reserved.
I/O I2S0_TX_WS — T ransmit Word Select. It is driven by
the master and received by the slave. Corresponds to
the signal WS in the I2S-bus specification.
IENET_RX_ER — Ethernet receive error (MII
interface).
I/O SGPIO1 — General purpose digital input/output pin.
I/O SSP0_MISO — Master In Slave Out for SSP0.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 38 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
P9_2 N8 x - 70 - - [3] I; PU I/O GPIO4[14] — General purpose digital input/output
pin.
OMCOB2 — Motor control PWM channel 2, output B.
-R — Function reserved.
-R — Function reserved.
I/O I2S0_TX_SDA — I2S transmit data. It is driven by the
transmitter and read by the receiver. Corresponds to
the signal SD in the I2S-bus specification.
IENET_RXD3 — Ethernet receive data 3 (MII
interface).
I/O SGPIO2 — General purpose digital input/output pin.
I/O SSP0_MOSI — Master Out Slave in for SSP0.
P9_3 M6 x - 79 - - [3] I; PU I/O GPIO4[15] — General pu rpose digital input/output
pin.
OMCOA0 — Motor control PWM channel 0, output A.
OUSB1_IND1 — USB1 Port indicator LED control
output 1.
-R — Function reserved.
-R — Function reserved.
IENET_RXD2 — Ethernet receive data 2 (MII
interface).
I/O SGPIO9 — General purpose digital input/output pin.
OU3_TXD — Transmitter output for USART3.
P9_4 N10 x - 92 - - [3] I; PU - R — Function reserved.
OMCOB0 — Motor control PWM channel 0, output B.
OUSB1_IND0 — USB1 Port indicator LED control
output 0.
-R — Function reserved.
I/O GPIO5[17] — General purpose digital input/output
pin.
OENET_TXD2 — Ethernet transmit data 2 (MII
interface).
I/O SGPIO4 — General purpose digital input/output pin.
IU3_RXD — Receiver input for USART3.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 39 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
P9_5 M9 x - 98 69 - [3] I; PU - R — Function reserved.
OMCOA1 — Motor control PWM channel 1, output A.
OUSB1_PPWR — VBUS drive signal (towards external
charge pump or power management unit); ind icates
that VBUS must be driven (active high).
Add a pull-dow n resisto r to disa b l e th e p ower switch
at reset. This signal has opposite polarity compared
to the USB_PPWR used on other NXP LPC parts.
-R — Function reserved.
I/O GPIO5[18] — General purpose digital input/output
pin.
OENET_TXD3 — Ethernet transmit data 3 (MII
interface).
I/O SGPIO3 — General purpose digital input/output pin.
OU0_TXD — Transmitter output for USART0.
P9_6 L11 x - 103 72 - [3] I; PU I/O GPIO4[11] — General purpose digital input/output
pin.
OMCOB1 — Motor control PWM channel 1, output B.
OUSB1_PWR_FAULT — USB1 Port power fault signal
indicating over-current condition; this signal monitors
over-curren t on th e U SB1 bu s (external circuitry
required to detect over-current condition).
-R — Function reserved.
-R — Function reserved.
IENET_COL — Ethernet Collision detect (MII
interface).
I/O SGPIO8 — General purpose digital input/output pin.
IU0_RXD — Receiver input for USART0.
PA_0 L12 x - 126 - - [3] I; PU - R — Function reserved.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
OI2S1_RX_MCLK — I2S1 receive master clock.
OCGU_OUT1 — CGU spare clock output 1.
-R — Function reserved.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 40 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
PA_1 J14 x - 134 - - [4] I; PU I/O GPIO4[8] — General purpose digital input/output pin.
IQEI_IDX — Quadrature Encoder Interface INDEX
input.
-R — Function reserved.
OU2_TXD — Transmitter output for USART2.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
PA_2 K15 x - 136 - - [4] I; PU I/O GPIO4[9] — General purpose digital input/output pin.
IQEI_PHB — Quadrature Encoder Interface PHB
input.
-R — Function reserved.
IU2_RXD — Receiver input for USART2.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
PA_3 H11 x - 147 - - [4] I; PU I/O GPIO4[10] — General purp ose digital input/output
pin.
IQEI_PHA — Quadrature Encoder Interface PHA
input.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
PA_4 G13 x - 151 - - [3] I; PU - R — Function reserved.
OCTOUT_9 — SCT output 9. Match output 1 of timer 2.
-R — Function reserved.
I/O EMC_A23 — External memory address line 23.
I/O GPIO5[19] — General purpose digital input/output
pin.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 41 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
PB_0 B15 x - 164 - - [3] I; PU - R — Function reserved.
OCTOUT_10 — SCT output 10. Match output 2 of
timer 2.
OLCD_VD23 — LCD data.
-R — Function reserved.
I/O GPIO5[20] — General purpose digital input/output
pin.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
PB_1 A14 x - 175 - - [3] I; PU - R — Function reserved.
IUSB1_ULPI_DIR — ULPI link DIR signal. Controls
the ULP data line direction.
OLCD_VD22 — LCD data.
-R — Function reserved.
I/O GPIO5[21] — General purpose digital input/output
pin.
OCTOUT_6 — SCT output 6. Match output 2 of timer 1.
-R — Function reserved.
-R — Function reserved.
PB_2 B12 x - 177 - - [3] I; PU - R — Function reserved.
I/O USB1_ULPI_D7 — ULPI link bidirectional data line 7.
OLCD_VD21 — LCD data.
-R — Function reserved.
I/O GPIO5[22] — General purpose digital input/output
pin.
OCTOUT_7 — SCT output 7. Match output 3 of timer 1.
-R — Function reserved.
-R — Function reserved.
PB_3 A13 x - 178 - - [3] I; PU - R — Function reserved.
I/O USB1_ULPI_D6 — ULPI link bidirectional data line 6.
OLCD_VD20 — LCD data.
-R — Function reserved.
I/O GPIO5[23] — General purpose digital input/output
pin.
OCTOUT_8 — SCT output 8. Match output 0 of timer 2.
-R — Function reserved.
-R — Function reserved.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 42 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
PB_4 B11 x - 180 - - [3] I; PU - R — Function reserved.
I/O USB1_ULPI_D5 — ULPI link bidirectional data line 5.
OLCD_VD15 — LCD data.
-R — Function reserved.
I/O GPIO5[24] — General purpose digital input/output
pin.
ICTIN_5 — SCT input 5. Capture input 2 of timer 2.
-R — Function reserved.
-R — Function reserved.
PB_5 A12 x - 181 - - [3] I; PU - R — Function reserved.
I/O USB1_ULPI_D4 — ULPI link bidirectional data line 4.
OLCD_VD14 — LCD data.
-R — Function reserved.
I/O GPIO5[25] — General purpose digital input/output
pin.
ICTIN_7 — SCT input 7.
OLCD_PWR — LCD panel power enable.
-R — Function reserved.
PB_6 A6 x - - - - [6] I; PU - R — Function reserved.
I/O USB1_ULPI_D3 — ULPI link bidirectional data line 3.
OLCD_VD13 — LCD data.
-R — Function reserved.
I/O GPIO5[26] — General purpose digital input/output
pin.
ICTIN_6 — SCT input 6. Capture input 1 of timer 3.
OLCD_VD19 — LCD data.
-R — Function reserved.
IADC0_6 — ADC0, input channel 6.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 43 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
PC_0 D4 x - 7 - - [6] I; PU - R — Function reserved.
IUSB1_ULPI_CLK — ULPI link CLK signal. 60 MHz
clock generated by the PHY.
-R — Function reserved.
I/O ENET_RX_CLK — Ethernet Receive Clock (MII
interface).
OLCD_DCLK — LCD panel clock.
-R — Function reserved.
-R — Function reserved.
I/O SD_CLK — SD/MMC card clock.
IADC1_1 — ADC1, input channel 1.
PC_1 E4 - - 9 - - [3] I; PU I/O USB1_ULPI_D7 — ULPI link bidirectional data line 7.
-R — Function reserved.
IU1_RI — Ring Indicator input for UART 1.
OENET_MDC — Ethernet MIIM clock.
I/O GPIO6[0] — General purpose digital input/output pin.
-R — Function reserved.
IT3_CAP0 — Capture input 0 of timer 3.
OSD_VOLT0 — SD/MMC bus voltage select outpu t 0.
PC_2 F6 - - 13 - - [3] I; PU I/O USB1_ULPI_ D6 — ULPI link bidirectional data line 6.
-R — Function reserved.
IU1_CTS — Clear to Send input for UART 1.
OENET_TXD2 — Ethernet transmit data 2 (MII
interface).
I/O GPIO6[1] — General purpose digital input/output pin.
-R — Function reserved.
-R — Function reserved.
OSD_RST — SD/MMC reset signal for MMC4.4 card.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 44 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
PC_3 F5 - - 11 - - [6] I; PU I/O USB1_ULPI_D5 — ULPI link bidirectional data line 5.
-R — Function reserved.
OU1_RTS — Request to Send output for UART 1. Can
also be configured to be an RS-485/EIA-485 output
enable signal for UART 1.
OENET_TXD3 — Ethernet transmit data 3 (MII
interface).
I/O GPIO6[2] — General purpose digital input/output pin.
-R — Function reserved.
-R — Function reserved.
OSD_VOLT1 — SD/MMC bus voltage select outpu t 1.
IADC1_0 — ADC1, input channel 0.
PC_4 F4 - - 16 - - [3] I; PU - R — Function reserved.
I/O USB1_ULPI_D4 — ULPI link bidirectional data line 4.
-R — Function reserved.
ENET_TX_EN — Ethernet transmit enable (RMII/MII
interface).
I/O GPIO6[3] — General purpose digital input/output pin.
-R — Function reserved.
IT3_CAP1 — Capture input 1 of timer 3.
I/O SD_DAT0 — SD/MMC data bus line 0.
PC_5 G4 - - 20 - - [3] I; PU - R — Function reserved.
I/O USB1_ULPI_D3 — ULPI link bidirectional data line 3.
-R — Function reserved.
OENET_TX_ER — Ethernet Transmit Error (MII
interface).
I/O GPIO6[4] — General purpose digital input/output pin.
-R — Function reserved.
IT3_CAP2 — Capture input 2 of timer 3.
I/O SD_DAT1 — SD/MMC data bus line 1.
PC_6 H6 - - 22 - - [3] I; PU - R — Function reserved.
I/O USB1_ULPI_D2 — ULPI link bidirectional data line 2.
-R — Function reserved.
IENET_RXD2 — Ethernet receive data 2 (MII
interface).
I/O GPIO6[5] — General purpose digital input/output pin.
-R — Function reserved.
IT3_CAP3 — Capture input 3 of timer 3.
I/O SD_DAT2 — SD/MMC data bus line 2.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 45 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
PC_7 G5 - - - - - [3] I; PU - R — Function reserved.
I/O USB1_ULPI_D1 — ULPI link bidirectional data line 1.
-R — Function reserved.
IENET_RXD3 — Ethernet receive data 3 (MII
interface).
I/O GPIO6[6] — General purpose digital input/output pin.
-R — Function reserved.
OT3_MAT0 — Match output 0 of timer 3.
I/O SD_DAT3 — SD/MMC data bus line 3.
PC_8 N4 - - - - - [3] I; PU - R — Function reserved.
I/O USB1_ULPI_D0 — ULPI link bidirectional data line 0.
-R — Function reserved.
IENET_RX_DV — Ethernet Receive Data Valid
(RMII/MII interface).
I/O GPIO6[7] — General purpose digital input/output pin.
-R — Function reserved.
OT3_MAT1 — Match output 1 of timer 3.
ISD_CD — SD/MMC card detect input.
PC_9 K2 - - - - - [3] I; PU - R — Function reserved.
IUSB1_ULPI_NXT — ULPI link NXT signal. Data flow
control signal from the PHY.
-R — Function reserved.
IENET_RX_ER — Ethernet receive error (MII
interface).
I/O GPIO6[8] — General purpose digital input/output pin.
-R — Function reserved.
OT3_MAT2 — Match output 2 of timer 3.
OSD_POW — SD/MMC power monitor output.
PC_10 M5 - - - - - [3] I; PU - R — Function reserved.
OUSB1_ULPI_STP — ULPI link STP signal. Asserted
to end or interrupt transfers to the PHY.
IU1_DSR — Data Set Ready input for UART 1.
-R — Function reserved.
I/O GPIO6[9] — General purpose digital input/output pin.
-R — Function reserved.
OT3_MAT3 — Match output 3 of timer 3.
I/O SD_CMD — SD/MMC command signal.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 46 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
PC_11 L5 - - - - - [3] I; PU - R — Function reserved.
IUSB1_ULPI_DIR — ULPI link DIR signal. Controls
the ULP data line direction.
IU1_DCD — Data Carrier Detect input for UART 1.
-R — Function reserved.
I/O GPIO6[10] — General purpose digital input/output
pin.
-R — Function reserved.
-R — Function reserved.
I/O SD_DAT4 — SD/MMC data bus line 4.
PC_12 L6 - - - - - [3] I; PU - R — Function reserved.
-R — Function reserved.
OU1_DTR — Data Terminal Ready output for UART 1.
Can also be configured to be an RS-485/EIA-485
output enable signal for UART 1.
-R — Function reserved.
I/O GPIO6[11] — General purpose digital input/output
pin.
I/O SGPIO11 — General purpose digital input/output pin.
I/O I2S0_TX_SDA — I2S transmit data. It is driven by the
transmitter and read by the receiver. Corresponds to
the signal SD in the I2S-bus specification.
I/O SD_DAT5 — SD/MMC data bus line 5.
PC_13 M1 - - - - - [3] I; PU - R — Function reserved.
-R — Function reserved.
OU1_TXD — Transmitter output for UART 1.
-R — Function reserved.
I/O GPIO6[12] — General purpose digital input/output
pin.
I/O SGPIO12 — General purpose digital input/output pin.
I/O I2S0_TX_WS — T ransmit Word Select. It is driven by
the master and received by the slave. Corresponds to
the signal WS in the I2S-bus specification.
I/O SD_DAT6 — SD/MMC data bus line 6.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 47 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
PC_14 N1 - - - - - [3] I; PU - R — Function reserved.
-R — Function reserved.
IU1_RXD — Receiver input for UART 1.
-R — Function reserved.
I/O GPIO6[13] — General purpose digital input/output
pin.
I/O SGPIO13 — General purpose digital input/output pin.
OENET_TX_ER — Ethernet Transmit Error (MII
interface).
I/O SD_DAT7 — SD/MMC data bus line 7.
PD_0 N2 - - - - - [3] I; PU - R — Function reserved.
OCTOUT_15 — SCT output 15. Match output 3 of timer
3.
OEMC_DQMOUT2 — Data mask 2 used with SDRAM
and static devices.
-R — Function reserved.
I/O GPIO6[14] — General purpose digital input/output
pin.
-R — Function reserved.
-R — Function reserved.
I/O SGPIO4 — General purpose digital input/output pin.
PD_1 P1 - - - - - [3] I; PU - R — Function reserved.
-R — Function reserved.
OEMC_CKEOUT2 — SDRAM clock enable 2.
-R — Function reserved.
I/O GPIO6[15] — General purpose digital input/output
pin.
OSD_POW — SD/MMC power monitor output.
-R — Function reserved.
I/O SGPIO5 — General purpose digital input/output pin.
PD_2 R1 - - - - - [3] I; PU - R — Function reserved.
OCTOUT_7 — SCT output 7. Match output 3 of timer 1.
I/O EMC_D16 — External memory data line 16.
-R — Function reserved.
I/O GPIO6[16] — General purpose digital input/output
pin.
-R — Function reserved.
-R — Function reserved.
I/O SGPIO6 — General purpose digital input/output pin.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 48 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
PD_3 P4 - - - - - [3] I; PU - R — Function reserved.
OCTOUT_6 — SCT output 7. Match output 2 of timer 1.
I/O EMC_D17 — External memory data line 17.
-R — Function reserved.
I/O GPIO6[17] — General purpose digital input/output
pin.
-R — Function reserved.
-R — Function reserved.
I/O SGPIO7 — General purpose digital input/output pin.
PD_4 T2 - - - - - [3] I; PU - R — Function reserved.
OCTOUT_8 — SCT output 8. Match output 0 of timer 2.
I/O EMC_D18 — External memory data line 18.
-R — Function reserved.
I/O GPIO6[18] — General purpose digital input/output
pin.
-R — Function reserved.
-R — Function reserved.
I/O SGPIO8 — General purpose digital input/output pin.
PD_5 P6 - - - - - [3] I; PU - R — Function reserved.
OCTOUT_9 — SCT output 9. Match output 1 of timer 2.
I/O EMC_D19 — External memory data line 19.
-R — Function reserved.
I/O GPIO6[19] — General purpose digital input/output
pin.
-R — Function reserved.
-R — Function reserved.
I/O SGPIO9 — General purpose digital input/output pin.
PD_6 R6 - - 68 - - [3] I; PU - R — Function reserved.
OCTOUT_10 — SCT output 10. Match output 2 of
timer 2.
I/O EMC_D20 — External memory data line 20.
-R — Function reserved.
I/O GPIO6[20] — General purpose digital input/output
pin.
-R — Function reserved.
-R — Function reserved.
I/O SGPIO10 — General purpose digital input/output pin.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 49 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
PD_7 T6 - - 72 - - [3] I; PU - R — Function reserved.
ICTIN_5 — SCT input 5. Capture input 2 of timer 2.
I/O EMC_D21 — External memory data line 21.
-R — Function reserved.
I/O GPIO6[21] — General purpose digital input/output
pin.
-R — Function reserved.
-R — Function reserved.
I/O SGPIO11 — General purpose digital input/output pin.
PD_8 P8 - - 74 - - [3] I; PU - R — Function reserved.
ICTIN_6 — SCT input 6. Capture input 1 of timer 3.
I/O EMC_D22 — External memory data line 22.
-R — Function reserved.
I/O GPIO6[22] — General purpose digital input/output
pin.
-R — Function reserved.
-R — Function reserved.
I/O SGPIO12 — General purpose digital input/output pin.
PD_9 T11 - - 84 - - [3] I; PU - R — Function reserved.
OCTOUT_13 — SCT output 13. Match output 1 of
timer 3.
I/O EMC_D23 — External memory data line 23.
-R — Function reserved.
I/O GPIO6[23] — General purpose digital input/output
pin.
-R — Function reserved.
-R — Function reserved.
I/O SGPIO13 — General purpose digital input/output pin.
PD_10 P11 - - 86 - - [3] I; PU - R — Function reserved.
ICTIN_1 — SCT input 1. Capture input 1 of timer 0.
Capture input 1 of timer 2.
OEMC_BLS3LOW active Byte Lane select signal 3.
-R — Function reserved.
I/O GPIO6[24] — General purpose digital input/output
pin.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 50 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
PD_11 N9 x - 88 - - [3] I; PU - R — Function reserved.
-R — Function reserved.
OEMC_CS3LOW active Chip Select 3 sign al.
-R — Function reserved.
I/O GPIO6[25] — General purpose digital input/output
pin.
I/O USB1_ULPI_D0 — ULPI link bidirectional data line 0.
OCTOUT_14 — SCT output 14. Match output 2 of timer
3.
-R — Function reserved.
PD_12 N11 x - 94 - - [3] I; PU - R — Function reserved.
-R — Function reserved.
OEMC_CS2LOW active Chip Select 2 sign al.
-R — Function reserved.
I/O GPIO6[26] — General purpose digital input/output
pin.
-R — Function reserved.
OCTOUT_10 — SCT output 10. Match output 2 of
timer 2.
-R — Function reserved.
PD_13 T14 x - 97 - - [3] I; PU - R — Function reserved.
ICTIN_0 — SCT input 0. Capture input 0 of timer 0, 1,
2, 3.
OEMC_BLS2LOW active Byte Lane select signal 2.
-R — Function reserved.
I/O GPIO6[27] — General purpose digital input/output
pin.
-R — Function reserved.
OCTOUT_13 — SCT output 13. Match output 1 of
timer 3.
-R — Function reserved.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 51 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
PD_14 R13 x - 99 - - [3] I; PU - R — Function reserved.
-R — Function reserved.
OEMC_DYCS2SDRAM chip select 2.
-R — Function reserved.
I/O GPIO6[28] — General purpose digital input/output
pin.
-R — Function reserved.
OCTOUT_11 — SCT output 11. Match output 3 of
timer 2.
-R — Function reserved.
PD_15 T15 x - 101 - - [3] I; PU - R — Function reserved.
-R — Function reserved.
I/O EMC_A17 — External memory address line 17.
-R — Function reserved.
I/O GPIO6[29] — General purpose digital input/output
pin.
ISD_WP — SD/MMC card write protect input.
OCTOUT_8 — SCT output 8. Match output 0 of timer 2.
-R — Function reserved.
PD_16 R14 x - 104 - - [3] I; PU - R — Function reserved.
-R — Function reserved.
I/O EMC_A16 — External memory address line 16.
-R — Function reserved.
I/O GPIO6[30] — General purpose digital input/output
pin.
OSD_VOLT2 — SD/MMC bus voltage select outpu t 2.
OCTOUT_12 — SCT output 12. Match output 0 of
timer 3.
-R — Function reserved.
PE_0 P14 x - 106 - - [3] I; PU - R — Function reserved.
-R — Function reserved.
-R — Function reserved.
I/O EMC_A18 — External memory address line 18.
I/O GPIO7[0] — General purpose digital input/output pin.
OCAN1_TD — CAN1 transmitter output.
-R — Function reserved.
-R — Function reserved.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 52 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
PE_1 N14 x - 112 - - [3] I; PU - R — Function reserved.
-R — Function reserved.
-R — Function reserved.
I/O EMC_A19 — External memory address line 19.
I/O GPIO7[1] — General purpose digital input/output pin.
ICAN1_RD — CAN1 receiver input.
-R — Function reserved.
-R — Function reserved.
PE_2 M14 x - 115 - - [3] I; PU I ADCTRIG0 — ADC trigger input 0.
ICAN0_RD — CAN receiver input.
-R — Function reserved.
I/O EMC_A20 — External memory address line 20.
I/O GPIO7[2] — General purpose digital input/output pin.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
PE_3 K12 x - 118 - - [3] I; PU - R — Function reserved.
OCAN0_TD — CAN transmitter outp ut.
IADCTRIG1 — ADC trigger input 1.
I/O EMC_A21 — External memory address line 21.
I/O GPIO7[3] — General purpose digital input/output pin.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
PE_4 K13 x - 120 - - [3] I; PU - R — Function reserved.
INMI — External interrupt input to NMI.
-R — Function reserved.
I/O EMC_A22 — External memory address line 22.
I/O GPIO7[4] — General purpose digital input/output pin.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 53 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
PE_5 N16 - - 122 - - [3] I; PU - R — Function reserved.
OCTOUT_3 — SCT output 3. Match output 3 of timer 0.
OU1_RTS — Request to Send output for UART 1. Can
also be configured to be an RS-485/EIA-485 output
enable signal for UART 1.
I/O EMC_D24 — External memory data line 24.
I/O GPIO7[5] — General purpose digital input/output pin.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
PE_6 M16 - - 124 - - [3] I; PU - R — Function reserved.
OCTOUT_2 — SCT output 2. Match output 2 of timer 0.
IU1_RI — Ring Indicator input for UART 1.
I/O EMC_D25 — External memory data line 25.
I/O GPIO7[6] — General purpose digital input/output pin.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
PE_7 F15 - - 149 - - [3] I; PU - R — Function reserved.
OCTOUT_5 — SCT output 5. Match output 1 of timer 1.
IU1_CTS — Clear to Send input for UART1.
I/O EMC_D26 — External memory data line 26.
I/O GPIO7[7] — General purpose digital input/output pin.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
PE_8 F14 - - 150 - - [3] I; PU - R — Function reserved.
OCTOUT_4 — SCT output 4. Match output 0 of timer 0.
IU1_DSR — Data Set Ready input for UART 1.
I/O EMC_D27 — External memory data line 27.
I/O GPIO7[8] — General purpose digital input/output pin.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 54 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
PE_9 E16 - - 152 - - [3] I; PU - R — Function reserved.
ICTIN_4 — SCT input 4. Capture input 2 of timer 1.
IU1_DCD — Data Carrier Detect input for UART 1.
I/O EMC_D28 — External memory data line 28.
I/O GPIO7[9] — General purpose digital input/output pin.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
PE_10 E14 - - 154 - - [3] I; PU - R — Function reserved.
ICTIN_3 — SCT input 3. Capture input 1 of timer 1.
OU1_DTR — Data Terminal Ready output for UART 1.
Can also be configured to be an RS-485/EIA-485
output enable signal for UART 1.
I/O EMC_D29 — External memory data line 29.
I/O GPIO7[10] — General purpose digital input/output
pin.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
PE_11 D16 - - - - - [3] I; PU - R — Function reserved.
OCTOUT_12 — SCT output 12. Match output 0 of
timer 3.
OU1_TXD — Transmitter output for UART 1.
I/O EMC_D30 — External memory data line 30.
I/O GPIO7[11] — General purpose digital input/output
pin.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
PE_12 D15 - - - - - [3] I; PU - R — Function reserved.
OCTOUT_11 — SCT output 11. Match output 3 of
timer 2.
IU1_RXD — Receiver input for UART 1.
I/O EMC_D31 — External memory data line 31.
I/O GPIO7[12] — General purpose digital input/output
pin.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 55 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
PE_13 G14 - - - - - [3] I; PU - R — Function reserved.
OCTOUT_14 — SCT output 14. Match output 2 of
timer 3.
I/O I2C1_SDA — I2C1 data input/output (this pin does
not use a specialized I2C pad).
OEMC_DQMOUT3 — Data mask 3 used with SDRAM
and static devices.
I/O GPIO7[13] — General purpose digital input/output
pin.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
PE_14 C15 - - - - - [3] I; PU - R — Function reserved.
-R — Function reserved.
-R — Function reserved.
OEMC_DYCS3SDRAM chip select 3.
I/O GPIO7[14] — General purpose digital input/output
pin.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
PE_15 E13 - - - - - [3] I; PU - R — Function reserved.
OCTOUT_0 — SCT output 0. Match output 0 of timer 0.
I/O I2C1_SCL — I2C1 clock input/output (this pin does
not use a specialized I2C pad).
OEMC_CKEOUT3 — SDRAM clock enable 3.
I/O GPIO7[15] — General purpose digital input/output
pin.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 56 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
PF_0 D12 - - 159 - - [3] O;
PU I/O SSP0_SCK — Serial clock for SSP0.
IGP_CLKIN — General purpose clock input to the
CGU.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
OI2S1_TX_MCLK — I2S1 transmit master clock.
PF_1 E11 - - - - - [3] I; PU - R — Function reserved.
-R — Function reserved.
I/O SSP0_SSEL — Slave Select for SSP0.
-R — Function reserved.
I/O GPIO7[16] — General purpose digital input/output
pin.
-R — Function reserved.
I/O SGPIO0 — General purpose digital input/output pin.
-R — Function reserved.
PF_2 D11 - - 168 - - [3] I; PU - R — Function reserved.
OU3_TXD — Transmitter output for USART3.
I/O SSP0_MISO — Master In Slave Out for SSP0.
-R — Function reserved.
I/O GPIO7[17] — General purpose digital input/output
pin.
-R — Function reserved.
I/O SGPIO1 — General purpose digital input/output pin.
-R — Function reserved.
PF_3 E10 - - 170 - - [3] I; PU - R — Function reserved.
IU3_RXD — Receiver input for USART3.
I/O SSP0_MOSI — Master Out Slave in for SSP0.
-R — Function reserved.
I/O GPIO7[18] — General purpose digital input/output
pin.
-R — Function reserved.
I/O SGPIO2 — General purpose digital input/output pin.
-R — Function reserved.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 57 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
PF_4 D10 x H4 172 120 83 [3] O;
PU I/O SSP1_SCK — Serial clock for SSP1.
IGP_CLKIN — General purpose clock input to the
CGU.
OTRACECLK — Trace clock.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
OI2S0_TX_MCLK — I2S transmit master clock.
I/O I2S0_RX_SCK — I2S receive clock. It is driven by the
master and received by the slave. Corresponds to the
signal SCK in the I2S-bus specification.
PF_5 E9 - - 190 - - [6] I; PU - R — Function reserved.
I/O U3_UCLK — Serial clock input/output for USART3 in
synchronous mode.
I/O SSP1_SSEL — Slave Select for SSP1.
OTRACEDATA[0] — Trace data, bit 0.
I/O GPIO7[19] — General purpose digital input/output
pin.
-R — Function reserved.
I/O SGPIO4 — General purpose digital input/output pin.
-R — Function reserved.
IADC1_4 — ADC1, input channel 4.
PF_6 E7 - - 192 - - [6] I; PU - R — Function reserved.
I/O U3_DIR — RS-485/EIA-485 output enable/direction
control for USART3.
I/O SSP1_MISO — Master In Slave Out for SSP1.
OTRACEDATA[1] — Trace data, bit 1.
I/O GPIO7[20] — General purpose digital input/output
pin.
-R — Function reserved.
I/O SGPIO5 — General purpose digital input/output pin.
I/O I2S1_TX_SDA — I2S1 transmit data. It is driven by
the transmitter and read by the receiver . Corresponds
to the signal SD in the I2S-bus specification.
IADC1_3 — ADC1, input channel 3.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 58 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
PF_7 B7 - - 193 - - [6] I; PU - R — Function reserved.
I/O U3_BAUD — Baud pin for USART3.
I/O SSP1_MOSI — Master Out Slave in for SSP1.
OTRACEDATA[2] — Trace data, bit 2.
I/O GPIO7[21] — General purpose digital input/output
pin.
-R — Function reserved.
I/O SGPIO6 — General purpose digital input/output pin.
I/O I2S1_TX_WS — T ransmit Word Select. It is driven by
the master and received by the slave. Corresponds to
the signal WS in the I2S-bus specification.
I/O ADC1_7 — ADC1, input channel 7 or band gap
output.
PF_8 E6 - - - - - [6] I; PU - R — Function reserved.
I/O U0_UCLK — Serial clock input/output for USART0 in
synchronous mode.
ICTIN_2 — SCT input 2. Capture input 2 of timer 0.
OTRACEDATA[3] — Trace data, bit 3.
I/O GPIO7[22] — General purpose digital input/output
pin.
-R — Function reserved.
I/O SGPIO7 — General purpose digital input/output pin.
-R — Function reserved.
IADC0_2 — ADC0, input channel 2.
PF_9 D6 - - 203 - - [6] I; PU - R — Function reserved.
I/O U0_DIR — RS-485/EIA-485 output enable/direction
control for USART0.
OCTOUT_1 — SCT output 1. Match output 1 of timer 0.
-R — Function reserved.
I/O GPIO7[23] — General purpose digital input/output
pin.
-R — Function reserved.
I/O SGPIO3 — General purpose digital input/output pin.
-R — Function reserved.
IADC1_2 — ADC1, input channel 2.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 59 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
PF_10 A3 - - 205 - 98 [6] I; PU - R — Function reserved.
OU0_TXD — Transmitter output for USART0.
-R — Function reserved.
-R — Function reserved.
I/O GPIO7[24] — General purpose digital input/output
pin.
-R — Function reserved.
ISD_WP — SD/MMC card write protect input.
-R — Function reserved.
IADC0_5 — ADC0, input channel 5.
PF_11 A2 - - 207 - 100 [6] I; PU - R — Function reserved.
IU0_RXD — Receiver input for USART0.
-R — Function reserved.
-R — Function reserved.
I/O GPIO7[25] — General purpose digital input/output
pin.
-R — Function reserved.
OSD_VOLT2 — SD/MMC bus voltage select outpu t 2.
-R — Function reserved.
IADC1_5 — ADC1, input channel 5.
Clock pins
CLK0 N5 x K3 62 45 31 [5] O;
PU OEMC_CLK0 — SDRAM clock 0.
OCLKOUT — Clock output pin.
-R — Function reserved.
-R — Function reserved.
I/O SD_CLK — SD/MMC card clock.
OEMC_CLK01 — SDRAM clock 0 and clock 1
combined.
I/O SSP1_SCK — Serial clock for SSP1.
IENET_TX_CLK (ENET_REF_CLK) — Ethernet
Transmit Clock (MII interface) or Ethernet Reference
Clock (RMII interface).
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 60 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
CLK1 T10 x - - - - [5] O;
PU OEMC_CLK1 — SDRAM clock 1.
OCLKOUT — Clock output pin.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
OCGU_OUT0 — CGU spare clock output 0.
-R — Function reserved.
OI2S1_TX_MCLK — I2S1 transmit master clock.
CLK2 D14 x K6 141 99 68 [5] O;
PU OEMC_CLK3 — SDRAM clock 3.
OCLKOUT — Clock output pin.
-R — Function reserved.
-R — Function reserved.
I/O SD_CLK — SD/MMC card clock.
OEMC_CLK23 — SDRAM clock 2 and clock 3
combined.
OI2S0_TX_MCLK — I2S transmit master clock.
I/O I2S1_RX_SCK — Receive Clock. It is driven by the
master and received by the slave. Corresponds to the
signal SCK in the I2S-bus specification.
CLK3 P12 x - - - - [5] O;
PU OEMC_CLK2 — SDRAM clock 2.
OCLKOUT — Clock output pin.
-R — Function reserved.
-R — Function reserved.
-R — Function reserved.
OCGU_OUT1 — CGU spare clock output 1.
-R — Function reserved.
I/O I2S1_RX_SCK — Receive Clock. It is driven by the
master and received by the slave. Corresponds to the
signal SCK in the I2S-bus specification.
Debug pins
DBGEN L4 x A6 41 28 18 [3] I I JTAG interface control signal. Also used for boundary
scan.
TCK/SWDCLK J5 x H2 38 27 17 [3] I; F I Test Clock for JTAG interface (default) or Serial Wire
(SW) clock.
TRST M4 x B4 42 29 19 [3] I; PU I Test Reset for JTAG interface.
TMS/SWDIO K6 x C4 44 30 20 [3] I; PU I Test Mode Select for JTAG interface (default) or SW
debug data input/output.
TDO/SWO K5 x H3 46 31 21 [3] O O Test Data Out fo r JT AG interface (d efault) or SW trace
output.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 61 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
TDI J4 x G3 35 26 16 [3] I; PU I Test Data In for JTAG interface.
USB0 pins
USB0_DP F2 x E1 26 18 9 [7] - I/O USB0 bidirectional D+ line.
USB0_DM G2 x E2 28 20 11 [7] - I/O USB0 bidirectional D line.
USB0_VBUS F1 x E3 29 21 12 [7]
[8] - I/O VBUS pin (power on USB cable). This pin includes an
internal pull-down resistor of 64 k (typical) 16 k.
USB0_ID H2 x F1 30 22 13 [9] - I Indicates to the transceiver whether connected as an
A-device (USB0_ID LOW) or B-device (USB0_ID
HIGH). For OTG this pin has an internal pull-up
resistor.
USB0_RREF H1 x F3 32 24 15 [9] - 12.0 k (accuracy 1 %) on-board resistor to ground
for current reference.
USB1 pins
USB1_DP F12 x E9 129 89 59 [10] - I/O USB1 bidirectional D+ line.
USB1_DM G12 x E10 130 90 60 [10] - I/O USB1 bidirectional D line.
I2C-bus pins
I2C0_SCL L15 x D6 132 92 62 [11] I; F I/O I2C clock input/output. Open-drain output (for I2C-bus
compliance).
I2C0_SDA L16 x E6 133 93 63 [11] I; F I/O I2C data input/output. Open-drain output (for I2C-bus
compliance).
Reset and wake-up pins
RESET D9 x B6 185 128 91 [12] I; IA I Ext ernal reset input: A LOW on this pin resets the
device, causing I/O ports and peripherals to take on
their default states, and processor execution to begin
at address 0.
WAKEUP0 A9 x A4 187 130 93 [12] I; IA I External wake-up input; can raise an interrupt and
can cause wake-up from any of the low power modes.
WAKEUP1 A10 x - - - - [12] I; IA I External wake-up input; can raise an interrupt and
can cause wake-up from any of the low power modes.
WAKEUP2 C9 x - - - - [12] I; IA I External wake-up input; can raise an interrupt and
can cause wake-up from any of the low power modes.
WAKEUP3 D8 x - - - - [12] I; IA I External wake-up input; can raise an interrupt and
can cause wake-up from any of the low power modes.
ADC pins
ADC0_0/
ADC1_0/DAC E3 x A2 8 6 4 [9] I; IA I ADC input channel 0. Shared between 10-bit ADC0/1
and DAC.
ADC0_1/
ADC1_1 C3 x A1 4 2 1 [9] I; IA I ADC input channel 1. Shared between 10-bit ADC0/1.
ADC0_2/
ADC1_2 A4 x B3 206 143 99 [9] I; IA I ADC input channel 2. Shared between 10-bit ADC0/1.
ADC0_3/
ADC1_3 B5 x A3 200 139 96 [9] I; IA I ADC input channel 3. Shared between 10-bit ADC0/1.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 62 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
ADC0_4/
ADC1_4 C6 x - 199 138 - [9] I; IA I ADC input channel 4. Shared between 10-bit ADC0/1.
ADC0_5/
ADC1_5 B3 x - 208 144 - [9] I; IA I ADC input channel 5. Shared between 10-bit ADC0/1.
ADC0_6/
ADC1_6 A5 x - 204 142 - [9] I; IA I ADC input channel 6. Shared between 10-bit ADC0/1.
ADC0_7/
ADC1_7 C5 x - 197 136 - [9] I; IA I ADC input channel 7. Shared between 10-bit ADC0/1.
RTC
RTC_ALARM A11 x C3 186 129 92 [12] - O RTC controlled output.
RTCX1 A8 x A5 182 125 88 [9] - I Input to the RTC 32 kHz ultra-low power oscillator
circuit.
RTCX2 B8 x B5 183 126 89 [9] - O Output from the RTC 32 kHz ultra-low power
oscillator circuit.
Crystal oscillator pins
XTAL1 D1 x B1 18 12 5 [9] - I Input to the oscillator circuit and internal clock
generator circuits.
XTAL2 E1 x C1 19 13 6 [9] - O Output from the oscillator amplifier.
Power and ground pins
USB0_VDDA
3V3_DRIVER F3 x D1 24 16 7 - - Separate analog 3.3 V power supply for driver.
USB0
_VDDA3V3 G3 x D2 25 17 8 - - USB 3.3 V separate power supply voltage.
USB0_VSSA
_TERM H3 x D3 27 19 10 - - Dedicated analog ground for clean reference for
termination resistors.
USB0_VSSA
_REF G1 x F2 31 23 14 - - Dedicated clean analog ground for generation of
reference currents and voltages.
VDDA B4 x B 2 198 137 95 - - Analog power supply and ADC reference voltage.
VBAT B10 x C5 184 127 90 - - RTC power supply: 3.3 V on this pi n supplies power
to the RTC.
VDDREG F10,
F9,
L8,
L7
xE4,
E5,
F4
135
,
188
,
195
,
82,
33
94,
131,
59,
25
- - Main regulator power supply. Tie the VDDREG and
VDDIO pins to a comm on power suppl y to ensure the
same ramp-up time for both supply voltages.
VPP E8 - - - - - [13] - - OTP programming voltage.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 63 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
[1] x = available; - = not pinned out.
[2] I = input, O = output, IA = inactive; PU = pull-up enabled (weak pull-up resistor pulls up pin to VDD(IO)); F = floating; Reset state reflects
the pin state at reset without boot code operation.
VDDIO D7,
E12,
F7,
F8,
G10,
H10,
J6,
J7,
K7,
L9,
L10,
N7,
N13
x F10,
K5 6,
52,
57,
102
,
110
,
155
,
160
,
202
5,
36,
41,
71,
77,
107,
111,
141
-[13] - - I/O power supply. T ie the VDDREG and VDDIO pins
to a common power supply to ensure the same
ramp-up time for both supply voltages.
VDD - - - - - 3,
24,
27,
49,
52,
74,
77,
97
Power supply for main regulator, I/O, and OTP.
VSS G9,
H7,
J10,
J11,
K8
x- -- 2,
26,
51,
76
[14]
[15] - - Ground.
VSSIO C4,
D13,
G6,
G7,
G8,
H8,
H9,
J8,
J9,
K9,
K10,
M13,
P7,
P13
xC8,
D4,
D5,
G8,
J3,
J6
5,
56,
109
,
157
4,
40,
76,
109
-[14]
[15] - - Ground.
VSSA B2 x C2 196 135 94 - - Analog ground.
Not connected
-B9-------n.c.
Table 3. Pin description …continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts. See Table 2.
Symbol
LBGA256
TFBGA180[1]
TFBGA100
LQFP208[1]
LQFP144
LQFP100[1]
Reset state
[2]
Type
Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 64 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
[3] 5 V tolerant pad with 15 ns glitch filter (5 V tolerant if VDD(IO) present; if VDD(IO) not present, do not exceed 3.3 V); provides digital I/O
functions with TTL levels and hysteresis; normal drive strength.
[4] 5 V tolerant pad with 15 ns glitch filter(5 V tolerant if VDD(IO) present; if VDD(IO) not present, do not exceed 3.3 V); provides digital I/O
functions with TTL levels, and hysteresis; high dr ive strength.
[5] 5 V tolerant pad with 15 ns glitch filter(5 V tolerant if VDD(IO) present; if VDD(IO) not present, do not exceed 3.3 V); provides high-speed
digital I/O functions with TTL levels and hysteresis.
[6] 5 V tolerant pad providing digital I/O functions (with TTL levels and hysteresis) and analog input or output (5 V tolerant if VDD(IO) present;
if VDD(IO) not present, do not exceed 3.3 V). When configured as a ADC input or DAC output, the pin is not 5 V tolerant and the digital
section of the pad must be disabled by setting the pin to an input function and disabling the pull-up resistor through the pin’s SFSP
register.
[7] 5 V tolerant transparent analog pad.
[8] For maximum load CL = 6.5 F and maximum resistance Rpd = 80 k, the VBUS signal takes about 2 s to fall from VBUS = 5 V to VBUS
= 0.2 V when it is no longer driven.
[9] Transparent analog pad. Not 5 V tolerant.
[10] Pad provides USB functions 5 V tolerant if VDD(IO) present; if VDD(IO) not present, do not exceed 3.3 V. It is designed in accordance with
the USB specification, revision 2.0 (Full-speed and Low-speed mode only). This pad is not 5 V tolerant.
[11] Open-drain 5 V tolerant digital I/O pad, compatible with I2C-bus Fast Mode Plus specification. This pad requires an external pull-up to
provide output functionality. When power is switched off, this pin connected to the I2C-bus is floating and does not disturb the I2C lines.
[12] 5 V tolerant pad with 20 ns glitch filter; provides digital I/O functions with open-drain output with weak pull-up resistor and hysteresis.
[13] On the TFBGA100 and LQFP208 packages, VPP is internally connected to VDDIO.
[14] On the LQFP144 package, VSSIO and VSS are connected to a common ground plane.
[15] On the TFBGA100 and LQFP100/208 packages, VSS is internally connected to VSSIO.
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 65 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
7. Functional description
7.1 Architectural overview
The ARM Cortex-M4 includes three AHB-Lite buses: the system bus, the I-CODE bus,
and the D-code bus. The I-CODE and D-code core buses allow for concurrent code and
data accesses from different slave ports.
The LPC4350/30/20/10 use a multi-layer AHB matrix to connect the ARM Cortex-M4
buses and othe r bu s ma st er s to perip he ra ls in a flex ible ma nn er that op tim ize s
performance by allowing peripherals that are on different slaves ports of the matrix to be
accessed simultaneously by different bus masters.
An ARM Cortex-M0 co-processor is included in the LPC4350/30/20/10, capable of
off-lo ading the main ARM Cortex-M4 application pr ocessor. Most peripheral interrupt s are
connected to both processors. The processors communicate with each other via an
interprocessor communication protocol.
7.2 ARM Cortex-M4 processor
The ARM Cortex-M4 CPU incorporates a 3-stage pipeline, uses a Harvard architecture
with separate local instruction and dat a buses as well as a third bus for peripherals, and
includes an internal prefetch unit that supports speculative branching. The ARM
Cortex-M4 supp or ts single -cy cle dig ital signal processing and SIMD instructions. A
hardware floating-point processor is integrated in the core. The processor includes a
NVIC with up to 53 interrupts.
7.3 ARM Cortex-M0 co-processor
The ARM Cortex-M0 is a general purpose, 32-bit microprocessor, which offers high
performance and very low power consumption. The ARM Co rtex-M0 co -proce ssor uses a
3-stage pipeline von Neumann architecture and a small but powerful instruction set
providing high-end processing hardware. The co-processor incorporates a NVIC with 32
interrupts.
7.4 Interprocessor communication
The ARM Cortex-M4 and ARM Cortex-M0 interprocessor communication is based on
using shared SRAM as mailbox and one processor raising an interrupt on the other
processor's NVIC, for example after it has delivered a new message in the mailbox. The
receiving processor can reply by raising an interrupt on the sending processor's NVIC to
acknowledge the message.
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 66 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
7.5 AHB multilayer matrix
7.6 Nested Vectored Interrupt Controller (NVIC)
The NVIC is an integral p art of the Cortex-M4. The tight co upling to the CPU allows for low
interrupt latency and efficient processing of late arriving interrupts.
The ARM Cortex-M0 co-processor has its own NVIC with 32 vectored interrupts. Most
peripheral interrupts are shared between the Cortex-M 0 and Cortex-M4 NVICs.
7.6.1 Features
Controls system exceptions and peripheral interrupts.
In the LPC4350/30/20/10, the Cortex-M4 NVIC supports up to 53 vectored interrupts.
8 programmable interrupt priority levels with hardware priority level masking.
Relocatable vector table.
Non-Maskable Interrupt (NMI).
Fig 8. AHB multilaye r matrix master and slave connections
ARM
CORTEX-M4
TEST/DEBUG
INTERFACE
ARM
CORTEX-M0
TEST/DEBUG
INTERFACE
DMA ETHERNET USB1USB0 LCD SD/
MMC
EXTERNAL
MEMORY
CONTROLLER
APB, RTC
DOMAIN
PERIPHERALS
HIGH-SPEED PHY
32 kB AHB SRAM
16 kB + 16 kB
AHB SRAM
64 kB ROM
128 kB LOCAL SRAM
72 kB LOCAL SRAM
System
bus
I-
code
bus
D-
code
bus
masters
slaves
01
AHB MULTILAYER MATRIX
= master-slave connection
AHB PERIPHERALS
REGISTER
INTERFACES
002aaf873
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 67 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
Software interrupt generation.
7.6.2 Interrupt sources
Each peripheral devi ce has one interrupt line con nected to the NVIC but may have several
interrupt flags. Individual interrupt flags may also represent more than one interrupt
source.
7.7 Event router
The event router combines various internal signals, interrupts, and the external interrupt
pins (W AKEUP[3:0]) to create an inte rrupt in the NVIC if enable d and to create a wake-up
signal to the ARM core and the CCU for wa king up fr om Sleep, Deep -sleep, Power- down,
and Deep power-down modes. Individual events can be configured as edge or level
sensitive and can be enabled or disabled in the event router. The event router can be
battery powered.
The following events if enabled in the event router can create a wake-up signal and/or an
interrupt:
External pins WAKEUP0/1/2/3 and RESET
Alarm timer, RTC, WWDT, BOD interrupts
C_CAN and QEI interrupts
Ethernet, USB0, USB1 signals
Selected outputs of combined timers (SCT and timer0/1/3)
7.8 Global Input Multiplexer Array (GIMA)
The GIMA allows to route signals to event-driven peripheral targets like the SCT, timers,
event router, or the ADCs.
7.8.1 Features
Single selection of a source.
Signal inversion.
Can capture a pulse if the input event source is faster than the target clock.
Synchronization of input event and target clock.
Single-cycle pulse generation for target.
7.9 System Tick timer (SysTick)
The ARM Cortex-M4 includes a system tick timer (SYSTICK) that is intended to generate
a dedicated SYSTICK exception at a 10 ms interval.
7.10 On-chip static RAM
The LPC4350/30/20/10 support up to 200 kB local SRAM and an additional 64 kB AHB
SRAM with separate bus master access for higher throughput and individual power
control for low power operation.
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 68 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
7.11 In-System Programming (ISP)
In-System programming (ISP) is programming or reprogramming the on-chip SRAM
memory, using the boot loader software and the USART0 serial port. This can be done
when the part resides in the end-user board. ISP allows to load data into on-chip SRAM
and execute code from on-chip SRAM.
7.12 Boot ROM
The internal ROM memory is used to store the boot code of the LPC4350/30/20/10. After
a reset, the ARM processor will start its code execution from this memory.
The boot ROM memory includes the following features:
ROM memory size is 64 kB.
Supports booting from UART interfaces and external static memory such as NOR
flash, and SPI flash.
Includes API for OTP programming.
Includes a flexible USB device stack that supports Human Interfa ce Devic e (HI D),
Mass Storage Class (MSC), and Device Firmware Upgrade (DFU) drivers.
AES capable parts also support:
CMAC authentication on the boot image.
Secure booting from an encrypted image. In development mode booting from a plain
text image is possible. Development mode is terminated by programming the AES
key.
API for AES programming.
Several boot modes are available depending on the values of the OTP bits BOOT_SRC. If
the OTP memory is not programmed or the BOOT_SRC bits are all zero, the boot mode is
determined by the states of the boot pins P2_9, P2_8, P1_2, and P1_1.
Table 4. Boot mode when OTP BOOT_SRC bits are programmed
Boot mode BOOT_SRC
bit 3 BOOT_SRC
bit 2 BOOT_SRC
bit 1 BOOT_SRC
bit 0 Description
Pin state 0 0 0 0 Boot source is defined by the reset state of P1_1,
P1_2, P2_8 pins , an d P2 _9 . Se e Table 5.
USART0 0 0 0 1 Boot from device connected to USART0 using pins
P2_0 and P2_1.
SPIFI 0 0 1 0 Boot from Quad SPI flash connected to the SPIFI
interface using pins P3_3 to P3_8.
EMC 8-bit 0 0 1 1 B oot from external static memory (such as NOR
flash) using CS0 and an 8-bit data bus.
EMC 16-bit 0 1 0 0 Boot from external static memory (such as NOR
flash) using CS0 and a 16-bit data bus.
EMC 32-bit 0 1 0 1 Boot from external static memory (such as NOR
flash) using CS0 and a 32-bit data bus.
USB0 0 1 1 0 Boot from USB0.
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 69 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
[1] The boot loader programs the appropriate pin function at reset to boot using either SSP0 or SPIFI.
[1] The boot loader programs the appropriate pin function at reset to boot using either SSP0 of SPIFI.
7.13 Memory mapping
The memory map shown in Figure 9 and Figure 10 is global to both the Cortex-M4 and
the Cortex-M0 processors and all SRAM is shared between both processors. Each
processor uses its own ARM private bus memory map for the NVIC and other system
functions.
USB1 0 1 1 1 Boot from USB1.
SPI (SSP) 1 0 0 0 Boo t fro m SPI flash connected to the SSP0
interface on P3_3 (fu nction SSP0_SCK), P3_6
(function SSP0_MISO), P3_7 (function
SSP0_MOSI), and P3_8 (function SSP0_SSEL)[1].
USART3 1 0 0 1 Boot from device connected to USART3 using pins
P2_3 and P2_4.
Table 4. Boot mode when OTP BOOT_SRC bits are programmed …continued
Boot mode BOOT_SRC
bit 3 BOOT_SRC
bit 2 BOOT_SRC
bit 1 BOOT_SRC
bit 0 Description
Table 5. Boot mode when OPT BOOT_SRC bits are zero
Boot mode Pins Description
P2_9 P2_8 P1_2 P1_1
USART0 LOW LOW LOW LOW Boot from device connected to USART0 using pins
P2_0 and P2_1.
SPIFI LOW LOW LOW HIGH Boot from Quad SPI flash conn ected to the SPIFI
interface on P3_3 to P3_8[1].
EMC 8-bit LOW LOW HIGH LOW Boot from external static memory (such as NOR
flash) using CS0 and an 8-bit data bus.
EMC 16-bit LOW LOW HIGH HIGH Boot from external static memory (such as NOR
flash) using CS0 and a 16-bit data bus.
EMC 32-bit LOW HIGH LOW LOW Boot from external static memory (such as NOR
flash) using CS0 and a 32-bit data bus.
USB0 LOW HIGH LOW HIGH Boot from USB0
USB1 LOW HIGH HIGH LOW Boot from USB1.
SPI (SSP) LOW HIGH HIGH HIGH Boot from SPI flash connected to the SSP0
interface on P3_3 (function SSP0_SCK), P3_6
(function SSP0_MISO), P3_7 (function
SSP0_MOSI), and P3_8 (function SSP0_SSEL)[1].
USART3 HIGH LOW LOW LOW Boot from device connected to USART3 using pins
P2_3 and P2_4.
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 70 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
Fig 9. LPC4350/30/20/10 Memory mapping (overview)
reserved
peripheral bit band alias region
reserved
reserved
high-speed GPIO
reserved
0x0000 0000
0 GB
1 GB
4 GB
0x2001 0000
0x2200 0000
0x2400 0000
0x2800 0000
0x1000 0000
0x3000 0000
0x4000 0000
0x4001 2000
0x4004 0000
0x4005 0000
0x4010 0000
0x4400 0000
0x6000 0000
AHB peripherals
APB peripherals #0
APB peripherals #1
reserved
reserved
reserved
RTC domain peripherals
0x4006 0000
0x4008 0000
0x4009 0000
0x400A 0000
0x400B 0000
0x400C 0000
0x400D 0000
0x400E 0000
0x400F 0000
0x400F 1000
0x400F 2000
0x400F 4000
0x400F 8000
clocking/reset peripherals
APB peripherals #2
APB peripherals #3
0x2000 8000
16 kB AHB SRAM (LPC4350/30)
16 kB AHB SRAM (LPC4350/30/20/10)
0x2000 C000
16 kB AHB SRAM (LPC4350/30)
16 kB AHB SRAM (LPC4350/30/20/10)
SGPIO
SPI
0x4010 1000
0x4010 2000
0x4200 0000
reserved
local SRAM/
external static memory banks
0x2000 0000
0x2000 4000
128 MB dynamic external memory DYCS0
256 MB dynamic external memory DYCS1
256 MB dynamic external memory DYCS2
256 MB dynamic external memory DYCS3 0x7000 0000
0x8000 0000
0x8800 0000
0xE000 0000
256 MB shadow area
LPC4350/30/20/10
0x1000 0000
0x1002 0000
0x1008 0000
0x1008 A000
0x1009 2000
0x1040 0000
0x1041 0000
0x1C00 0000
0x1D00 0000
reserved
reserved
32 MB AHB SRAM bit banding
reserved
reserved
reserved
0xE010 0000
0xFFFF FFFF
reserved
SPIFI data
ARM private bus
reserved
0x1001 8000 32 kB local SRAM (LPC4350/30/20)
96 kB local SRAM
(LPC4350/30/20/10)
32 kB + 8 kB local SRAM
(LPC4350/30/20/10)
32 kB local SRAM
(LPC4350/30)
reserved
reserved
reserved
reserved
64 kB ROM
0x1400 0000
0x1800 0000
SPIFI data
0x1E00 0000
0x1F00 0000
0x2000 0000
16 MB static external memory CS3
16 MB static external memory CS2
16 MB static external memory CS1
16 MB static external memory CS0
002aaf774
xxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxx x x x xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxx xx xx xxxxx
xxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxx xxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxx x x
xxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxx
xxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxx xxx
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 71 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
Fig 10. LPC4350/30/20/10 Memory mapping (peripherals)
reserved
peripheral bit band alias region
high-speed GPIO
reserved
reserved
reserved
reserved
0x4000 0000
0x0000 0000
0x4001 2000
0x4004 0000
0x4005 0000
0x4010 0000
0x4400 0000
0x6000 0000
0xFFFF FFFF
AHB peripherals
SRAM memories
external memory banks
APB0 peripherals
APB1 peripherals
reserved
reserved
reserved
RTC domain peripherals
0x4006 0000
0x4008 0000
0x4009 0000
0x400A 0000
0x400B 0000
0x400C 0000
0x400D 0000
0x400E 0000
0x400F 0000
0x400F 1000
0x400F 2000
0x400F 4000
0x400F 8000
clocking/reset peripherals
APB2 peripherals
APB3 peripherals
SGPIO
SPI
0x4010 1000
0x4010 2000
0x4200 0000
reserved
external memories and
ARM private bus
APB2
peripherals
0x400C 1000
0x400C 2000
0x400C 3000
0x400C 4000
0x400C 6000
0x400C 8000
0x400C 7000
0x400C 5000
0x400C 0000 RI timer
USART2
USART3
timer2
timer3
SSP1
QEI
APB1
peripherals
0x400A 1000
0x400A 2000
0x400A 3000
0x400A 4000
0x400A 5000
0x400B 0000
0x400A 0000 motor control PWM
I2C0
I2S0
I2S1
C_CAN1
reserved
AHB
peripherals
0x4000 1000
0x4000 0000
SCT
0x4000 2000
0x4000 3000
0x4000 4000
0x4000 6000
0x4000 8000
0x4001 0000
0x4001 2000
0x4000 9000
0x4000 7000
0x4000 5000
DMA
SD/MMC
EMC
USB1
LCD
USB0
reserved
SPIFI
ethernet
reserved
0x4008 1000
0x4008 0000 WWDT
0x4008 2000
0x4008 3000
0x4008 4000
0x4008 6000
0x4008 A000
0x4008 7000
0x4008 8000
0x4008 9000
0x4008 5000
UART1 w/ modem
SSP0
timer0
timer1
SCU
GPIO interrupts
GPIO GROUP0 interrupt
GPIO GROUP1 interrupt
USART0
RTC domain
peripherals
0x4004 1000
0x4004 0000
alarm timer
0x4004 2000
0x4004 3000
0x4004 4000
0x4004 6000
0x4004 7000
0x4004 5000
power mode control
CREG
event router
OTP controller
reserved
reserved
RTC
backup registers
clocking
reset control
peripherals
0x4005 1000
0x4005 0000
CGU
0x4005 2000
0x4005 3000
0x4005 4000
0x4006 0000
CCU2
RGU
CCU1
LPC4350/30/20/10
002aaf775
reserved
reserved
APB3
peripherals
0x400E 1000
0x400E 2000
0x400E 3000
0x400E 4000
0x400F 0000
0x400E 5000
0x400E 0000 I2C1
DAC
C_CAN0
ADC0
ADC1
reserved
GIMA
APB0
peripherals
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 72 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
7.14 Security features
7.14.1 AES decryption engine
The hardware AES engine can decode data using the AES algorithm.
7.14.1.1 Features
Decoding of external flash data.
Secure storage of decryption keys.
Support for CMAC hash calculation to authenticate encrypted da ta.
Data is processed in little endian mode. This means that the first byte read from flash
is integrated into the AES codeword as least significant byte. The 16th byte read from
flash is the most significant byte of the first AES codeword.
AES engine performance of 1 byte/clock cycle.
Programmable through an on-chip API.
DMA transfers supp or te d th ro ug h the GPD M A.
7.14.2 One-Time Programmable (OTP) memory
The OTP provides 128 bit o f memory for genera l purpose use and two 128- bit non-volatile
memories to store AES keys or other custom data.
7.15 General Purpose I/O (GPIO)
The LPC4350/30/20/10 provide 8 GPIO ports with up to 31 GPIO pins each.
Device pins that are not connected to a specific peripheral function are controlled by the
GPIO registers. Pins may be dynamically configured as inputs or outputs. Separate
registers allow setting or clearing any number of outputs simultaneously. The value of the
output register may be read back as well as the current state of the port pins.
All GPIO pins default to inputs with pull-up resistors enabled on reset.
7.15.1 Features
Accelerated GPIO functions:
GPIO registers are located on the AHB so that the fastest possible I/O timing can
be achieved.
Mask registers allow treating sets of port bits as a group, leaving other bits
unchanged.
All GPIO registers are byte and half-word addressable.
Entire port value can be written in one instruction.
Bit-level set and clear r egisters allow a single instruction set or clear of any num ber of
bits in one port.
Direction control of individual bits.
All I/O default to inputs after reset.
Up to eight GPIO pins can be selected from all GPIO pins to create an edge- or
level-sensitive GPIO interrupt request (GPIO interrupts).
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 73 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
Two GPIO group interrupts can be triggered by any pin or pins in each port (GPIO
group0 and group1 interrupts).
7.16 Configurable digital peripherals
7.16.1 State Configurable Timer (SCT) subsystem
The SCT allows a wide vari et y of tim ing , cou n tin g, outp u t mo du lat ion , an d inp u t cap tu re
operations. The inputs and outputs of the SCT are shared with the capture and match
inputs/outputs of the 32-bit gen er al purp ose counter/ tim ers.
The SCT can be configured as two 16-bit counters or a unified 32-bit counter. In the
two-counter case, in addition to the counter value the following operational element s are
independent for each half:
State variable
Limit, halt, stop, and start conditions
Values of Match/Capture registers, plus reload or capture control values
In the two-counter case, the following operational elements are global to the SCT, but the
last three can use match conditions from either counter:
Clock selection
Inputs
Events
Outputs
Interrupts
7.16.1.1 Features
Two 16-bit counters or one 32-bit counter.
Counter(s) clocked by bus clock or selected input.
Up counter(s) or up-down counter(s).
State variable allows sequencing across multiple counter cycles.
Event combines input or output condition and/or counter match in a specified sta te.
Events control outputs and interrupts.
Selected event(s) can limit, halt, start, or stop a counter.
Supports:
8 inputs (one input connected internally)
16 outputs
16 match/capture registers
16 events
32 states
7.16.2 Serial GPIO (SGPIO)
The Serial GPIOs offer standard GPIO functionality enhanced with features to accelerate
serial stream processing.
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 74 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
7.16.2.1 Features
Each SGPIO input/output slice can be used to perform a serial to parallel or parallel to
serial data conversion.
16 SGPIO input/output slices each with a 32-bit FIFO that can shift the input value
from a pin or an output value to a pin with every cycle of a shift clock.
Each slice is double-buffered.
Interrupt is generated on a full FIFO, shift clock, or pattern match.
Slices can be concatenated to increase buffer size.
Each slice has a 32-bit pattern match filter.
7.17 AHB peripherals
7.17.1 General Purpose DMA (GPDMA)
The DMA controller allows peripheral-to memory, memory-to-peripheral,
peripheral- to -p erip he ra l, an d m em o ry- to -me mo ry transactions . Eac h DM A stre am
provides unidirectional serial DMA transfers for a single source and destination. For
example, a bidirectional port requires one stream for transmit and one for receives. The
source and destination areas can each be either a memory region or a peripheral for
master 1, but only memory for master 0.
7.17.1.1 Features
Eight DMA channels. Each channel can support an unidirectional transfer.
16 DMA request lines.
Single DMA and burst DMA request signals. Each peripheral connected to the DMA
Controller can assert either a burst DMA request or a single DMA request. The DMA
burst size is set by programming the DMA Controller.
Memory-to-memory, memory-to-peripheral, peripheral-to-memory, and
periphera l-to -p e riphe ra l tra ns fe rs ar e su pp or te d.
Scatter or gather DMA is supported through the use of linked lists. This means that
the source and destination areas do not have to occupy contiguous areas of memory.
Hardware DMA channel priority.
AHB slave DMA programming interface. The DMA Controller is programmed by
writing to the DMA control registers over the AHB slave interface.
Two AHB bus masters for transferring data. These interfaces transfer data when a
DMA request goes active. Master 1 can access memories and peripherals, master 0
can access memories only.
32-bit AHB master bus width.
Incrementing or non-incrementing addressing for source and destination.
Programmable DMA burst size. The DMA burst size can be programmed to more
efficiently transfer data.
Internal four-word FIFO per channel.
Supports 8, 16, and 32-bit wid e tra n sactions.
Big-endian and little-endian support. The DMA Controller defaults to little-endian
mode on reset.
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 75 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
An interrupt to the pr ocessor ca n be gene rate d on a DMA comp letion or when a DMA
error has occurred.
Raw interrupt status. The DMA error and DMA count raw interrupt status can be read
prior to masking.
7.17.2 SPI Flash Interface (SPIFI)
The SPI Flash Interface allows low-cost seria l flash memories to be conn ected to the ARM
Cortex-M4 processor with little per form a nce penalty compared to parallel flash de vic es
with higher pin count.
After a few commands configure the interface at startup, the enti re flash content is
accessible as normal memory using byte, halfword, and word accesses by the processor
and/or DMA channels. Erasure and programming are handled by simple sequences of
commands.
Many serial flash d evices use a half-duplex command-dr iven SPI protocol for device setup
and initialization and then move to a half-duplex, command-driven 4-bit protocol for
normal operation. Different serial flash vendors and devices accept or require different
commands and command formats. SPIFI provides sufficient flexibility to be compatible
with common flash devices and includes extensions to help insure compatibility with future
devices.
7.17.2.1 Features
Interfaces to serial flash memory in the main memory map.
Supports classic and 4-bit bidir ec tio na l seria l proto co l s.
Half-duplex protocol compatible with various vendors and devices.
Data rates of up to 40 MB per second.
Supports DMA access.
7.17.3 SD/MMC card interface
The SD/MMC card interface supports the following modes to control:
Secure Digital memory (SD version 3.0)
Secure Digital I/O (SDIO version 2.0)
Consumer Electronics Advanced Transport Architecture (CE-ATA version 1.1)
MultiMedia Cards (MMC version 4.4)
7.17.4 External Memory Controller (EMC)
The LPC4350/30/20/10 EMC is a Memory Controller peripheral offering support for
asynchronous static m emory devices such as RAM, ROM, and flash . In addition, it can be
used as an interface with off-chip memory-mapped devices and peripherals.
7.17.4.1 Features
Dynamic memory interface support including single data rate SDRAM.
Asynchronous static memory device support including RAM, ROM, and flash, with or
without asynchronous page mode.
Low transaction latency.
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 76 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
Read and write buffers to reduce latency and to improve performance.
8/16/32 data and 24 address lines wide static memor y support.
16 bit and 32 bit wide chip select SDRAM memory support.
Static memory features include:
Asynchronous page mode read
Programmable Wait States
Bus turnaround delay
Output enable and write enable delays
Extended wait
Four chip selects for synchronous memory and four chip select s for static memory
devices.
Power-saving modes dynamically control EMC_CKEOUT and EMC_CLK signals to
SDRAMs.
Dynamic memory self-refresh mode controlled by software.
Controller supports 2048 (A0 to A10) , 4096 (A0 to A11), and 8192 (A0 to A12) row
address synchronous memory parts. That is typical 512 MB, 256 MB, and 128 MB
parts, with 4, 8, 16, or 32 data bits per device.
Separate reset domains allow the for auto-refresh through a chip reset if desired.
Note: Synchronous static memory devices (synchronous burst mode) are not supported.
7.17.5 High-speed USB Host/Device/OTG interface (USB0)
Remark: The USB0 controller is available on parts LPC4350/30/20. See Table 2.
The USB OTG module allows the LPC4350/30/20/10 to connect directly to a USB Host
such as a PC (in device mode) or to a USB Device in host mode.
7.17.5.1 Features
Contains UTMI+ compliant transceiver (PHY).
Complies with Universal Serial Bus specification 2.0.
Complies with USB On-The-Go supplement.
Complies with Enhanced Host Controller Interface Specification.
Supports auto USB 2.0 mode disc overy.
Supports all high-speed USB-co mp lia nt per iph er a ls.
Supports all full-speed USB-compliant peripherals.
Supports software Host Negotiation Protocol (HNP) and Session Request Protocol
(SRP) for OTG perip h er als .
Supports inter ru pts.
This module has its own, integrated DMA engine.
USB interface electrical test software included in ROM USB stack.
7.17.6 High-speed USB Host/Device interface with ULPI (USB1)
Remark: The USB1 controller is available on parts LPC4350/30. See Table 2.
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 77 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
The USB1 interface can operate as a full-speed USB Host/Device interface or can
connect to an ext er nal ULPI PHY for Hi gh -s pe ed op erat ion .
7.17.6.1 Features
Complies with Universal Serial Bus specification 2.0.
Complies with Enhanced Host Controller Interface Specification.
Supports auto USB 2.0 mode disc overy.
Supports all high-speed USB- co mp lia nt per iph er a ls if conn ec te d to exte rn al UL PI
PHY.
Supports all full-speed USB-compliant peripherals.
Supports inter ru pts.
This module has its own, integrated DMA engine.
USB interface electrical test software included in ROM USB stack.
7.17.7 LCD controller
Remark: The LCD controller is available on the LPC4350 parts. See Table 2.
The LCD controller provides all of the necessary control signals to interface directly to a
variety of color and mono chro me LCD panels. Both ST N (sing l e and dua l panel) and TFT
panels can be oper ated. The disp lay resolu tion is se lect able a nd can be up to 1024 768
pixels. Several color modes are provided, up to a 24-bit true-color non-palettized mode.
An on-chip 512-byte color palette allows reducing bus utilization (i.e. memory size of the
displayed data) while still supporting a large number of colors.
The LCD interface includes its own DMA controller to allow it to operate independently of
the CPU and other sys te m fu nc tion s. A built-in FIFO acts as a buffer for display data,
providing flexibility for system timing. Hardware cursor support can further reduce the
amount of CPU time needed to operate the display.
7.17.7.1 Features
AHB master interface to access frame buffer.
Setup and control via a separate AHB slave interface.
Dual 16-deep programmable 64-bit wide FIFOs for buffering incoming display data.
Supports single and dual-panel monochrome Super Twisted Nematic (STN) displays
with 4-bit or 8-bit interfaces.
Supports single and dual-panel color STN displays.
Supports Thin Film Transistor (TFT) color displays.
Programmable display resolution including, but not limited to: 320 200, 320 240,
640 200, 640 240, 640 480, 800 600, and 1024 768.
Hardware cursor support for single-panel displays.
15 gray-level monochrome, 3375 color STN, and 32 K color palettized TFT support.
1, 2, or 4 bits-per-pixel (bpp) palettized displays for monochrome STN.
1, 2, 4, or 8 bpp palettized color displays for color STN and TFT.
16 bpp true-color non-palettized for color STN and TFT.
24 bpp true-color non-palettized for color TFT.
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 78 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
Programmable timing for different display panels.
256 entry, 16-bit palette RAM, arrang ed as a 12 8 32-bit RAM.
Frame, line, and pix el cloc k s ign als .
AC bias signal for STN, data enable signal for TFT panels.
Supports little and big-endian, and Windows CE data formats.
LCD panel clock may be generated from the peripheral clock, or from a clock input
pin.
7.17.8 Ethernet
Remark: The Ethernet peripheral is available on parts LPC4350/30. See Table 2.
7.17.8.1 Features
10/100 Mbit/s
TCP/IP hardware checksum
IP checksum
DMA support
Power management remote wake-up frame and magic packet detection
Supports both full-duple x an d half- du ple x op er a tion
Supports CSMA/CD Protocol for half-duplex operation.
Supports IEEE 802.3x flow control for full-duplex operation.
Optional forwarding of received pause control frames to th e us er applica tio n in
full-duplex operation.
Back-pressure support for half-duplex operation.
Automatic transmission of zero-quanta pause frame on deassertion of flow control
input in full-duplex operation.
Supports IEEE1588 time stamping and IEEE 1588 advanced time stamping (IEEE
1588-2008 v2).
7.18 Digital serial peripherals
7.18.1 UART1
The LPC4350/30/20/10 contain one UART with standard transmit and receive data lines,
UART1 also provides a full modem control handshake interface and support for
RS-485/9-bit mode allowing both software address detection and automatic address
detection using 9-bit mode.
UART1 includ es a fractional baud r ate generator. S t andard baud rates such as 115200 Bd
can be achieved with an y cry s tal frequen cy ab ov e 2 MHz.
7.18.1.1 Features
Maximum UART data bit rate of 8 MBit/s.
16 B Receive and Transmit FIFOs.
Register locations conform to 16C550 industry standard.
Receiver FIFO trigger points at 1 B, 4 B, 8 B, and 14 B.
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 79 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
Built-in fractional baud rate generator covering wide range of baud rates without a
need for external crystals of particular values.
Auto baud capabilities and FIFO control mechanism that enables software flow
control implementation.
Equipped with standard modem interface signals. This module also provides full
support for hardware flow control.
Support for RS-4 85 /9 -b it/EIA-485 mode (UART1).
DMA support.
7.18.2 USART0/2/3
The LPC4350/30/20/10 contain three USARTs. In addition to standard transmit and
receive data lines, the USARTs support a synchronous mode.
The USARTs include a fractional baud rate generator. Standard baud rates such as
115200 Bd can be achieved with any crystal frequency above 2 MHz.
7.18.2.1 Features
Maximum UART data bit rate of 8 MBit/s.
16 B Receive and Transmit FIFOs.
Register locations conform to 16C550 industry standard.
Receiver FIFO trigger points at 1 B, 4 B, 8 B, and 14 B.
Built-in fractional baud rate generator covering wide range of baud rates without a
need for external crystals of particular values.
Auto baud capabilities and FIFO control mechanism that enables software flow
control implementation.
Support for RS-4 85 /9-bit/EIA-485 mode.
USART3 includes an IrDA mode to support infrared communication.
All USARTs have DMA support.
Support for synchronous mode at a data bit rate of up to 8 Mbit/s.
Smart card mode conforming to ISO7816 specification
7.18.3 SPI serial I/O controller
The LPC4350/30/20/10 contain one SPI controller. SPI is a full duplex serial interface
designed to handle multiple masters and slaves connected to a given bus. Only a single
master and a single slave can communicate on the interface during a given data transfer.
During a data transfer the master always sends 8 bits to 16 bits of data to the slave, and
the slave always sends 8 bits to 16 bits of data to the master.
7.18.3.1 Features
Maximum SPI data bit rate <tbd>
Compliant with SPI specification
Synchronous, serial, full duplex communication
Combined SPI master and slave
Maximum data bit rate of one eighth of the input clock rate
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 80 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
8 bits to 16 bits per transfer
7.18.4 SSP serial I/O controller
Remark: The LPC4350/30/20/10 contain two SSP controllers.
The SSP controller is capable of operation on a SPI, 4-wire SSI, or Microwire bus. It can
interact with multiple masters and slaves on the bus. Only a single mas te r an d a sing le
slave can communicate on the bus during a given data transfer. The SSP supports full
duplex transfers, with frames of 4 bits to 16 bits of data flowing from the master to the
slave and from the slave to the master. In practice, often only one of these data flows
carries meaningful data.
7.18.4.1 Features
Maximum SSP speed of <tbd> Mbit/s (master) or <tbd> Mbit/s (slave)
Compatible with Motorola SPI, 4-wire Texas Instruments SSI, and National
Semiconductor Microwire buses
Synchronous serial communication
Master or slave operation
8-frame FIFOs for both transmit and receive
4-bit to 16-bit frame
DMA transfers supp or te d by GPDM A
7.18.5 I2C-bus interface
Remark: The LPC4350/30/20/10 each contain two I2C-bus interfaces.
The I2C-bus is bidirectional for inter-IC control using only two wires: a Serial Clock line
(SCL) and a Serial Data line (SDA). Each device is recognized by a unique address and
can operate as either a r eceiver-o nly device ( e.g., an LCD driver) or a tra nsmitter with the
capability to both receive and send information (such as memory). Transmitters and/or
receivers can oper ate in eithe r master or sl ave mo de, dependin g on wheth er the chip has
to initiate a data transfer or is only addressed. The I2C is a multi-master bu s and ca n be
controlled by more than one bus master connected to it.
7.18.5.1 Features
I2C0 is a standard I2C compliant bus interface with open-drain pins. I2C0 also
supports Fast mode plus with bit rates up to 1 Mbit/s.
I2C1 uses standard I/O pins with bit rates of up to 400 kbit/s (Fast I2C-bus).
Easy to configure as master, slave, or master/slave.
Programmable clocks allow versatile rate control.
Bidirectional data transfer between masters and slaves.
Multi-master bus (no central master).
Arbitration between simultaneously transmitting masters without corruption of serial
data on the bus.
Serial clock synchronization allows devices with different bit rates to communicate via
one serial bus.
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 81 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
Serial clock synchronization can be used as a handshake mech anism to suspend and
resume serial transfer.
The I2C-bus can be used for test and diagnostic purposes.
All I2C-bus controllers support multiple address recognition and a bus monitor mode.
7.18.6 I2S interface
Remark: The LPC4350/30/20/10 each contain two I2S-bus interfaces.
The I2S-bus provides a standard communication interface for digital audio applications.
The I2S-bus specification defines a 3-wire serial bus using one data line, one clock line,
and one word select signal. The basic I2S-bus connection has one master, which is
always the master, and one slave. The I2S-bus interface provide s a separate transmit and
receive channel, each of which can operate as either a master or a slave.
7.18.6.1 Features
Both I2S interfaces have sep arate input/output channels, ea ch of which can operate in
master or slave mode.
Capable of handling 8-bit, 16-bit, and 32-bit word sizes.
Mono and stereo audio data supported.
The sampling frequency can range from 16 kHz to 192 kHz (16, 22.05, 32, 44.1, 48,
96, 192) kHz.
Support for an aud io ma st er clock.
Configurable word select period in master mode (separately for I2S-bus input and
output).
Two 8-word FIFO data buffers are provided, one for transmit and one for receive.
Generates interrupt requests when buffer levels cross a programmable boundary.
Two DMA requests for each I2S interface, controlled by programmable buffer levels.
These are connected to the GPDMA block.
Controls include reset, stop and mute options separa tely for I2S-bus input and I2S-bus
output.
7.18.7 C_CAN
Remark: The LPC4350/30/20/10 each contain two C_CAN controllers.
Controller Area Network (CAN) is the definition of a high performance communication
protocol for seri al data communication. The C_ CAN controller is desig ned to provide a full
implement ation of the CAN protocol according to the CAN Specification Version 2.0B. The
C_CAN controller allows to build powerful local networks with low-cost multiplex wiring by
supporting distributed real-time control with a very high level of reliability.
7.18.7.1 Features
Conforms to protocol version 2.0 parts A and B.
Supports bit rate of up to 1 Mbit/s.
Supports 32 Message Objects.
Each Message Object has its own identifier mask.
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 82 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
Provides programmable FIFO mode (concatenation of Message Objects).
Provides maskable interrupts.
Supports Disabled Automatic Retransmission (DAR) mode for time-triggered CAN
applications.
Provides programmable loop-back mode for self-test operation.
7.19 Counter/timers and motor control
7.19.1 General purpose 32-bit timers/external event counters
The LPC4350/30/20/10 include four 32-bit timer/counters. The timer/counter is designed
to count cycles of the system derived clock or an externally-supplied clock. It can
optionally generate interrupts , generate timed DMA requests, or perform other actions at
specified timer values, based on four match registers. Each timer/counter also includes
two capture inputs to trap the timer value when an input signal transitions, optionally
generating an interrupt.
7.19.1.1 Features
A 32-bit timer/counter with a programmable 32-bit prescaler.
Counter or timer op er a tion .
Two 32-bit capture channels per timer, that can take a snapshot of the timer value
when an input signal transitions. A capture event may also generate an interrupt.
Four 32-bit matc h re gist er s tha t allo w:
Continuous operation with optional interrupt generation on match.
Stop timer on match with optional interrupt generation.
Reset timer on match with optional interrupt generation.
Up to four external outputs corresponding to match registers, with the following
capabilities:
Set LOW on match.
Set HIGH on match.
Toggle on match.
Do nothing on match.
Up to two match registers can be used to generate timed DMA requests.
7.19.2 Motor control PWM
The motor control PWM is a specialized PWM supporting 3-phase motors and other
combinations. Feedback inputs ar e provided to automatically sense rotor position and use
that information to ramp sp eed up or down. An abort input is also provided that causes the
PWM to immediately release all motor drive outputs. At the same time, the motor control
PWM is highly configurable for other generalized timing, counting, capture, and compare
applications.
7.19.3 Quadrature Encoder Interface (QEI)
A quadrature encoder, also known as a 2-channel incremental encoder, converts angular
displacement into two pulse signals. By monitoring both the number of pulses and the
relative phase of the two sign als, th e use r can track the position, direction of rot a tio n, and
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 83 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
velocity. In addition, a third channel, or index signal, can be used to reset the position
counter. The quadrature encoder interface decodes the digital pulses from a quadrature
encoder wheel to integrate position over time and determine direction of rotation. In
addition, the QEI can capture the velocity of the encoder wheel.
7.19.3.1 Features
Tr acks encoder position.
Increments/decrements depending on direction.
Programmable for 2 or 4 position counting.
Velocity capture using built-in timer.
Velocity compare function with “less than” interrupt.
Uses 32-bit regis ter s for po sitio n an d ve loc ity.
Three position co mpare registers with interrup ts.
Index counter for revolution counting.
Index compare registe r w ith int er ru p ts.
Can combine index and position interrupts to produce an interrupt for whole and
partial revolution displacement.
Digital filter with programmable delays for encoder input signals.
Can accept decoded signal inputs (clk and direction).
7.19.4 Repetitive Interrupt (RI) timer
The repetitive interrupt timer provides a free-running 32-bit counter which is compared to
a selectable value, generating an interrupt when a match occurs. Any bits of the
timer/compare can be masked such that they do not contribute to the match detection.
The repetitive interrupt timer can be used to create an interrupt that repeats at
predetermined intervals.
7.19.4.1 Features
32-bit counter. Counter can be free-running or be reset by a generated interrupt.
32-bit compare value.
32-bit compare mask. An interrupt is generated when the counter value equals the
compare value, after masking. This allows for combinations not possible with a simple
compare.
7.19.5 Windowed WatchDog Timer (WWDT)
The purpose of the watchdog is to reset the controller if software fails to periodically
service it within a programmable time window.
7.19.5.1 Features
Internally resets chip if not periodically reloaded during the programmable time-out
period.
Optional windowed operation requires reload to occur between a minimum and
maximum time period, both programmable.
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 84 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
Optional warning interrupt can be generated at a programmable time prior to
watchdog time-out.
Enabled by soft ware but requires a har dware reset or a watchdog reset/interrupt to be
disabled.
Incorrect feed sequence causes reset or interrupt if enabled.
Flag to indicate watchdog reset.
Programmable 24-bit timer with internal prescaler.
Selectable time period from (Tcy(WDCLK) 256 4) to (Tcy(WDCLK) 224 4) in
multiples of Tcy(WDCLK) 4.
7.20 Analog peripherals
7.20.1 Analog-to-Digital Converter (ADC0/1)
7.20.1.1 Features
10-bit successive approximation analog to digital converter.
Input multiplexing among 8 pins.
Power-down mode.
Measuremen t ra ng e 0 to VDDA .
Sampling frequency up to 400 kSamples/s.
Burst conversion mode for single or multiple inputs.
Optional conversion on transition on ADCTRIG0 or ADCTRIG1 pins, combined timer
outputs 8 or 15, or the PWM output MCOA2.
Individual result registers for each A/D channel to reduce interrupt overhead.
DMA support.
7.20.2 Digital-to-Analog Converter (DAC)
7.20.2.1 Features
10-bit resolution
Monotonic by design (resistor string architecture)
Controllable conversion speed
Low power consum ption
7.21 Peripherals in the RTC power domain
7.21.1 RTC
The Real Time Clock (R TC) is a set of co unters for measuring ti me when system power is
on, and optionally when it is off. It uses very little power when its registers are not being
accessed by the CPU, especially reduced power modes. The RTC is clocked by a
separate 32 kHz oscillator that produces a 1 Hz internal time reference. The RTC is
powered by its own power supply pin, VBAT.
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 85 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
7.21.1.1 Features
Measures the passage of time to maintain a calendar and clock. Provides seconds,
minutes, hours, day of month, month, year, day of week, and day of year.
Ultra-low power design to support battery powered systems. Less than <tbd> required
for battery operation. Uses power from the CPU power supply when it is present.
Dedicated battery power supply pin.
RTC power supply is isolated from the rest of the chip.
Calibration counter allows adjustment to better than 1 sec/day with 1 sec resolution.
Periodic interrup t s can be gene rated from in crement s of any fie ld of th e time registe rs.
Alarm interrupt can be generated for a specific date/time.
7.21.2 Alarm timer
The alarm timer is a 1 6-bit timer and count s down at 1 kHz from a prese t value gener ating
alarms in intervals of up to 1 min. The counter triggers a status bit when it reaches 0x00
and asserts an interrupt if enabled.
The alarm timer is part of the RTC power domain and can be battery powered.
7.22 System control
7.22.1 Configuration registers (CREG)
The following settings are controlled in the configuration register block:
BOD trip settings
Oscillator output
DMA-to-peripheral muxing
Ethernet mode
Memory mapping
Timer/USART inputs
Enabling the USB controllers
In addition, the CREG block contains the part identification and part configuration
information.
7.22.2 System Control Unit (SCU)
The system control un it determin es the function and ele ctrical mode of the digit al pins and
allows switching between analog and digital modes of pads that are capable of both
modes. By default function 0 is selected for all pins with pull-up enabled.
Analog I/Os like one set of the ADC and the DAC pins as well as most USB functions
reside on separate pins and are not controlled through the SCU.
7.22.3 Clock Generation Unit (CGU)
The Clock Generator Unit (CGU) generates several base clocks. The CGU outputs are
unrelated in freq ue nc y an d ph as e an d can have different clock sources within the CGU.
One CGU output is routed to the CLKOUT pins.
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 86 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
Within each clock area there may be multiple branch clocks, which offers very flexible
control for power-management purposes. All branch clocks are outputs of one of two
Clock Control Units (CCUs) and can be controlled independently. Branch clocks derived
from the same base clock are synchronous in frequency and phase.
7.22.4 Internal RC oscillator (IRC)
The IRC is used as the clock source for the WWDT and/or as the clock that drives the
PLLs and subsequently the CPU. The nominal IRC frequency is 12 MHz. The IRC is
trimmed to 1 % accuracy over the entire voltage and temperature range.
Upon power-up or any chip reset, the LPC4350/30/20/10 use the IRC as the clock source .
Software may later switch to one of the other available clock sources.
7.22.5 PLL0USB (for USB0)
PLL0 is a dedicated PLL for the USB0 High-speed controller.
PLL0 accepts an input clock frequency from an external oscillator in the range of 14 kHz
to 25 MHz. The input frequency is multiplied up to a high frequency with a Current
Controlled Oscillator (CCO). The CCO operates in the range of 4.3 MHz to 550 MHz.
7.22.6 PLL0AUDIO (for audio)
The audio PLL PLL0AUDIO is a general purpose PLL with a very small step size. This
PLL accepts an input clock frequency derived from an external oscillator or internal IRC.
The input frequency is multiplied up to a high frequency with a Current Controlled
Oscillator (CCO). A sigma-delta converter modulates the PLL divider ratios to obtain the
desired output frequency. The output frequency can be set as a multiple of the sampling
frequency fs to 32fs, 64fs, 128 fs, 256 fs, 384 fs, 512 fs and the sampling
frequency fs can range from 16 kHz to 192 kHz (16, 22.05, 32, 44.1, 48, 96,192) kHz.
Many other frequencies are possible as well.
7.22.7 System PLL1
The PLL1 accepts an input clock frequency from an external oscillator in the range of
10 MHz to 25 MHz. The input frequency is multiplied up to a high frequency with a Cur rent
Controlled Oscillator (CCO). The multiplier can be an integer value from 1 to 32. The CCO
operates in the range of 1 56 MHz to 320 MHz, so there is an additional divider in the loop
to keep the CCO within its frequency range while the PLL is providing the desired output
frequency. The output divider may be set to divide by 2, 4, 8, or 16 to produce the output
clock. Since the minimum output divider value is 2, it is insured that the PLL output has a
50 % duty cycle. The PLL is turned off and bypassed following a chip reset and may be
enabled by software. The program must configure and activate the PLL, wait for the PLL
to lock, and then connect to the PLL as a clock source. The PLL settling time is 100 s.
7.22.8 Reset Generation Unit (RGU)
The RGU allows generation of independent reset signals for individual blocks and
peripherals on the LPC4350/30/20/10.
7.22.9 Power control
The LPC4350/30/20/10 feature several independent power domains to control power to
the core and th e peri pherals ( see Figure 11). The RTC and it s associated peripherals (the
alarm timer, the CREG block, the OTP controller, the back-up registers, and the event
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 87 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
router) are located in the RTC power-domain which can be powered by a battery supply or
the main regulator . A power selector switch ensures that the RT C block is always powered
on.
The LPC4350/30/20/10 support four reduced power mo des: Sleep, Deep-sleep,
Power-down, and Deep power-down.
The LPC4350/30/20/10 can wake up from Deep-sleep, Power-down, and Deep
power-down modes via the WAKEUP[3:0] pins and interrupts generated by battery
powered blocks in the RTC power domain.
Fig 11. Power domai ns
REAL-TIME CLOCK
BACKUP REGISTERS
RESET/WAKE-UP
CONTROL
REGULATOR
32 kHz
OSCILLATOR
ALWAYS-ON/RTC POWER DOMAIN
MAIN POWER DOMAIN
RTCX1
VBAT
VDDREG
RTCX2
VDDIO
VSS
to memories,
peripherals,
oscillators,
PLLs
to cores
to I/O pads
ADC
DAC
OTP
ADC POWER DOMAIN
OTP POWER DOMAIN
USB0 POWER DOMAIN
VDDA
VSSA
VPP
USB0
USB0_VDDA3V_DRIVER
USB0_VDDA3V3
LPC43xx
ULTRA LOW-POWER
REGULATOR
POWER
SELECTOR
ALARM
RESET
WAKEUP0/1/2/3
to RTC
domain
peripherals
002aag378
to RTC I/O
pads (Vps)
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 88 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
7.23 Serial Wire Debug/JTAG
Debug and trace functions are integrated into the ARM Cortex-M4. Seri al wire deb ug a nd
trace functions are supported in addition to a standard JTAG debug and parallel trace
functions. The ARM Cortex-M4 is configured to support up to eight breakpoints and four
watch points.
The ARM Cortex-M0 coprocessor supports JTAG boundary scan and serial wire debug.
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 89 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
8. Limiting values
[1] The following applies to the limiting values:
a) This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive
static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated
maximum.
b) Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to VSS unless
otherwise noted.
[2] Including voltage on outputs in 3-state mode; at 2.0 V the speed will be reduced.
[3] The peak current is limited to 25 times the corresponding maximum current.
[4] Dependent on package type.
[5] Human body model: equivalent to discharging a 100 pF capacitor through a 1.5 k series resistor.
Table 6. Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134).[1]
Symbol Parameter Conditions Min Max Unit
VDD(REG)(3V3) regulator supply voltage (3.3 V) on pin VDD_REG 2.2 3.6 V
VDD(IO) input/output supply voltage on pin VDDIO 2.2 3.6 V
VDDA(3V3) analog supply voltage (3.3 V) on pin VDDA 2.2 3.6 V
VBAT battery supply voltage for the RTC 2.2 3.6 V
Vprog(pf) polyfuse programming voltage on pin VPP 2.7 3.6 V
VIinput voltage only valid when the
VDD(IO) supply voltage is
present
5 V tolerant I/O pins
(see Table 3)
[2] 0.5 5.5 V
ADC/DAC pins and
digital I/O pins
configured for an
analog function (see
Table 3)
0.5 VDDA(3V3) V
USB0 pins (see
Table 3)05.2V
USB1 pins USB1_DP
and USB1_DM (see
Table 3)
05.2V
IDD supply current per supply pin [3] - 100 mA
ISS ground current per ground pin [3] - 100 mA
Ilatch I/O latch-up cu rrent (0.5VDD(IO)) < VI <
(1.5VDD(IO));
Tj < 125 C
- 100 mA
Tstg storage temperature [4] 65 +150 C
Ptot(pack) total power dissipation (per
package) based on package heat
transfer , not device power
consumption
-1.5W
VESD electrostatic discharge voltage human body model; all
pins [5] 2000 +2000 V
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 90 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
9. Thermal characteristics
The average chip junction temperature, Tj (C), can be calculated using the following
equation:
(1)
Tamb = ambient temperature (C),
Rth(j-a) = the package junction-to-ambient thermal resistance (C/W)
PD = sum of internal and I/O power dissipation
The internal power dissipation is the product of IDD and VDD. The I/O power dissipation of
the I/O pins is of ten small and ma ny times can be n egligible. However it can be significant
in some applications.
TjTamb PDRth j a
+=
Table 7. Thermal characteristics
VDD = 2.2 V to 3.6 V; Tamb =
40
C to +85
C unless otherwise specified;
Symbol Parameter Conditions Min Typ Max Unit
Tj(max) maximum junction
temperature --<tbd> C
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 91 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
10. Static characteristics
Table 8. Static characteristics
Tamb =
40
C to +85
C, unless otherwise specified.
Symbol Parameter Conditions Min Typ[1] Max Unit
Supply pins
VDD(IO) input/output supply
voltage 2.2 - 3.6 V
VDD(REG)(3V3) regulator supply voltage
(3.3 V) 2.2 - 3.6 V
VDDA(3V3) analog supply voltage
(3.3 V) on pin VDDA 2.2 - 3.6 V
VBAT battery supply voltage 2.2 - 3.6 V
VDD(3V3) supply voltage (3.3 V) on pin VDD; LQFP100
package only 2.2 - 3.6 V
IDD(REG)(3V3) regulator supply current
(3.3 V) Regulator supply active
mode; code
while(1){}
executed from RAM; all
peripherals disabled
CCLK = 12 MHz; PLL1
disabled [2][3] -6.5 - mA
CCLK = 12 MHz; PLL1
enabled [2][4] -7.5 - mA
CCLK = 120 MHz [2][4] -25-mA
CCLK = 156 MHz [2][4] -30-mA
IDD(REG)(3V3) regulator supply current
(3.3 V) Regulator supply low
power mode; after
WFE/WFI instruction
executed from RAM; all
peripherals disabled
sleep mode [2][3] -5.5-mA
deep-sleep mode [2] -75-A
power-down mode [2] -16-A
deep power-down mode [2] -0.02-A
IBAT battery supply current deep-sleep mode [2][5] -15 A
power-down mode [2][5] -15-A
deep power-down mode [2][5] -3-A
IDD(IO) I/O supply current deep sleep mode - 1 - A
power-down mode - 1 - A
deep power-down mode - 0.03 - A
IDD(ADC) ADC supply current deep sleep mode [7] -0.4-A
power-down mode [7] -0.4-A
deep power-down mode [7] -0.007-A
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 92 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
RESET pin
VIH HIGH-level input
voltage [6] 0.8 (Vps
0.35) -5.5V
VIL LOW-level input voltage [6] 0.5 - 0.3 (Vps
0.1) V
Vhys hysteresis voltage [6] 0.05 (Vps
0.35) --V
Standard I/O pins - normal drive strength
CIinput capacitance - - 2 pF
IIL LOW-level input current VI= 0 V; on-chip pull-up
resistor disabled -3-nA
IIH HIGH-level input
current VI=V
DD(IO); on-chip
pull-down resistor
disabled
-3- nA
IOZ OFF-state output
current VO=0V to V
DD(IO);
on-chip pull-up/down
resistors disabled;
absolute value
-3-nA
VIinput voltage pin configured to provide
a digital function;
VDD(IO) 2.2 V
[8] 0- 5.5V
VDD(IO) = 0 V 0 - 3.6 V
VOoutput voltage output active 0 - VDD(IO) V
VIH HIGH-level input
voltage 0.7
VDD(IO)
-5.5V
VIL LOW-level input voltage 0.5 - 0.3
VDD(IO)
V
Vhys hysteresis voltage 0.1
VDD(IO) --V
VOH HIGH-level output
voltage IOH =6 mA VDD(IO)
0.4 --V
VOL LOW-level output
voltage IOL =6 mA - - 0.4 V
IOH HIGH-level output
current VOH =V
DD(IO) 0.4 V 6- - mA
IOL LOW-level output
current VOL =0.4V 6 - - mA
IOHS HIGH-level short-circuit
output current drive HIGH; connected to
ground [9] --86.5mA
IOLS LOW-level short-circuit
output current drive LOW; connected to
VDD(IO)
[9] --76.5mA
Ipd pull-down current VI=5 V [11]
[12]
[13]
-93-A
Table 8. Static characteristicscontinued
Tamb =
40
C to +85
C, unless otherwise specified.
Symbol Parameter Conditions Min Typ[1] Max Unit
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 93 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
Ipu pull-up current VI=0V [11]
[12]
[13]
-62 - A
VDD(IO) <V
I5V - 10 - A
Rsseries resistance on I/O pins with analog
function; analog function
enabled
200
I/O pins - high drive strength
CIinput capacitance - - 2 pF
IIL LOW-level input current VI= 0 V; on-chip pull-up
resistor disabled -3-nA
IIH HIGH-level input
current VI=V
DD(IO); on-chip
pull-down resistor
disabled
-3- nA
IOZ OFF-state output
current VO=0V to V
DD(IO);
on-chip pull-up/down
resistors disabled;
absolute value
-3-nA
VIinput voltage pin configured to provide
a digital function;
VDD(IO) 2.2 V
[8]
0- 5.5V
VDD(IO) = 0 V 0 - 3.6 V
VOoutput voltage output active 0 - VDD(IO) V
VIH HIGH-level input
voltage 0.7
VDD(IO)
-5.5V
VIL LOW-level input voltage 0.5 - 0.3
VDD(IO)
V
Vhys hysteresis voltage 0.1
VDD(IO)
--V
Ipd pull-down current VI=V
DD(IO) [11]
[12]
[13]
-62-A
Ipu pull-up current VI=0V [11]
[12]
[13]
-62 - A
VDD(IO) <V
I5V - 10 - A
I/O pins - high drive strength: standard drive mode
IOH HIGH-level output
current VOH =V
DD(IO) 0.4 V 4- - mA
IOL LOW-level output
current VOL =0.4V 4 - - mA
IOHS HIGH-level short-circuit
output current drive HIGH; connected to
ground [9]
[12] --32mA
IOLS LOW-level short-circuit
output current drive LOW; connected to
VDD(IO)
[9]
[12] --32mA
I/O pins - high drive strength: medium drive mode
Table 8. Static characteristicscontinued
Tamb =
40
C to +85
C, unless otherwise specified.
Symbol Parameter Conditions Min Typ[1] Max Unit
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 94 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
IOH HIGH-level output
current VOH =V
DD(IO) 0.4 V 8- - mA
IOL LOW-level output
current VOL =0.4V 8 - - mA
IOHS HIGH-level short-circuit
output current drive HIGH; connected to
ground [9]
[12] --65mA
IOLS LOW-level short-circuit
output current drive LOW; connected to
VDD(IO)
[9]
[12] --63mA
I/O pins - high drive strength: high drive mode
IOH HIGH-level output
current VOH =V
DD(IO) 0.4 V 14 - - mA
IOL LOW-level output
current VOL =0.4V 14 - - mA
IOHS HIGH-level short-circuit
output current drive HIGH; connected to
ground [9]
[12] --113mA
IOLS LOW-level short-circuit
output current drive LOW; connected to
VDD(IO)
[9]
[12] --110mA
I/O pins - high drive strength: ultra-high drive mode
IOH HIGH-level output
current VOH =V
DD(IO) 0.4 V 20 - - mA
IOL LOW-level output
current VOL =0.4V 20 - - mA
IOHS HIGH-level short-circuit
output current drive HIGH; connected to
ground [9]
[12] --165mA
IOLS LOW-level short-circuit
output current drive LOW; connected to
VDD(IO)
[9]
[12] --156mA
I/O pins - high-speed
CIinput capacitance - - 2 pF
IIL LOW-level input current VI= 0 V; on-chip pull-up
resistor disabled -3-nA
IIH HIGH-level input
current VI=V
DD(IO); on-chip
pull-down resistor
disabled
-3- nA
IOZ OFF-state output
current VO=0V to V
DD(IO);
on-chip pull-up/down
resistors disabled;
absolute value
-3-nA
VIinput voltage pin configured to provide
a digital function;
VDD(IO) 2.2 V
[8]
0- 5.5V
VDD(IO) = 0 V 0 - 3.6 V
VOoutput voltage output active 0 - VDD(IO) V
VIH HIGH-level input
voltage 0.7
VDD(IO)
-5.5V
VIL LOW-level input voltage 0.5 - 0.3
VDD(IO)
V
Table 8. Static characteristicscontinued
Tamb =
40
C to +85
C, unless otherwise specified.
Symbol Parameter Conditions Min Typ[1] Max Unit
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 95 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
Vhys hysteresis voltage 0.1
VDD(IO) --V
VOH HIGH-level output
voltage IOH =8 mA VDD(IO)
0.4 --V
VOL LOW-level output
voltage IOL =8 mA - - 0.4 V
IOH HIGH-level output
current VOH =V
DD(IO) 0.4 V 8- - mA
IOL LOW-level output
current VOL =0.4V 8 - - mA
IOHS HIGH-level short-circuit
output current drive HIGH; connected to
ground [9] --86mA
IOLS LOW-level short-circuit
output current drive LOW; connected to
VDD(IO)
[9] --76mA
Ipd pull-down current VI=V
DD(IO) [11]
[12]
[13]
-62-A
Ipu pull-up current VI=0V [11]
[12]
[13]
-62 - A
VDD(IO) <V
I5V - 0 - A
Open-drain I2C0-bus pins
VIH HIGH-level input
voltage 0.7
VDD(IO)
--V
VIL LOW-level input voltage 0.5 0.14 0.3
VDD(IO)
V
Vhys hysteresis voltage 0.1
VDD(IO)
--V
VOL LOW-level output
voltage IOLS =3 mA - - 0.4 V
ILI input leakage current VI=V
DD(IO) [10] -4.5-A
VI=5V - - 10 A
Oscillator pins
Vi(XTAL1) input voltage on pin
XTAL1 0.5 - 1.2 V
Vo(XTAL2) output voltage on pin
XTAL2 0.5 - 1.2 V
Cio input/output
capacitance [14] --0.8pF
USB0 pins[15]
Rpd pull-down resistance on pin USB0_VBUS 48 64 80 k
VIC common-mode input
voltage high-speed mode 50 200 500 mV
full-speed/low-speed
mode 800 - 2500 mV
chirp mode 50 - 600 mV
Table 8. Static characteristicscontinued
Tamb =
40
C to +85
C, unless otherwise specified.
Symbol Parameter Conditions Min Typ[1] Max Unit
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 96 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
[1] Typical ratings are not guaranteed. The values listed are at room temperature (25 C), nominal supply voltages.
[2] VDD(REG)(3V3) = VDD(IO)=V
DDA(3V3) = 3.3 V; Tamb =25C for all power consumption measurements.
[3] PLL1 disabled. Normal power mode.
[4] PLL1 enabled. Normal power mode.
[5] On pin VBAT; Tamb =25C. VDD(REG)(3V3) not present.
[6] Vps corresponds to the output of the power switch (see Figure 11) which is determined by the greater of VBAT and VDD(Reg)(3V3).
[7] VDDA(3V3) = 3.3 V; Tamb =25C.
[8] VDD(IO) supply voltage must be present.
[9] Allowed as long a s the current limit does not exceed the maximum current allowed by the device.
[10] To VSS.
[11] The values specified are simulated and absolute values.
[12] The weak pull-up resistor is connected to the VDD(IO) rail and pulls up the I/O pin to the VDD(IO) level.
[13] The input cell disables the weak pull-up resistor when the applied input voltage exceeds VDD(IO).
[14] The parameter value specified is a simulated value excluding bond capacitance.
[15] For USB operation 3.0 V VDD((IO) 3.6 V. Guaranteed by design.
[16] Includes external resistors of 33 1 % on D+ and D.
Vi(dif) differential input voltage 100 400 1100 mV
USB1 pins (USB1_DP/USB1_DM)[15]
IOZ OFF-state output
current 0V<V
I<3.3V [15] --10 A
VBUS bus supply voltage - - 5.25 V
VDI differential input
sensitivity voltage (D+) (D)0.2 - - V
VCM differential common
mode voltage range includes VDI range 0.8 - 2.5 V
Vth(rs)se single-ended recei v er
switching threshold
voltage
0.8 - 2.0 V
VOL LOW-level output
voltage for
low-/full-speed
RL of 1.5 k to 3.6 V - - 0.18 V
VOH HIGH-level output
voltage (driven) for
low-/full-speed
RL of 15 k to GND 2.8 - 3.5 V
Ctrans transceiver capacitance pin to GND - - 20 pF
ZDRV driver output
impedance for driver
which is not high-speed
capable
with 33 series resistor;
steady state drive [16] 36 - 44.1
Table 8. Static characteristicscontinued
Tamb =
40
C to +85
C, unless otherwise specified.
Symbol Parameter Conditions Min Typ[1] Max Unit
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 97 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
10.1 Electrical pin characteristics
Conditions: VDD(REG)(3V3) =V
DD(IO) = 3.3 V; standard port pins.
Fig 12. Typical HIGH-level output voltage VOH versus HIGH-level output source current
IOH
Conditions: VDD(REG)(3V3) =V
DD(IO) = 3.3 V; standard port pins.
Fig 13. Typical LOW-level output current IOL versus LOW-level output voltage VOL
<tbd>
X (X)
XXXXXX
001aab173
X
X
X
X
X
X
(X)
X
<tbd>
X (X)
XXXXXX
001aab173
X
X
X
X
X
X
(X)
X
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 98 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
Conditions: VDD(IO)) = 3.3 V. Simulated values. Values at T = 25 C are typical values. Values at
T = -40 C correspond to minimum values.
Fig 14. Typical pull-up current Ipu versus input voltage VI
Conditions: VDD(IO)) = 3.3 V. Simulated values. Values at T = 25 C are typical values. Values at
T = -40 C correspond to maximum values.
Fig 15. Typical pull-down current Ipd versus input voltage VI
VI (V)
0 54231
002aag625
-40
-20
-60
0
+20
Ipu
(μA)
-80
T = 25 °C
-40 °C
VI (V)
0 54231
002aag626
60
30
90
120
Ipd
(μA)
0
T =25 °C
-40 °C
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 99 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
10.2 Power consumption
Conditions: <tbd>.
Fig 16. Typical supply current versus regulator supply voltage VDD(REEG)(3V3) in active
mode
Conditions: <tbd>.
Fig 17. Typical supply cu rrent versus temperature in active mode
<tbd>
X (X)
XXXXXX
001aab173
X
X
X
X
X
X
(X)
X
<tbd>
X (X)
XXXXXX
001aab173
X
X
X
X
X
X
(X)
X
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 100 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
Conditions: <tbd>
Fig 18. Typical supply cu rrent versus temperature in Sleep mode
Conditions: <tbd>
Fig 19. Typical supply cu rrent versus temperature in Deep-sleep mode
<tbd>
X (X)
XXXXXX
001aab173
X
X
X
X
X
X
(X)
X
<tbd>
X (X)
XXXXXX
001aab173
X
X
X
X
X
X
(X)
X
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 101 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
Fig 20. Typical supply cu rrent versus temperature in Power-down mode
Fig 21. Typical supply current versus temperature in Deep power-down mode
<tbd>
X (X)
XXXXXX
001aab173
X
X
X
X
X
X
(X)
X
<tbd>
X (X)
XXXXXX
001aab173
X
X
X
X
X
X
(X)
X
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 102 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
[1] Typical ratings are not guaranteed. The values listed are at room temperature (25 C), nominal supply
voltages.
Table 9. Power consumption for individual peripherals
Tamb = 25
C; VDD(REEG)(3V3) = 3.3 V.
Peripheral Conditions Typical IDD[1]
<tbd> <tbd>
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 103 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
11. Dynamic characteristics
11.1 Wake-up times
[1] Typical ratings are not guaranteed. The values listed are at room temperature (25 C), nominal supply
voltages.
[2] Tcy(clk) = 1/CCLK with CCLK = CPU clock frequency.
11.2 External clock
[1] Parameters are valid over operating temperature range unless otherwise specified.
[2] Typical ratings are not guaranteed. The values listed are at room temperature (25 C), nominal supply
voltages.
Table 10. Dynamic characteristic: Wake-up from Deep-sleep, Power-d own, and Deep
power-down modes
Tamb =
40
C to +85
C
Symbol Parameter Conditions Min Typ[1] Max Unit
twake wake-up time from Sleep mode [2] 3
Tcy(clk)
5 Tcy(clk) -ns
from Deep-sleep and
Power-down mode 12 51 - s
from Deep power-down mode - 250 - s
after reset - 250 - s
Table 11. Dynamic characteristic: external clock
Tamb =
40
C to +85
C; VDD(IO) over specified ranges.[1]
Symbol Parameter Conditions Min Typ[2] Max Unit
fosc oscillator frequency 1 - 25 MHz
Tcy(clk) clock cycle time 40 - 1000 ns
tCHCX clock HIGH time Tcy(clk) 0.4 - Tcy(clk) 0.6 ns
tCLCX clock LOW time Tcy(clk) 0.4 - Tcy(clk) 0.6 ns
Fig 22. External clock timing (with an amplitude of at least Vi(RMS) = 200 mV)
tCLCX
tCHCX
Tcy(clk)
002aag698
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 104 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
11.3 Crystal oscillator
[1] Parameters are valid over operating temperature range unless otherwise specified.
[2] Typical ratings are not guaranteed. The values listed are at room temperature (25 C), nominal supply
voltages.
[3] Indicates RMS period jitter.
[4] PLL-induced jitter is not included.
[5] Select HF = 0 in the XTAL_OSC_CTRL register.
[6] Select HF = 1 in the XTAL_OSC_CTRL register.
Table 12. Dynamic characteristic: oscillator
Tamb =
40
C to +85
C; VDD(IO), VDD(REG)(3V3) over specified ranges.[1]
Symbol Parameter Conditions Min Typ[2] Max Unit
Low-frequency mode (1 MHz - 20 MHz)[5]
tjit(per) period jitter time 5 MHz crystal [3][4] - 13.2 - ps
10 MHz crystal - 6.6 - ps
15 MHz crystal - 4.8 - ps
High-frequency mode (20 MHz - 25 MHz)[6]
tjit(per) period jitter time 20 MHz crystal [3][4] -4.3- ps
25 MHz crystal - 3.7 - ps
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 105 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
11.4 IRC and RTC oscillators
[1] Parameters are valid over operating temperature range unless otherwise specified.
[2] Typical ratings are not guaranteed. The values listed are at room temperature (25 C), nominal supply
voltages.
11.5 I2C-bus
Table 13. Dynamic characteristic: IRC and RTC oscillator s
Tamb =
40
C to +85
C; 2.2 V
VDD(REG)(3V3)
3.6 V.[1]
Symbol Parameter Conditions Min Typ[2] Max Unit
fosc(RC) internal RC oscillator
frequency - 11.88 12 12.12 MHz
fi(RTC) R TC input frequency - - 32.768 - kHz
Conditions: Frequency values are typical values.
Fig 23. Intern al RC oscillator frequency versus temperature
<tbd>
X (X)
XXXXXX
001aab173
X
X
X
X
X
X
(X)
X
Table 14. Dynamic characteristic: I2C-bus pins
Tamb =
40
C to +85
C; 2.2 V
VDD(REG)(3V3)
3.6 V.[1]
Symbol Parameter Conditions Min Max Unit
fSCL SCL clock frequency Standard-mode 0 100 kHz
Fast-mode 0 400 kHz
Fast-mode Plus 0 1 MHz
tffall time [3][4][5][6] of both SDA and
SCL signals
Standard-mode
- 300 ns
Fast-mode 20 + 0.1 Cb300 ns
Fast-mode Plus - 1 20 ns
tLOW LOW period of the SCL clock Standard-mode 4.7 - s
Fast-mode 1.3 - s
Fast-mode Plus 0.5 - s
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 106 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
[1] Parameters are valid over operating temperature range unless otherwise specified.
[2] tHD;DAT is the data hold time that is measured from the falling edge of SCL; applies to data in transmission and the acknowledge.
[3] A device must internally provide a hold time of at least 300 ns for the SDA signal (with respect to the VIH(min) of the SCL signal) to
bridge the undefined region of the falling edge of SCL.
[4] Cb = total capacitance of one bus line in pF. If mixed with Hs-mode devices, faster fall times are allowed.
[5] The maximum tf for the SDA and SCL bus lines is specified at 300 ns. The maximum fall time for the SDA output stage tf is specified at
250 ns. This allows series protection resistors to be connected in between the SDA and the SCL pins and the SDA/SCL bus lines
without exceeding the maximum specified tf.
[6] In Fast-mode Plus, fall time is specified the same for both output stage and bus timing. If series resistors are used, designers should
allow for this when considering bus timing.
[7] The maximum tHD;DAT could be 3.45 s and 0.9 s for Standard-mode and Fast-mode but must be less than the maximum of tVD;DAT or
tVD;ACK by a transition time. This maximum must only be met if the device does not stretch the LOW period (tLOW) of the SCL signal. If
the clock stretches the SCL, the data must be valid by the set-up time before it releases the clock.
[8] tSU;DAT is the data set-up time that is measured with respect to the rising edge of SCL; applies to data in transmission and the
acknowledge.
[9] A Fast-mode I2C-bus device can be used in a Standard-mode I2C-bus system but the requirement tSU;DAT = 250 ns must then be met.
This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the
LOW period of the SCL signal, it must output the next data bit to the SDA line tr(max) + tSU;DAT = 1000 + 250 = 1250 ns (according to the
Standard-mode I2C-bus specification) before the SCL line is released. Also the acknowledge timing must meet this set-up time.
tHIGH HIGH period of the SCL clock Standard-mode 4.0 - s
Fast-mode 0.6 - s
Fast-mode Plus 0.26 - s
tHD;DAT data hold time [2][3][7] Standard-mode 0 - s
Fast-mode 0 - s
Fast-mode Plus 0 - s
tSU;DAT data set-up time
[8][9] Standard-mode 250 - ns
Fast-mode 100 - ns
Fast-mode Plus 50 - ns
Table 14. Dynamic characteristic: I2C-bus pins
Tamb =
40
C to +85
C; 2.2 V
VDD(REG)(3V3)
3.6 V.[1]
Symbol Parameter Conditions Min Max Unit
Fig 24. I2C-bus pins clock timing
002aaf425
t
f
70 %
30 %
SDA
t
f
70 %
30 %
S
70 %
30 %
70 %
30 %
t
HD;DAT
SCL
1 / f
SCL
70 %
30 % 70 %
30 %
t
VD;DAT
t
HIGH
t
LOW
t
SU;DAT
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 107 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
11.6 I2S-bus interface
[1] Clock to the I2S-bus interface BASE_APB1_CLK = 150 MHz; peripheral clock to the I2S-bus interface
PCLK = BASE_APB1_CLK / 12. I2S clock cycle time Tcy(clk) = 79.2 ns; corresponds to the SCK signal in the
I2S-bus specification.
Table 15. Dynamic characteristics: I2S-bus interface pins
Tamb =25
C; 2.2 V
VDD(REG)(3V3)
3.6 V; 2.7 V
VDD(IO)
3.6 V ; CL = 20 pF. Conditions and data
refer to I2S0 and I2S1 pins. Simulated values.
Symbol Parameter Conditions Min Typ Max Unit
common to input and output
trrise time - 4 - ns
tffall time - 4 - ns
tWH pulse width HIGH on pins I2Sx_TX_SCK
and I2Sx_RX_SCK <tbd> - - -
tWL pulse width LOW on pins I2Sx_TX_SCK
and I2Sx_RX_SCK --<tbd>ns
output
tv(Q) data output valid time on pin I2Sx_TX_SDA [1] -4.4-ns
on pin I2Sx_TX_WS - 4.3 - ns
input
tsu(D) data input set-up time on pin I2Sx_RX_SDA [1] -0-ns
on pin I2Sx_RX_WS 0.20 ns
th(D) data input hold time on pin I2Sx_RX_SDA [1] -3.7-ns
on pin I2Sx_RX_WS - 3.9 - ns
Fig 25. I2S-bus timing (transmit)
002aag497
I2Sx_TX_SCK
I2Sx_TX_SDA
I2Sx_TX_WS
Tcy(clk) tftr
tWH tWL
tv(Q)
tv(Q)
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 108 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
11.7 USART interface
Fig 26. I2S-bus timing (receiv e)
002aag498
Tcy(clk) tftr
tWH
tsu(D) th(D)
tsu(D) tsu(D)
tWL
I2Sx_RX_SCK
I2Sx_RX_SDA
I2Sx_RX_WS
Table 16. Dynamic characteristics: USART interface
Tamb =25
C; 2.2 V
VDD(REG)(3V3)
3.6 V; 2.7 V
VDD(IO)
3.6 V; CL = 20 pF. Simulated values.
Symbol Parameter Conditions Min Typ Max Unit
Tcy(clk) clock cycle time on pins Ux_UCLK - 0.1 - s
output
tv(Q) data output valid time on pin Ux_TXD - 6.5 - ns
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 109 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
11.8 SSP interface
[1] Tcy(clk) = (SSPCLKDIV (1 + SCR) CPSDVSR) / fmain. The clock cycle time derived from the SPI bit rate Tcy(clk) is a function of the
main clock frequency fmain, the SSP peripheral clock divider (SSPCLKDIV), the SSP SCR parameter (specified in the SSP0CR0
register), and the SSP CPSDVSR parameter (specified in the SSP clock prescale register).
[2] Tcy(clk) = 12 Tcy(PCLK).
Table 17. Dynamic characteristics: SSP pins in SPI mode
Tamb =25
C; 2.2 V
VDD(REG)(3V3)
3.6 V; 2.7 V
VDD(IO)
3.6 V. Simulated values.
Symbol Parameter Conditions Min Typ Max Unit
Tcy(clk) clock cycle time full-duplex mode [1] -40-ns
when only
transmitting -20-ns
SSP master
tDS data set-up time in SPI mode - 8.8 - ns
tDH data hold time in SPI mode - 5.0 - ns
tv(Q) data output valid time in SPI mode - 3.9 - ns
th(Q) data output hold time in SPI mode - 0.4 - ns
SSP slave
Tcy(PCLK) PCLK cycle time 10 ns
Tcy(clk) clock cycle time [2] 120 - - ns
tDS data set-up time in SPI mode - 10.5 - ns
tDH data hold time in SPI mode - 1 - ns
tv(Q) data output valid time in SPI mode - 4.0 - ns
th(Q) data output hold time in SPI mode 0.2 - ns
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 110 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
Fig 27. SSP master timing in SPI mode
SCK (CPOL = 0)
MOSI
MISO
Tcy(clk) tclk(H) tclk(L)
tDS tDH
tv(Q)
D ATA V ALID D ATA V ALID
th(Q)
SCK (CPOL = 1)
D ATA V ALID D ATA V ALID
MOSI
MISO
tDS tDH
D ATA V ALID D ATA V ALID
th(Q)
D ATA V ALID D ATA V ALID
tv(Q)
CPHA = 1
CPHA = 0
002aae829
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 111 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
Fig 28. SSP slave timing in SPI mode
SCK (CPOL = 0)
MOSI
MISO
T
cy(clk)
t
clk(H)
t
clk(L)
t
DS
t
DH
t
v(Q)
D ATA V ALID D ATA V ALID
t
h(Q)
SCK (CPOL = 1)
D ATA V ALID D ATA V ALID
MOSI
MISO
t
DS
t
DH
t
v(Q)
D ATA V ALID D ATA V ALID
t
h(Q)
D ATA V ALID D ATA V ALID
CPHA = 1
CPHA = 0
002aae830
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 112 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
11.9 External memory interface
Table 18. Dynamic characteristics: Static external memory interface
CL= 22 pF for EMC_Dn CL= 20 pF for all others; Tamb =
40
C to 85
C; 2.2 V
VDD(REG)(3V3)
3.6 V ;
2.7 V
VDD(IO)
3.6 V; values guaranteed by design.
Symbol Parameter[1] Conditions Min Typ Max Unit
Read cycle parameters
tCSLAV CS LOW to address valid
time 3.1 - 1.6 ns
tCSLOEL CS LOW to OE LOW time [2] 0.6 + Tcy(clk)
WAITOEN - 1.3 + Tcy(clk)
WAITOEN ns
tCSLBLSL CS LOW to BLS LOW time PB = 1 0.7 - 1.8 ns
tOELOEH OE LOW to OE HIGH time [2] 0.6 +
(WAITRD
WAITOEN + 1)
Tcy(clk)
-0.4 +
(WAITRD
WAIT OEN + 1)
Tcy(clk)
ns
tam memory access time - - 16 +
(WAITRD
WAITOEN +1)
Tcy(clk)
ns
th(D) data input hold time 16 - - ns
tCSHBLSH CS HIGH to BLS HIGH time PB = 1 0.4 - 1.9 ns
tCSHOEH CS HIGH to OE HIGH time 0.4 - 1.4 ns
tOEHANV OE HIGH to address invalid PB = 1 2.0 - 2.6 ns
tCSHEOR CS HIGH to end of read
time [3] 2.0 - 0 ns
tCSLSOR CS LOW to start of read
time [4] 0- 1.8ns
Write cycle parameters
tCSLAV CS LOW to address valid
time 3.1 - 1.6 ns
tCSLDV CS LOW to data valid time 3.1 - 1.5 ns
tCSLWEL CS LOW to WE LOW time PB = 1 1.5 - 0.2 ns
tCSLBLSL CS LOW to BLS LOW time PB = 1 0.7 - 1.8 ns
tWELWEH WE LOW to WE HIGH time PB = 1 [2] 0.6 +
(WAITWR
WAITWEN + 1)
Tcy(clk)
-0.4 +
(WAITWR
WAITWEN + 1)
Tcy(clk)
ns
tWEHDNV WE HIGH to data invalid
time PB = 1 [2] 0.9 + Tcy(clk) - 2.3 + Tcy(clk) ns
tWEHEOW WE HIGH to end of write
time PB = 1 [2]
[5] 0.4 + Tcy(clk) -0.3 + Tcy(clk) ns
tCSLBLSL CS LOW to BLS LOW PB = 0 0.7 - 1.8 ns
tBLSLBLSH BLS LOW to BLS HIGH time PB = 0 [2] 0.9 +
(WAITWR
WAITWEN + 1)
Tcy(clk)
-0.1 +
(WAITWR
WAITWEN + 1)
Tcy(clk)
ns
tBLSHEOW BLS HIGH to end of write
time PB = 0 [2]
[5] 1.9 + Tcy(clk) -0.5 + Tcy(clk) ns
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 113 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
[1] Parameters specified for 40 % of VDD(IO) for rising edges and 60 % of VDD(IO) for falling edges.
[2] Tcy(clk) = 1/CCLK (see LPC43xx User manual).
[3] End Of Read (EOR): longest of tCSHOEH, tOEHANV, tCSHBLSH.
[4] Start Of Read (SOR): longest of tCSLAV, tCSLOEL, tCSLBLSL.
[5] End Of Write (EOW): earliest of address not valid or EMC_BLSn HIGH.
tBLSHDNV BLS HIGH to data invalid
time PB = 0 [2] 2.5 + Tcy(clk) - 1.4 + Tcy(clk) ns
tCSHEOW CS HIGH to end of write
time [5] 2.0 - 0 ns
tBLSHDNV BLS HIGH to data invalid
time PB = 1 2.5 - 1.4 ns
tWEHANV WE HIGH to address invalid
time PB = 1 0.9 + Tcy(clk) - 2.4 + Tcy(clk) ns
Table 18. Dynamic characteristics: Static external memory interface …continued
CL= 22 pF for EMC_Dn CL= 20 pF for all others; Tamb =
40
C to 85
C; 2.2 V
VDD(REG)(3V3)
3.6 V ;
2.7 V
VDD(IO)
3.6 V; values guaranteed by design.
Symbol Parameter[1] Conditions Min Typ Max Unit
Fig 29. External static memory read/write access (PB = 0)
tCSLDV
tCSLBLSL
tCSHEOW
tBLSHEOW
tCSLAV
EOR
SOR EOW
EMC_An
EMC_CSn
EMC_OE
EMC_BLSn
EMC_WE
EMC_Dn
002aag699
tCSHOEH
tOEHANV
tCSHEOR
tam
tCSLSOR
tOELOEH
tCSLOEL
tCSLAV
th(D)
tBLSLBLSH
tBLSHDNV
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 114 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
Fig 30. External static memory read/write access (PB = 1)
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 115 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
[1] Program the EMC_CLKn delay values in the EMCDELAYCLK register (see the LPC43xx User manual).
The delay values must be the same for all SDRAM clocks EMC_CLKn: CLK0_DELAY = CLK1_DELAY =
CLK2_DELAY = CLK3_DELAY.
Table 19. Dynamic characteristics: Dynamic external memory interface
Simulated data over temperature and process range; CL= 10 pF for EMC_DYCSn, EMC_RAS, EMC_CAS, EMC_WE,
EMC_An; CL= 9 pF for EMC_Dn; CL= 5 pF for EMC_DQMOUTn, EMC_CLKn, EMC_CKEOUTn; Tamb =
40
C to 85
C;
2.2 V
VDD(REG)(3V3)
3.6 V; VDD(IO) =3.3 V
10 %; RD = 1 (see LPC43xx User manual); EMC_CLKn delays CLK0_DELAY
= CLK1_DELAY = CLK2_DELAY = CLK3_DELAY = 0.
Symbol Parameter Min Typ Max Unit
Tcy(clk) clock cycle time 8.4 - - ns
Common to read and write cycles
td(DYCSV) DYCS valid delay time - 3.1 + 0.5 Tcy(clk) 5.1 + 0.5 Tcy(clk) ns
th(DYCS) DYCS hold time 0.3 + 0.5 Tcy(clk) 0.9 + 0.5 Tcy(clk) -ns
td(RASV) row address strobe valid delay time - 3.1 + 0.5 Tcy(clk) 4.9 + 0.5 Tcy(clk) ns
th(RAS) row address strobe hold time 0.5 + 0.5 Tcy(clk) 1.1 + 0.5 Tcy(clk) -ns
td(CASV) column address strobe valid delay time - 2.9 + 0.5 Tcy(clk) 4.6 + 0.5 Tcy(clk) ns
th(CAS) column address strobe hold time 0.3 + 0.5 Tcy(clk) 0.9 + 0.5 Tcy(clk) -ns
td(WEV) WE valid delay time - 3.2 + 0.5 Tcy(clk) 5.9 + 0.5 Tcy(clk) ns
th(WE) WE hold time 1.3 + 0.5 Tcy(clk) 1.4 + 0.5 Tcy(clk) -ns
td(DQMOUTV) DQMOUT valid delay time - 3.1 + 0.5 Tcy(clk) 5.0 + 0.5 Tcy(clk) ns
th(DQMOUT) DQMOUT hold time 0.2 + 0.5 Tcy(clk) 0.8 + 0.5 Tcy(clk) -ns
td(AV) address valid delay time - 3.8 + 0.5 Tcy(clk) 6.3 + 0.5 Tcy(clk) ns
th(A) address hold time 0.3 + 0.5 Tcy(clk) 0.9 + 0.5 Tcy(clk) -ns
td(CKEOUTV) CKEOUT valid delay time - 3.1 + 0.5 Tcy(clk) 5.1 + 0.5 Tcy(clk) ns
th(CKEOUT) CKEOUT hold time 0.5 Tcy(clk) 0.7 + 0.5 Tcy(clk) -ns
Read cycle parameters
tsu(D) data input set-up time 1.5 0.5 - ns
th(D) data input hold time - 0.8 2.2 ns
Write cycle parameters
td(QV) data output valid delay time - 3.8 + 0.5 Tcy(clk) 6.2 + 0.5 Tcy(clk) ns
th(Q) data output hold time 0.5 Tcy(clk) 0.7 + 0.5 Tcy(clk) -ns
Table 20. Dynamic characteristics: Dynamic exte rnal memory interface; EMC_CLK[3:0]
delay values
Tamb =
40
C to 85
C; VDD(IO) =3.3 V
10 %; 2.2 V
VDD(REG)(3V3)
3.6 V.
Symbol Parameter Conditions Min Typ Max Unit
tddelay time delay value
CLKn_DELAY = 0
[1]
0.0 0.0 0.0 ns
CLKn_DELAY = 1 [1] 0.4 0.5 0.8 ns
CLKn_DELAY = 2 [1] 0.7 1.0 1.7 ns
CLKn_DELAY = 3 [1] 1.1 1.6 2.5 ns
CLKn_DELAY = 4 [1] 1.4 2.0 3.3 ns
CLKn_DELAY = 5 [1] 1.7 2.6 4.1 ns
CLKn_DELAY = 6 [1] 2.1 3.1 4.9 ns
CLKn_DELAY = 7 [1] 2.5 3.6 5.8 ns
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 116 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
For the programmable EMC_CLK[3:0] clock delays CLKn_DELAY, see Table 20 .
Remark: For SDRAM operation, set CLK0_DELAY = CLK1_DELAY = CLK2_DELAY = CLK3_DELAY in the EMCDELAYCLK
register.
Fig 31. SDRAM timing
002aag703
T
cy(clk)
EMC_CLKn
delay = 0
EMC_CLKn
delay > 0
EMC_DYCSn,
EMC_RAS,
EMC_CAS,
EMC_WE,
EMC_CKEOUTn,
EMC_A[22:0],
EMC_DQMOUTn
t
h(Q)
t
h(Q)
-
t
d
t
h(D)
t
su(D)
t
h(D)
t
su(D)
EMC_D[31:0]
write
EMC_D[31:0]
read; delay = 0
EMC_D[31:0]
read; delay > 0
t
h(x)
-
t
d
t
d(xV)
-
t
d
t
d(QV)
-
t
d
t
d(QV)
t
h(x)
t
d(xV)
EMC_CLKn delay t
d
; programmable CLKn_DELAY
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 117 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
11.10 USB interface
[1] Characterized but not imple mented as production test. Guaranteed by design.
Table 21. Dynamic characteristics: USB0 and USB1 pins (full-speed)
CL = 50 pF; Rpu = 1.5 k
on D+ to VDD(IO); 3.0 V
VDD(IO)
3.6 V.
Symbol Parameter Conditions Min Typ Max Unit
trrise time 10 % to 90 % 8.5 - 13.8 ns
tffall time 10 % to 90 % 7.7 - 13.7 ns
tFRFM differential rise and fall time
matching tr/t
f--109%
VCRS output signal crossover voltage 1.3 - 2.0 V
tFEOPT source SE0 interval of EOP see Figure 32 160 - 175 ns
tFDEOP source jitter for differential transition
to SE0 transition see Figure 32 2-+5ns
tJR1 receiver jitter to next transition 18.5 - +18.5 ns
tJR2 receiver jitter for paired transitions 10 % to 90 % 9-+9ns
tEOPR1 EOP width at receiver must reject as
EOP; see
Figure 32
[1] 40 - - ns
tEOPR2 EOP width at receiver must accept as
EOP; see
Figure 32
[1] 82 - - ns
Fig 32. Differential data-to-EOP transition skew and EOP width
002aab561
TPERIOD
differential
data lines
crossover point
source EOP width: tFEOPT
receiver EOP width: tEOPR1, tEOPR2
crossover point
extended
differential data to
SE0/EOP skew
n × TPERIOD + tFDEOP
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 118 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
[1] Characterized but not implemented as production test.
[2] Total average power consumption.
[3] The driver is active only 20 % of the time.
11.11 Ethernet
Table 22. Static ch aracteristics: USB0 PHY pins[1]
Symbol Parameter Conditions Min Typ Max Unit
High-speed mode
Pcons power consumption [2] -68-mW
IDDA(3V3) analog suppl y current (3.3 V) on pin USB0_VDDA3V3_DRIVER;
total supply current
[3]
-18- mA
during transmit - 31 - mA
during receive - 14 - mA
with driver tri-stated - 14 - mA
IDDD digital supply current - 7 - mA
Full-speed/low-speed mode
Pcons power consumption [2] -15-mW
IDDA(3V3) analog suppl y current (3.3 V) on pin USB0_VDDA3V3_DRIVER;
total supply current - 3.5 - mA
during transmit - 5 - mA
during receive - 3 - mA
with driver tri-stated - 3 - mA
IDDD digital supply current - 3 - mA
Suspend mode
IDDA(3V3) analog suppl y current (3.3 V) - 24 - A
with driver tri-stated - 24 - A
with OTG functionality enabled - 3 - mA
IDDD digital supply current - 30 - A
VBUS detector outputs
Vth threshold voltage for VBUS valid 4.4 - - V
for session end 0.2 - 0.8 V
for A valid 0.8 - 2 V
for B valid 2 - 4 V
Vhys hysteresis voltage for session end - 150 10 mV
A valid - 200 10 mV
B valid - 200 10 mV
Table 23. Dynamic characteristics: Ethernet
Tamb =
40
C to 85
C; 2.2 V
VDD(REG)(3V3)
3.6 V; 2.7 V
VDD(IO)
3.6 V. V alues guaranteed by
design.
Symbol Parameter Conditions Min Max Unit
RMII mode
fclk clock frequency for ENET_RX_CLK [1] -50MHz
clk clock duty cycle [1] 50 50 %
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 119 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
[1] Output drivers can drive a load 25 pF accommodating over 12 inch of PCB trace and the input
capacitance of the receiving device.
[2] Timing values are given from the point at which the clock signal waveform crosses 1.4 V to the valid input or
output level.
tsu set-up time for ENET_TXDn, ENET_TX_EN,
ENET_RXDn, ENET_RX_ER,
ENET_RX_DV
[1][2] 4- ns
thhold time for ENET_TXDn, ENET_TX_EN,
ENET_RXDn, ENET_RX_ER,
ENET_RX_DV
[1][2] 2- ns
MII mode
fclk clock frequency for ENET_TX_CLK [1] - 25 MHz
clk clock duty cycle [1] 50 50 %
tsu set-up time for ENET_TXDn, ENET_TX_EN,
ENET_TX_ER [1][2] 4- ns
thhold time for ENET_TXDn, ENET_TX_EN,
ENET_TX_ER [1][2] 2- ns
fclk clock frequency for ENET_RX_CLK [1] - 25 MHz
clk clock duty cycle [1] 50 50 %
tsu set-up time for ENET_RXDn, ENET_RX_ER,
ENET_RX_DV [1][2] 4- ns
thhold time for ENET_RXDn, ENET_RX_ER,
ENET_RX_DV [1][2] 2- ns
Fig 33. Ethernet timing
Table 23. Dynamic characteristics: Ethernet
Tamb =
40
C to 85
C; 2.2 V
VDD(REG)(3V3)
3.6 V; 2.7 V
VDD(IO)
3.6 V. V alues guaranteed by
design.
Symbol Parameter Conditions Min Max Unit
002aag210
th
tsu
ENET_RX_CLK
ENET_TX_CLK
ENET_RXD[n]
ENET_RX_DV
ENET_RX_ER
ENET_TXD[n]
ENET_TX_EN
ENET_TX_ER
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 120 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
11.12 SD/MMC
11.13 LCD
Table 24. Dynamic characteristics: SD/MMC
Tamb =25
C, 2.2 V
VDD(REG)(3V3)
3.6 V; 2.7 V
VDD(IO)
3.6 V, CL = 20 pF. Simulated values.
Symbol Parameter Conditions Min Typ Max Unit
fclk clock frequency on pin SD_CLK; data
transfer mode - 40 <tbd> MHz
on pin SD_CLK;
identification mode <tbd> MHz
tsu(D) data input set-up
time on pins SD_CMD, SD_DA Tn
as inputs <tbd> 9.9 - ns
th(D) data input hold time on pins SD_CMD, SD_DA Tn
as inputs <tbd> 0.3 - ns
td(QV) data output valid
delay time on pins SD_CMD, SD_DA Tn
as outputs - 6.9 <tbd> ns
th(Q) data output hold time on pins SD_CMD, SD_DATn
as outputs <tbd> 0.3 - ns
Fig 34. SD/MMC timing
002aag204
SD_CLK
SD_DATn (O)
SD_DATn (I)
td(QV)
th(D)
tsu(D)
Tcy(clk)
th(Q)
SD_CMD (O)
SD_CMD (I)
Table 25. Dynamic characteristics: LCD
Tamb =25
C; 2.2 V
VDD(REG)(3V3)
3.6 V; 2.7 V
VDD(IO)
3.6 V; CL = 20 pF. Simulated values.
Symbol Parameter Conditions Min Typ Max Unit
fclk clock frequency on pin LCD_DCLK - 50 <tbd> MHz
tsu(D) data input set-up
time <tbd> - ns
th(D) data input hold time <tbd> <tbd> - ns
td(QV) data output valid
delay time - 14.1 <tbd> ns
th(Q) data output hold time <tbd> <tbd> - ns
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 121 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
12. ADC/DAC electrical characteristics
[1] The ADC is monotonic, there are no missing codes.
[2] The differential linearity error (ED) is the difference between the actual step width and the ideal step width. See Figure 35.
[3] The integral non-linearity (EL(adj)) is the peak difference between the center of the steps of the actual and the ideal transfer curve after
appropriate adjustment of gain and offset errors. See Figure 35.
[4] The offset error (EO) is the absolute difference between the straight line which fits the actual curve and the straight line which fits the
ideal curve. See Figure 35.
[5] The gain error (EG) is the relative difference in percent between the straight line fitting the actual transfer curve after removing offset
error, and the straight line which fits the ideal transfer curve. See Figure 35.
[6] The absolute erro r (ET) is the maximum difference between the center of the steps of the actual transfer curve of the non-calibrated
ADC and the ideal transfer curve. See Figure 35.
[7] Tamb = 25 C; maximum sampling frequency fs = 4.5 MHz and analog input capacitance Cia = 2 pF.
[8] Input resistance Ri depends on the sampling frequency fs: Ri = 2 k + 1 / (fs Cia).
Table 26. ADC characteristics
VDDA(3V3) over specified ranges; Tamb =
40
C to +85
C; ADC frequency 4.5 MHz; unless otherwise specified.
Symbol Parameter Conditions Min Typ Max Unit
VIA analog input voltage 0 - VDDA(3V3) V
Cia analog input
capacitance -- 2 pF
EDdifferential linearity error 2.7 V VDDA(3V3) 3.6 V [1][2] -0.8 - LSB
2.2 V VDDA(3V3) < 2.7 V - 1.0 - LSB
EL(adj) integral non-linearity 2.7 V VDDA(3V3) 3.6 V [3] -0.8 - LSB
2.2 V VDDA(3V3) < 2.7 V - 1.5 - LSB
EOoffset error 2.7 V VDDA(3V3) 3.6 V [4] -0.15 - LSB
2.2 V VDDA(3V3) < 2.7 V - 0.15 - LSB
EGgain error 2.7 V VDDA(3V3) 3.6 V [5] -0.3 - %
2.2 V VDDA(3V3) < 2.7 V - 0.35 - %
ETabsolute error 2.7 V VDDA(3V3) 3.6 V [6] -3- LSB
2.2 V VDDA(3V3) < 2.7 V - 4- LSB
Rvsi voltage source interface
resistance see Figure 36 -- 1/(7 fclk(ADC)
Cia)k
Riinput resistance [7][8] -- 1.2 M
fclk(ADC) ADC clock frequency - - 4.5 MHz
fc(ADC) ADC conversion
frequency 10-bit resolution; 11 clock
cycles - - 400 kSamples/s
2-bit resolution; 3 clock
cycles 1.5 MSamples/s
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 122 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
(1) Example of an actual transfer curve.
(2) The ideal transfer curve.
(3) Differential linearity error (ED).
(4) Integral non-linearity (EL(adj)).
(5) Center of a step of the actual transfer curve.
(6) VDDA refers to VDDA(3V3) on pin VDDA and VSSA to analog ground on pin VSSA.
Fig 35. 10-bit ADC cha ra c ter istics
002aaf959
1023
1022
1021
1020
1019
(2)
(1)
10241018 1019 1020 1021 1022 1023
7123456
7
6
5
4
3
2
1
0
1018
(5)
(4)
(3)
1 LSB
(ideal)
code
out
VDDA(3V3) VSSA
1024
offset
error
EO
gain
error
EG
offset error
EO
VIA (LSBideal)
1 LSB =
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 123 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
[1] In the DAC CR register, bit BIAS = 0 (see the LPC43xx user manual).
[2] Settling time is calculated within 1/2 LSB of the final value.
Rs 1/((7 fclk(ADC) Cia) 2 k
Fig 36. ADC interface to pins
LPC43xx
ADC0_n/ADC1_n
Cia = 2 pF
Rvsi
Rs
VSS
VEXT
002aag704
ADC
COMPARATOR
2 kΩ (analog pin)
2.2 kΩ (multiplexed pin)
Table 27. DAC characteristics
VDDA(3V3) over specified ranges; Tamb =
40
C to +85
C; unless otherwise specified
Symbol Parameter Conditions Min Typ Max Unit
EDdifferential linearity error 2.7 V VDDA(3V3) 3.6 V [1] -0.8 - LSB
2.2 V VDDA(3V3) < 2.7 V - 1.0 - LSB
EL(adj) integral non-linearity 2.7 V VDDA(3V3) 3.6 V [1] -1.0 - LSB
2.2 V VDDA(3V3) < 2.7 V - 1.5 - LSB
EOoffset error 2.7 V VDDA(3V3) 3.6 V [1] -0.8 - LSB
2.2 V VDDA(3V3) < 2.7 V - 1.0 - LSB
EGgain error 2.7 V VDDA(3V3) 3.6 V [1] -0.3 - %
2.2 V VDDA(3V3) < 2.7 V - 1.0 - %
CLload capacitance - - 200 pF
RLload resistance 1 - - k
tssettling time [1] 0.4 s
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 124 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
13. Application information
13.1 LCD panel signal usage
Table 28. LCD panel connections for STN single panel mode
External pin 4-bit mono STN single panel 8-bit mono STN single panel Color STN single panel
LPC43xx pin
used LCD function LPC43xx pin
used LCD function LPC43xx pi n
used LCD function
LCD_VD[23:8] - - - - - -
LCD_VD7 - - P8_4 UD[7] P8_4 UD[7]
LCD_VD6 - - P8_5 UD[6] P8_5 UD[6]
LCD_VD5 - - P8_6 UD[5] P8_6 UD[5]
LCD_VD4 - - P8_7 UD[4] P8_7 UD[4]
LCD_VD3 P4_2 UD[3] P4_2 UD[3] P4_2 UD[3]
LCD_VD2 P4_3 UD[2] P4_3 UD[2] P4_3 UD[2]
LCD_VD1 P4_4 UD[1] P4_4 UD[1] P4_4 UD[1]
LCD_VD0 P4_1 UD[0] P4_1 UD[0] P4_1 UD[0]
LCD_LP P7_6 LCDLP P7_6 LCDLP P7_6 LCDLP
LCD_ENAB/
LCDM P4_6 LCDENAB/
LCDM P4_6 LCDENAB/
LCDM P4_6 LCDENAB/
LCDM
LCD_FP P4_5 LCDFP P4_5 LCDFP P4_5 LCDFP
LCD_DCLK P4_7 LCDDCLK P4_7 LCDDCLK P4_7 LCDDCLK
LCD_LE P7_0 LCDLE P7_0 LCDLE P7_0 LCDLE
LCD_PWR P7_7 CDPWR P7_7 LCDPWR P7_7 LCDPWR
GP_CLKIN PF_4 LCDCLKIN PF_4 LCDCLKIN PF_4 LCDCLKIN
Table 29. LCD panel connections for STN dual panel mode
External pin 4-bit mono STN dual panel 8-bit mono STN du al panel Color STN dual panel
LPC43xx pin
used LCD function LPC43xx pin
used LCD function LPC43xx pin
used LCD function
LCD_VD[23:16] - - - - - -
LCD_VD15 - - PB_4 LD[7] PB_4 LD[7]
LCD_VD14 - - PB_5 LD[6] PB_5 LD[6]
LCD_VD13 - - PB_6 LD[5] PB_6 LD[5]
LCD_VD12 - - P8_3 LD[4] P8_3 LD[4]
LCD_VD11 P4_9 LD[3] P4_9 LD[3] P4_9 LD[3]
LCD_VD10 P4_10 LD[2] P4_10 LD[2] P4_10 LD[2]
LCD_VD9 P4_8 LD[1] P4_8 LD[1] P4_8 LD[1]
LCD_VD8 P7_5 LD[0] P7_5 LD[0] P7_5 LD[0]
LCD_VD7 - - UD[7] P8_4 UD[7]
LCD_VD6 - - P8_5 UD[6] P8_5 UD[6]
LCD_VD5 - - P8_6 UD[5] P8_6 UD[5]
LCD_VD4 - - P8_7 UD[4] P8_7 UD[4]
LCD_VD3 P4_2 UD[3] P4_2 UD[3] P4_2 UD[3]
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 125 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
LCD_VD2 P4_3 UD[2] P4_3 UD[2] P4_3 UD[2]
LCD_VD1 P4_4 UD[1] P4_4 UD[1] P4_4 UD[1]
LCD_VD0 P4_1 UD[0] P4_1 UD[0] P4_1 UD[0]
LCD_LP P7_6 LCDLP P7_6 LCDLP P7_6 LCDLP
LCD_ENAB/
LCDM P4_6 LCDENAB/
LCDM P4_6 LCDENAB/
LCDM P4_6 LCDENAB/
LCDM
LCD_FP P4_5 LCDFP P4_5 LCDFP P4_5 LCDFP
LCD_DCLK P4_7 LCDDCLK P4_7 LCDDCLK P4_7 LCDDCLK
LCD_LE P7_0 LCDLE P7_0 LCDLE P7_0 LCDLE
LCD_PWR P7_7 LCDPWR P7_7 LCDPWR P7_7 LCDPWR
GP_CLKIN PF_4 LCDCLKIN PF_4 LCDCLKIN PF_4 LCDCLKIN
Table 29. LCD panel connections for STN dual panel mode
External pin 4-bit mono STN dual panel 8-bit mono STN du al panel Color STN dual panel
LPC43xx pin
used LCD function LPC43xx pin
used LCD function LPC43xx pin
used LCD function
Table 30. LCD panel connections for TFT panels
External
pin TFT 12 bit (4:4:4
mode) TFT 16 bit (5:6:5 mode) TFT 16 bi t (1:5:5:5 mode) TFT 24 bit
LPC43xx
pin used LCD
function LPC43xx
pin used LCD
function LPC43xx pin
used LCD
function LPC43xx
pin used LCD
function
LCD_VD23 PB_0 BLUE3 PB_0 BLUE4 PB_0 BLUE4 BLUE7
LCD_VD22 PB_1 BLUE2 PB_1 BLUE3 PB_1 BLUE3 BLUE6
LCD_VD21 PB_2 BLUE1 PB_2 BLUE2 PB_2 BLUE2 BLUE5
LCD_VD20 PB_3 BLUE0 PB_3 BLUE1 PB_3 BLUE1 BLUE4
LCD_VD19 - - P7_1 BLUE0 P7_1 BLUE0 BLUE3
LCD_VD18 - - - - P7_2 intensity BLUE2
LCD_VD17 - - - - - - P7_3 BLUE1
LCD_VD16 - - - - - - P7_4 BLUE0
LCD_VD15 PB_4 GREEN3 PB_4 GREEN5 PB_4 GREEN4 PB_4 GREEN7
LCD_VD14 PB_5 GREEN2 PB_5 GREEN4 PB_5 GREEN3 PB_5 GREEN6
LCD_VD13 PB_6 GREEN1 PB_6 GREEN3 PB_6 GREEN2 PB_6 GREEN5
LCD_VD12 P8_3 GREEN0 P8_3 GREEN2 P8_3 GREEN1 P8_3 GREEN4
LCD_VD11 - - P4_9 GREEN1 P4_9 GREEN0 P4_9 GREEN3
LCD_VD10 - - P4_10 GREEN0 P4_10 intensity P4_10 GREEN2
LCD_VD9 - - - - - - P4_8 GREEN1
LCD_VD8 - - - - - - P7_5 GREEN0
LCD_VD7 P8_4 RED3 P8_4 RED4 P8_4 RED4 P8_4 RED7
LCD_VD6 P8_5 RED2 P8_5 RED3 P8_5 RED3 P8_5 RED6
LCD_VD5 P8_6 RED1 P8_6 RED2 P8_6 RED2 P8_6 RED5
LCD_VD4 P8_7 RED0 P8_7 RED1 P8_7 RED1 P8_7 RED4
LCD_VD3 - - P4_2 RED0 P4_2 RED0 P4_2 RED3
LCD_VD2 - - - - P4_3 intensity P4_3 RED2
LCD_VD1 - - - - - - P4_4 RED1
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 126 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
13.2 Crystal oscillator
The crystal oscillator is controlled by the XTAL_OSC_CTRL register in the CGU (see
LPC43xx user manual).
The crystal oscillator operates at frequencies of 1 MHz to 25 MHz. This frequency can be
boosted to a higher frequency, up to the maximum CPU operating frequency, by the PLL.
The oscillator can operate in one of two modes: slave mode and oscillation mode.
In slave mode the input clock signal should be coupled by means of a capacitor of
100 pF (CC in Figure 37), with an amplitude of at least 200 mV (rms). The XTAL2 pin
in this configuration can be left unconnected.
External components and models used in oscillation mode are shown in Figure 38,
and in Table 31 and Table 32. Since the feedback resistance is integrated on chip,
only a crystal and the capacitances CX1 and CX2 need to be connected externally in
case of fundamental mode oscillation (the fundamental frequency is represented by L,
CL and RS). Capa citance CP in Figure 38 represents the parallel package capacitance
and should not be larger than 7 pF. Parameters FC, CL, RS and CP are supplied by the
crystal manufacturer.
LCD_VD0 - - - - - - P4_1 RED0
LCD_LP P7_6 LCDLP P7_6 LCDLP P7_6 LCDLP P7_6 LCDLP
LCD_ENAB
/LCDM P4_6 LCDENAB/
LCDM P4_6 LCDENAB/
LCDM P4_6 LCDENAB/
LCDM P4_6 LCDENAB/
LCDM
LCD_FP P4_5 LCDFP P4_5 LCDFP P4_5 LCDFP P4_5 LCDFP
LCD_DCLK P4_7 LCDDCLK P4_7 LCDDCLK P4_7 LCDDCLK P4_7 LCDDCLK
LCD_LE P7_0 LCDLE P7_0 LCDLE P7_0 LCDLE P7_0 LCDLE
LCD_PWR P7_7 LCDPWR P7_7 LCDPWR P7_7 LCDPWR P7_7 LCDPWR
GP_CLKIN PF_4 LCDCLKIN PF_4 LCDCLKIN PF_4 LCDCLKIN PF_4 LCDCLKIN
Table 30. LCD panel connections for TFT panels
External
pin TFT 12 bit (4:4:4
mode) TFT 16 bit (5:6:5 mode) TFT 16 bi t (1:5:5:5 mode) TFT 24 bit
LPC43xx
pin used LCD
function LPC43xx
pin used LCD
function LPC43xx pin
used LCD
function LPC43xx
pin used LCD
function
Table 31. Recommended values for CX1/X2 in oscillation mo de (crystal and external
components parame ters) low frequency mode
Fundamental oscillation
frequency Maximum crystal series
resistance RS
External load capacitors
CX1, CX2
2 MHz < 200 33 pF, 33 pF
< 200 39 pF, 39 pF
< 200 56 pF, 56 pF
4 MHz < 200 18 pF, 18 pF
< 200 39 pF, 39 pF
< 200 56 pF, 56 pF
8 MHz < 200 18 pF, 18 pF
< 200 39 pF, 39 pF
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 127 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
12 MHz < 160 18 pF, 18 pF
< 160 39 pF, 39 pF
16 MHz < 120 18 pF, 18 pF
< 80 33 pF, 33 pF
20 MHz <100 18 pF, 18 pF
< 80 33 pF, 33 pF
Table 32. Recommended values for CX1/X2 in oscillation mode (crystal and external
components parame ters) high frequency mode
Fundamental oscillation
frequency Maximum crystal series
resistance RS
External load capacitors CX1,
Cx2
15 MHz < 80 18 pF, 18 pF
20 MHz < 80 39 pF, 39 pF
< 100 47 pF, 47 pF
Fig 37. Slave mode operation of the on-chip oscillator
Fig 38. Oscillator mod es with external crystal model used for CX1/CX2 evaluation
Table 31. Recommended values for CX1/X2 in oscillation mo de (crystal and external
components parame ters) low frequency mode
Fundamental oscillation
frequency Maximum crystal series
resistance RS
External load capacitors
CX1, CX2
LPC43xx
XTAL1
Ci
100 pF
Cg
002aag379
002aag380
LPC43xx
XTAL1 XTAL2
CX2
CX1
XTAL
=CLCP
RS
L
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 128 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
13.3 XTAL and RTCX Printed Circuit Board (PCB) layout guidelines
Connect the crystal on the PCB as close as possible to the oscillator input and output pins
of the chip. Take care that the load capacitors Cx1, Cx2, and Cx3 in case of third overtone
crystal usag e have a common ground plane . Also connect the exter nal components to the
ground plain. To keep the noise coupled in via the PCB as small as possible, make loops
and parasitics as small as possible. Choose smaller values of Cx1 and Cx2 if parasitics
increase in the PCB layout.
13.4 Standard I/O pin configuration
Figure 39 shows the possible pin modes for standard I/O pins with analog input function:
Digital output driver: Open -dra i n mod e en ab le d/ disa b led
Digital input: Pull-up enabled/disabled
Digital input: Pull-down enabled/disabled
Digital input: Repeater mode enabled/disabled
Analog input
The default configuration for standard I/O pins is input with pull-up enabled. The weak
MOS devices provide a drive capability equivalent to pull-up and pull-down resistors.
Fig 39. Standard I/O pin configuration with analog input
PIN
VDD(IO) VDD(IO)
ESD
VSS
ESD
strong
pull-up
strong
pull-down
VDD(IO)
weak
pull-up
weak
pull-down
open-drain enable
output enable
repeater mode
enable
pull-up enable
pull-down enable
data output
data input
analog input
select analog input
002aag701
pin configured
as digital output
driver
pin configured
as digital input
pin configured
as analog input
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 129 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
13.5 Reset pin configuration
Fig 40. Reset pin configuration
V
SS
reset
002aag702
V
DD(IO)
V
DD(IO)
V
DD(IO)
Rpu
ESD
ESD
20 ns RC
GLITCH FILTER PIN
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 130 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
14. Package outline
Fig 41. Package outline LBGA256 package
REFERENCES
OUTLINE
VERSION EUROPEAN
PROJECTION ISSUE DATE
IEC JEDEC
MO-192
JEITA
- - - - - -
SOT740-2
SOT740-2
05-06-16
05-08-04
UNIT A
max
mm 1.55 0.45
0.35 1.1
0.9 0.55
0.45 17.2
16.8 17.2
16.8
A1
DIMENSIONS (mm are the original dimensions)
LBGA256: plastic low profile ball grid array package; 256 balls; body 17 x 17 x 1 mm
X
A2b D E e
1
e1
15
e2
15
v
0.25
w
0.1
y
0.12
y1
0.35
1/2 e
1/2 e
AA2
A1
detail X
D
E
BA
ball A1
index area
y
y1C
C
AB
A
BC
DE
F
H
K
G
J
L
MN
PR
T
2 4 6 8 10 12 14 16
1 3 5 7 9 11 13 15
ball A1
index area
e
e
e1
b
e2
C
C
vM
wM
05 10 mm
scale
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 131 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
Fig 42. Package outline of the TFBGA180 package
REFERENCES
OUTLINE
VERSION EUROPEAN
PROJECTION ISSUE DATE
IEC JEDEC JEITA
SOT570-3
SOT570-3
08-07-09
10-04-15
UNIT
mm max
nom
min
1.20
1.06
0.95
0.40
0.35
0.30
0.50
0.45
0.40
12.1
12.0
11.9
12.1
12.0
11.9 0.8 10.4 0.15 0.12
A
DIMENSIONS (mm are the original dimensions)
TFBGA180: thin fine-pitch ball grid array package; 180 balls
0 5 10 mm
scale
A1A2
0.80
0.71
0.65
b D E e e1
10.4
e2v w
0.05
y y1
0.1
ball A1
index area
BA
D
E
C
y
C
y1
X
A
BC
DE
F
H
K
G
L
J
MN
P
2468101214
135791113
b
e2
e1
e
e
1/2 e
1/2 e AC B
vMCwM
ball A1
index area
detail X
AA2
A1
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 132 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
Fig 43. Package outline of the LQFP208 package
UNIT A1A2A3bpcE
(1) eH
ELL
pZywv θ
REFERENCES
OUTLINE
VERSION EUROPEAN
PROJECTION ISSUE DATE
IEC JEDEC JEITA
mm 0.15
0.05 1.45
1.35 0.25 0.27
0.17 0.20
0.09 28.1
27.9 0.5 30.15
29.85 1.43
1.08 7
0
o
o
0.080.121 0.08
DIMENSIONS (mm are the original dimensions)
Note
1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.
0.75
0.45
SOT459-1 136E30 MS-026 00-02-06
03-02-20
D(1)
28.1
27.9
HD
30.15
29.85
E
Z
1.43
1.08
D
pin 1 index
bp
e
θ
EA1
A
Lp
detail X L
(A )
3
B
52
c
D
H
bp
E
HA2
vMB
D
ZD
A
ZE
e
vMA
X
1
208
157
156 105
104
53
y
wM
wM
0 5 10 mm
scale
LQFP208; plastic low profile quad flat package; 208 leads; body 28 x 28 x 1.4 mm SOT459-1
A
max.
1.6
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 133 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
Fig 44. Package outline of the TFBGA100 package
REFERENCES
OUTLINE
VERSION EUROPEAN
PROJECTION ISSUE DATE
IEC JEDEC JEITA
SOT926-1 - - - - - - - - -
SOT926-1
05-12-09
05-12-22
UNIT A
max
mm 1.2 0.4
0.3 0.8
0.65 0.5
0.4 9.1
8.9 9.1
8.9
A1
DIMENSIONS (mm are the original dimensions)
TFBGA100: plastic thin fine-pitch ball grid array package; 100 balls; body 9 x 9 x 0.7 mm
A2b D E e2
7.2
e
0.8
e1
7.2
v
0.15
w
0.05
y
0.08
y1
0.1
0 2.5 5 mm
scale
b
e2
e1
e
e
1/2 e
1/2 e
AC B
vMC wM
ball A1
index area
A
B
C
D
E
F
H
K
G
J
24681013579
ball A1
index area
B A
E
D
C
y
C
y1
X
detail X
A
A1
A2
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 134 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
Fig 45. P ackage outline for the LQFP144 package
UNIT A1A2A3bpcE
(1) eH
ELL
pZywv θ
REFERENCES
OUTLINE
VERSION EUROPEAN
PROJECTION ISSUE DATE
IEC JEDEC JEITA
mm 0.15
0.05 1.45
1.35 0.25 0.27
0.17 0.20
0.09 20.1
19.9 0.5 22.15
21.85 1.4
1.1 7
0
o
o
0.080.2 0.081
DIMENSIONS (mm are the original dimensions)
Note
1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.
0.75
0.45
SOT486-1 136E23 MS-026 00-03-14
03-02-20
D(1) (1)(1)
20.1
19.9
HD
22.15
21.85
E
Z
1.4
1.1
D
0 5 10 mm
scale
bp
e
θ
EA1
A
Lp
detail X
L
(A )
3
B
c
bp
E
HA2
D
HvMB
D
ZD
A
ZE
e
vMA
X
y
wM
wM
A
max.
1.6
LQFP144: plastic low profile quad flat package; 144 leads; body 20 x 20 x 1.4 mm SOT486-1
108
109
pin 1 index
73
72
37
1
144 36
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 135 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
Fig 46. P ackage outline for the LQFP100 package
UNIT A
max. A1A2A3bpcE
(1) eH
ELL
pZywv θ
REFERENCES
OUTLINE
VERSION EUROPEAN
PROJECTION ISSUE DATE
IEC JEDEC JEITA
mm 1.6 0.15
0.05 1.45
1.35 0.25 0.27
0.17 0.20
0.09 14.1
13.9 0.5 16.25
15.75 1.15
0.85 7
0
o
o
0.08 0.080.21
DIMENSIONS (mm are the original dimensions)
Note
1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.
0.75
0.45
SOT407-1 136E20 MS-026 00-02-01
03-02-20
D(1) (1)(1)
14.1
13.9
HD
16.25
15.75
E
Z
1.15
0.85
D
bp
e
θ
EA1
A
Lp
detail X
L
(A )
3
B
25
c
D
H
bp
E
HA2
vMB
D
ZD
A
ZE
e
vMA
X
1
100
7675 5150
26
y
pin 1 index
wM
wM
0 5 10 mm
scale
LQFP100: plastic low profile quad flat package; 100 leads; body 14 x 14 x 1.4 mm SOT407-1
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 136 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
15. Soldering
Fig 47. Reflow soldering of the LBGA2 56 package
DIMENSIONS in mm
PSLSPSRHxHy
Hx
Hy
SOT740-2
solder land plus solder paste
occupied area
Footprint information for reflow soldering of LBGA256 package
solder land
solder paste deposit
solder resist
P
P
SL
SP
SR
Generic footprint pattern
Refer to the package outline drawing for actual layout
detail X
see detail X
sot740-2_fr
1.00 0.450 0.450 0.600 17.500 17.500
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 137 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
Fig 48. Reflow soldering of the TFBGA180 package
DIMENSIONS in mm
PSLSPSRHxHy
Hx
Hy
SOT570-3
solder land plus solder paste
occupied area
Footprint information for reflow soldering of TFBGA180 package
solder land
solder paste deposit
solder resist
P
P
SL
SP
SR
Generic footprint pattern
Refer to the package outline drawing for actual layout
detail X
see detail X
sot570-3_fr
0.80 0.400 0.400 0.550 12.575 12.575
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 138 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
Fig 49. Reflow soldering of the LQFP 208 package
SOT459-1
DIMENSIONS in mm
occupied area
Footprint information for reflow soldering of LQFP208 package
Ax
Bx
Gx
Gy
Hy
Hx
AyBy
P1P2
D2 (8×) D1
(0.125)
Ax Ay Bx By D1 D2 Gx Gy Hx HyP1 P2 C
sot459-1_fr
solder land
C
Generic footprint pattern
Refer to the package outline drawing for actual layout
31.300 31.300 28.300 28.3000.500 0.560 0.2801.500 0.400 28.500 28.500 31.550 31.550
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 139 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
Fig 50. Reflow soldering of the LQFP 144 package
SOT486-1
DIMENSIONS in mm
occupied area
Footprint information for reflow soldering of LQFP144 package
Ax
Bx
Gx
Gy
Hy
Hx
AyBy
P1P2
D2 (8×) D1
(0.125)
Ax Ay Bx By D1 D2 Gx Gy Hx HyP1 P2 C
sot486-1_fr
solder land
C
Generic footprint pattern
Refer to the package outline drawing for actual layout
23.300 23.300 20.300 20.3000.500 0.560 0.2801.500 0.400 20.500 20.500 23.550 23.550
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 140 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
Fig 51. Reflow soldering of the TFBGA100 package
DIMENSIONS in mm
PSLSPSRHxHy
Hx
Hy
SOT926-1
solder land plus solder paste
occupied area
Footprint information for reflow soldering of TFBGA100 package
solder land
solder paste deposit
solder resist
P
P
SL
SP
SR
Generic footprint pattern
Refer to the package outline drawing for actual layout
detail X
see detail X
sot926-1_fr
0.80 0.330 0.400 0.480 9.400 9.400
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 141 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
Fig 52. Reflow soldering of the LQFP 100 package
SOT407-1
DIMENSIONS in mm
occupied area
Footprint information for reflow soldering of LQFP100 package
Ax
Bx
Gx
Gy
Hy
Hx
AyBy
P1P2
D2 (8×) D1
(0.125)
Ax Ay Bx By D1 D2 Gx Gy Hx HyP1 P2 C
sot407-1
solder land
C
Generic footprint pattern
Refer to the package outline drawing for actual layout
17.300 17.300 14.300 14.3000.500 0.560 0.2801.500 0.400 14.500 14.500 17.550 17.550
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 142 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
16. Abbreviations
Table 33. Abbreviations
Acronym Description
ADC Analog-to-Digital Converter
AES Advanced Encryption Standard
AHB Advanced High-performance Bus
APB Advanced Peripheral Bus
API Application Programming Interface
BOD BrownOut Detection
CAN Controller Area Network
CMAC Cipher-based Message Authentication Code
CSMA/CD Carrier Sense Multiple Access with Collision Detection
DAC Digital-to-Analog Converter
DC-DC Direct Current-to-Direct Current
DMA Direct Memory Access
GPIO General Purpose Input/Output
IRC Internal RC
IrDA Infrared Data Association
JTAG Joint Test Action Group
LCD Liquid Crystal Display
LSB Least Significant Bit
MAC Media Access Control
MCU MicroController Unit
MIIM Media Independent Interface Management
n.c. not connected
OHCI Open Host Con trol ler Interface
OTG On-The-Go
PHY Physical Layer
PLL Phase-Locked Loop
PMC Power Mode Control
PWM Pulse Width Modulator
RIT Repetitive Interrupt Timer
RMII Reduced Media Independent Interface
SDRAM Synchronous Dynamic Random Access Memory
SIMD Single Instruction Multiple Data
SPI Serial Peripheral Interface
SSI Serial Synchronous Interface
SSP Synchronous Serial Port
TCP/IP Transmission Con trol Protocol/Internet Protocol
TTL Transist or- Transistor Logic
UART Universal Asynchronous Receiver/Transmitter
ULPI UTMI+ Low Pin Interface
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 143 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
USART Universal Synchronous Asynchronous Receiver/Transmitter
USB Universal Serial Bus
UTMI USB2.0 Transceiver Macrocell Interface
Table 33. Abbreviations …continued
Acronym Description
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 144 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
17. Revision history
Table 34. Revision history
Document ID Release date Data sheet status Change notice Supersedes
LPC4350_30_20_10 v.3.1 20120105 Objective data sheet LPC4350_30_20_10 v.3
Modifications: SPIFI boot pins added in Table 4 and Table 5.
LPC4350_30_20_10 v.3 20111205 Objective data sheet LPC4350_30_20_10 v.2.1
Modifications: VDDA(3V3) minimum value changed to 2.2 V.
VDD(IO) and VDD(REG)(3V3) ranges added to static and dyna mic characteristics tables.
Figure 29 and Figure 30 updated.
UART and USART maximum bit rates specified in Section 11.7.
Define 5 V tolerant pins for VDD(IO) present only in Table 3.
Added pin characteristics for USB1 pins in Table 8.
Added explanation of parameter Rvsi (Figure 36).
SPIFI driver removed from ROM (Table 4 and Table 5).
Multiple <tbd> replaced throughout the data sheet.
Parameter Cia = 2 pF updated in Table 26.
ESD parameter added in Table 6.
AES removed from memory maps.
SD/MMC timing parameters added in Tab le 24.
LCD timing parameters added in Table 25.
EMC SDRAM timing parameters updated in Table 20.
SSP timing parameters added in Table 17.
USART timing parameters added in Table 16.
DAC characterization data added in Table 27.
DBGEN pin reset state: PD removed (Table 3).
TDO pin reset state: PU removed (Table 3).
USB0_ID pin: pin description updated (Table 3).
USB0_VBUS pin: pin description updated (Table 3).
Dynamic characteristics added for the crystal oscillator (Section 11.3).
LQFP208 pin configuration added.
EMC static and dynamic SRAM characterization data added.
Number of GPIOs corrected in the LQFP208 package (in Table 2).
ADC characteristics added (Table 26).
DAC characteristics added (Table 27).
Reset state updated for pin PF_0 and PF_4 in Table 3.
Power consumption data added in Table 8.
Pin electrical characteristics added in Table 8, Figure 14 and Figure 15.
Pin function USB0_PWR_EN changed to USB0_PPWR and description updated in
Table 3.
Pin function USB1_VBUS_EN changed to USB1_PPWR and description updated in
Table 3.
LPC4350_30_20_10 v.2.1 20110923 Objective data sheet LPC4350_30_20_10 v.2
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 145 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
Modifications: LQFP100 package added in Table 3.
Pin P2_7 designated as ISP entry pin.
Boot pins corrected in Table 3 and Table 5: Pin P2_7 replaced by pin
P2_9 as boot pin. Pin level corrected for 4th boot (p in P2_9) in
Table 5.
USART3 boot mode added in Table 5.
Description of ISP mode added (Section 7.11).
VI updated for I/O pins (see Table 6).
Table 2 updated.
Pin description of Pin P2_2 updated: Function CTOUT_6 changed to
CTIN_6.
Pin description of Pin PF_9 updated: Function SGPIO7 changed to
SGPIO3.
LQFP208 package added in Table 3.
SPIFI memory added in Figure 9.
AHB multilayer matrix connections updated in Figure 8.
Pin P7_2, column LQFP144: replaced 113 by 115 in Table 3.
LPC4350_30_20_10 v.2 20110714 Objective data sheet LPC4350_30_20_10 v.1
LPC4350_30_20_10 v.1 20101029 Ob jective data sheet - -
Table 34. Revision history …continued
Document ID Release date Data sheet status Change notice Supersedes
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 146 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
18. Legal information
18.1 Data sheet status
[1] Please consult the most recently issued document before initiating or completing a design.
[2] The term ‘short data sheet’ is explained in section “Definitions”.
[3] The prod uct sta tus of device (s) descri bed in this d ocument m ay have cha nged since thi s docume nt was publish ed and ma y diffe r in case of multiple devices. The latest product status
information is available on the Internet at URL http://www.nxp.com.
18.2 Definitions
Draft — The document is a draft version only. The content is still under
internal review and subject to formal approval, which may result in
modifications or additions. NXP Semiconductors does not give any
representations or warranties as to the accuracy or completeness of
information included herein and shall have no liab ility for the consequences of
use of such information.
Short data sheet — A short dat a sheet is an extract from a full data sheet
with the same product type number(s) and tit le. A short data sh eet is intended
for quick reference only and shou ld not be rel ied u pon to cont ain det ailed and
full information. For detailed and full information see the relevant full data
sheet, which is available on request via the local NXP Semiconductors sales
office. In case of any inconsistency or conf lict with the short data sheet, the
full data sheet shall pre vail.
Product specificat io nThe information and data provided in a Product
data sheet shall define the specification of the product as agreed between
NXP Semiconductors and its customer, unless NXP Semiconductors and
customer have explicitly agreed otherwise in writing. In no event however,
shall an agreement be valid in which the NXP Semiconductors product is
deemed to off er functions and qualities beyon d those described in the
Product data sheet.
18.3 Disclaimers
Limited warr a nty and liability — Information in this document is believed to
be accurate and reliable. However, NXP Semiconductors does not give any
representations or warranties, expressed or implied, as to the accuracy or
completeness of such information and shall have no liability for the
consequences of use of such information. NXP Se miconductors takes no
responsibility for the content in this document if provided by an inf ormation
source outside of NXP Semiconductors.
In no event shall NXP Semiconductors be liable for any indirect, incidental,
punitive, special or consequ ential damages (including - wit hout limitatio n - lost
profits, lost savings, business interruption, costs related to the removal or
replacement of any products or rework charges) whether or not such
damages are based on tort (including negligence), warranty, breach of
contract or any other legal theory.
Notwithstanding any damages that customer might incur for any reason
whatsoever, NXP Semiconductors’ aggreg ate and cumulative li ability towards
customer for the products described herein shall be limited in accordance
with the Terms and conditions of commercial sale of NXP Semiconductor s.
Right to make changes — NXP Semiconductors reserves the right to make
changes to information published in this document, including without
limitation specifications and product descripti ons, at any time and without
notice. This document supersedes and replaces all informa tion supplied prior
to the publication hereof .
Suitability for use — NXP Semiconductors products are not designed,
authorized or warranted to be suitable for use in life support, life-critical or
safety-critical systems or equipment, nor in applications where failure or
malfunction of an NXP Semiconductors product can reasonably be expected
to result in perso nal injury, death or severe property or environmental
damage. NXP Semiconductors and its suppliers accept no liability for
inclusion and/or use of NXP Semiconducto rs products in such equipment or
applications and ther efore such inclu sion and/or use is at the cu stomer’s own
risk.
Applications — Applications that are described herein for any of these
products are for il lustrative purposes only. NXP Semiconductors makes no
representation or warranty tha t such application s will be suitable for the
specified use without further testing or modification.
Customers are responsible for the design and ope ration of their applications
and products using NXP Semiconductors product s, and NXP Semiconductors
accepts no liability for any assistance with applications or customer product
design. It is customer’s sole responsibility to determine whether the NXP
Semiconductors product is suit able and fit for the custome r’s applications and
products planned, as well as fo r the planned application and use of
customer’s third party customer(s). Customers should provide appropriate
design and operating safeguards to minimize the risks associate d with t heir
applications and products.
NXP Semiconductors does not accept any liabil ity related to any default,
damage, costs or problem which is based on any weakness or default in the
customer’s applications or products, or the appl ication or use by customer’s
third party customer(s). Customer is responsible for doing all necessary
testing for th e customer’s applications and pro ducts using NXP
Semiconductors products in order to avoid a default of the applications and
the products or of the application or use by customer’s third party
customer(s). NXP does not accept any liability in this respect.
Limiting values — Stress above one or more limiting values (as defined in
the Absolute Maximum Ratings System of IEC 60134) will cause permanent
damage to the device. Limiting values are stress rating s only and (proper)
operation of the device at these or any other conditions above those given in
the Recommended operating conditions section (if present) or the
Characteristics sections of this document is not warranted. Constant or
repeated exposure to limiting values will permanent ly and irreversibly affect
the quality and reliability of the device.
Terms and conditions of commercial sale — NXP Semiconductors
products are sold subject to the general terms and conditions of commercial
sale, as published at http://www.nxp.com/profile/terms, unless otherwise
agreed in a valid written individua l agreement. In case an individual
agreement is concluded only the ter ms and conditions of the respective
agreement shall apply. NXP Semiconductors hereby expressly objects to
applying the customer’s general terms and conditions with regard to the
purchase of NXP Semiconductors products by customer.
No offer to sell or license — Not hing in this document may be interpret ed or
construed as an of fer t o sell product s that is open for accept ance or t he grant,
conveyance or implication of any license under any copyri ghts, patents or
other industrial or intellectual property rights.
Document status[1][2] Product status[3] Definition
Objective [short] data sheet Development This document contains data from the objective specification for product development.
Preliminary [short] dat a sheet Qualification This document contains data from the preliminary specification.
Product [short] dat a sheet Production This document contains the product specificatio n.
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 147 of 149
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
Export control — This document as well as the item(s) described herein
may be subject to export control regulations. Export might require a prior
authorization from competent authorities.
Non-automotive qualified products — Unless this data sheet expressly
states that this specific NXP Semiconductors prod uct is automotive qualified,
the product is not suitable for automo tive use. It i s neit her qualif ied nor tested
in accordance with automotive testing or application requirements. NXP
Semiconductors accepts no liability for inclusion and/or use of
non-automotive qualified products in automotive equipment or applications.
In the event that customer uses the product for design-in and use in
automotive applications to automot ive specifications and standard s, customer
(a) shall use the product without NXP Semiconductors’ warranty of the
product for such automotive applications, use and specifications, and (b)
whenever customer uses the product for automotive applications beyond
NXP Semiconductors’ specifications such use shall be solely at customer’s
own risk, and (c) customer fully indemnifies NXP Semiconductors for any
liability, damages or failed product cl aims resulting f rom customer design and
use of the product for automotive applications beyond NXP Semiconductors’
standard warranty and NXP Semiconductors’ product specifications.
18.4 Trademarks
Notice: All refe renced brands, produc t names, service names and trademarks
are the property of their respect i ve ow ners.
I2C-bus — logo is a trademark of NXP B.V.
19. Contact information
For more information, please visit: http://www.nxp.com
For sales office addresses, please send an email to: salesaddresses@nxp.com
LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Objective data sheet Rev. 3.1 — 5 January 2012 148 of 149
continued >>
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
20. Contents
1 General description. . . . . . . . . . . . . . . . . . . . . . 1
2 Features and benefits . . . . . . . . . . . . . . . . . . . . 1
3 Applications . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4
4 Ordering information. . . . . . . . . . . . . . . . . . . . . 5
4.1 Ordering options. . . . . . . . . . . . . . . . . . . . . . . . 5
5 Block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . 6
6 Pinning information. . . . . . . . . . . . . . . . . . . . . . 7
6.1 Pinning . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7
6.2 Pin description . . . . . . . . . . . . . . . . . . . . . . . . . 8
7 Functional description . . . . . . . . . . . . . . . . . . 65
7.1 Architectural overview . . . . . . . . . . . . . . . . . . 65
7.2 ARM Cortex-M4 processor. . . . . . . . . . . . . . . 65
7.3 ARM Cortex-M0 co-processor . . . . . . . . . . . . 65
7.4 Interprocessor communication . . . . . . . . . . . . 65
7.5 AHB multilayer matrix. . . . . . . . . . . . . . . . . . . 66
7.6 Nested V ectored Interrupt Controller (NVIC) . 66
7.6.1 Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 66
7.6.2 Interrupt sources. . . . . . . . . . . . . . . . . . . . . . . 67
7.7 Event router . . . . . . . . . . . . . . . . . . . . . . . . . . 67
7.8 Global Input Multiplexer Array (GIMA) . . . . . . 67
7.8.1 Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 67
7.9 System Tick timer (SysTick) . . . . . . . . . . . . . . 67
7.10 On-chip static RAM. . . . . . . . . . . . . . . . . . . . . 67
7.11 In-System Programming (ISP) . . . . . . . . . . . . 68
7.12 Boot ROM. . . . . . . . . . . . . . . . . . . . . . . . . . . . 68
7.13 Memory mapping . . . . . . . . . . . . . . . . . . . . . . 69
7.14 Security features. . . . . . . . . . . . . . . . . . . . . . . 72
7.14.1 AES decryption engine. . . . . . . . . . . . . . . . . . 72
7.14.1.1 Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 72
7.14.2 One-Time Programmable (OT P ) memory . . . 72
7.15 General Purpose I/O (GPIO) . . . . . . . . . . . . . 72
7.15.1 Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 72
7.16 Configurable digital peripherals . . . . . . . . . . . 73
7.16.1 State Configurable Timer (SCT) subsystem. . 73
7.16.1.1 Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 73
7.16.2 Serial GPIO (SGPIO) . . . . . . . . . . . . . . . . . . . 73
7.16.2.1 Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 74
7.17 AHB peripherals . . . . . . . . . . . . . . . . . . . . . . . 74
7.17.1 General Purpose DMA (GPDMA). . . . . . . . . . 74
7.17.1.1 Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 74
7.17.2 SPI Flash Interface (SPIFI). . . . . . . . . . . . . . . 75
7.17.2.1 Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 75
7.17.3 SD/MMC card interface . . . . . . . . . . . . . . . . . 75
7.17.4 External Memory Controller (EMC). . . . . . . . . 75
7.17.4.1 Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 75
7.17.5 High-speed USB Host/Device/OTG interface
(USB0) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 76
7.17.5.1 Features. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 76
7.17.6 High-speed USB Host/Device interface with
ULPI (USB1) . . . . . . . . . . . . . . . . . . . . . . . . . 76
7.17.6.1 Features. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 77
7.17.7 LCD controller . . . . . . . . . . . . . . . . . . . . . . . . 77
7.17.7.1 Features. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 77
7.17.8 Ethernet . . . . . . . . . . . . . . . . . . . . . . . . . . . . 78
7.17.8.1 Features. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 78
7.18 Digital serial peripherals. . . . . . . . . . . . . . . . . 78
7.18.1 UART1. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 78
7.18.1.1 Features. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 78
7.18.2 USART0/2/3. . . . . . . . . . . . . . . . . . . . . . . . . . 79
7.18.2.1 Features. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 79
7.18.3 SPI serial I/O controller . . . . . . . . . . . . . . . . . 79
7.18.3.1 Features. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 79
7.18.4 SSP serial I/O controller. . . . . . . . . . . . . . . . . 80
7.18.4.1 Features. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 80
7.18.5 I2C-bus interface . . . . . . . . . . . . . . . . . . . . . . 80
7.18.5.1 Features. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 80
7.18.6 I2S interface. . . . . . . . . . . . . . . . . . . . . . . . . . 81
7.18.6.1 Features. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 81
7.18.7 C_CAN. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 81
7.18.7.1 Features. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 81
7.19 Counter/timers and motor control . . . . . . . . . 82
7.19.1 General purpose 32-bit timers/external
event counters . . . . . . . . . . . . . . . . . . . . . . . . 82
7.19.1.1 Features. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 82
7.19.2 Motor control PWM . . . . . . . . . . . . . . . . . . . . 82
7.19.3 Quadrature Encoder Interface (QEI) . . . . . . . 82
7.19.3.1 Features. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 83
7.19.4 Repetitive Interrupt (RI) timer. . . . . . . . . . . . . 83
7.19.4.1 Features. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 83
7.19.5 Windowed WatchDog Timer (WWDT) . . . . . . 83
7.19.5.1 Features. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 83
7.20 Analog peripherals. . . . . . . . . . . . . . . . . . . . . 84
7.20.1 Analog-to-Digital Converter (ADC0/1) . . . . . . 84
7.20.1.1 Features. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 84
7.20.2 Digital-to-Analog Converter (DAC). . . . . . . . . 84
7.20.2.1 Features. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 84
7.21 Peripherals in the RTC power domain. . . . . . 84
7.21.1 RTC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 84
7.21.1.1 Features. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 85
7.21.2 Alarm timer. . . . . . . . . . . . . . . . . . . . . . . . . . . 85
7.22 System control. . . . . . . . . . . . . . . . . . . . . . . . 85
7.22.1 Configuration registers (CREG). . . . . . . . . . . 85
7.22.2 System Control Unit (SCU) . . . . . . . . . . . . . . 85
7.22.3 Clock Generation Unit (CGU) . . . . . . . . . . . . 85
7.22.4 Internal RC oscillator (IRC) . . . . . . . . . . . . . . 86
NXP Semiconductors LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
© NXP B.V. 2012. All rights reserved.
For more information, please visit: http://www.nxp.co m
For sales office addresses, please send an email to: salesaddresses@nxp.com
Date of release: 5 January 2012
Document iden tifier: LPC4350_30_20_10
Please be aware that important notices concerning this document and the product(s)
described herein, have been included in section ‘Legal information’.
7.22.5 PLL0USB (for USB0) . . . . . . . . . . . . . . . . . . . 86
7.22.6 PLL0AUDIO (for audio) . . . . . . . . . . . . . . . . . 86
7.22.7 System PLL1 . . . . . . . . . . . . . . . . . . . . . . . . . 86
7.22.8 Reset Generation Unit (RGU). . . . . . . . . . . . . 86
7.22.9 Power control . . . . . . . . . . . . . . . . . . . . . . . . . 86
7.23 Serial Wire Debug/JTAG. . . . . . . . . . . . . . . . . 88
8 Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . 89
9 Thermal characteristics . . . . . . . . . . . . . . . . . 90
10 Static characteristics. . . . . . . . . . . . . . . . . . . . 91
10.1 Electrical pin characteristics . . . . . . . . . . . . . . 97
10.2 Power consumption . . . . . . . . . . . . . . . . . . . . 99
11 Dynamic characteristics . . . . . . . . . . . . . . . . 103
11.1 Wake-up times . . . . . . . . . . . . . . . . . . . . . . . 103
11.2 External clock . . . . . . . . . . . . . . . . . . . . . . . . 103
11.3 Crystal oscillator . . . . . . . . . . . . . . . . . . . . . . 104
11.4 IRC and RTC oscillators. . . . . . . . . . . . . . . . 105
11.5 I2C-bus . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 105
11.6 I2S-bus interface. . . . . . . . . . . . . . . . . . . . . . 107
11.7 USART interface. . . . . . . . . . . . . . . . . . . . . . 108
11.8 SSP interface . . . . . . . . . . . . . . . . . . . . . . . . 109
11.9 External memory interface . . . . . . . . . . . . . . 112
11.10 USB interface . . . . . . . . . . . . . . . . . . . . . . . 117
11.11 Ethernet . . . . . . . . . . . . . . . . . . . . . . . . . . . . 118
11.12 SD/MMC. . . . . . . . . . . . . . . . . . . . . . . . . . . . 120
11.13 LCD . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 120
12 ADC/DAC electrical characteristics . . . . . . . 121
13 Application information. . . . . . . . . . . . . . . . . 124
13.1 LCD panel signal usage . . . . . . . . . . . . . . . . 124
13.2 Crystal oscillator . . . . . . . . . . . . . . . . . . . . . . 126
13.3 XTAL and RTCX Printed Circuit Board
(PCB) layout guidelines . . . . . . . . . . . . . . . . 128
13.4 Standard I/O pin configuration . . . . . . . . . . . 128
13.5 Reset pin configuration. . . . . . . . . . . . . . . . . 129
14 Package outline . . . . . . . . . . . . . . . . . . . . . . . 130
15 Soldering . . . . . . . . . . . . . . . . . . . . . . . . . . . . 136
16 Abbreviations. . . . . . . . . . . . . . . . . . . . . . . . . 142
17 Revision history. . . . . . . . . . . . . . . . . . . . . . . 144
18 Legal information. . . . . . . . . . . . . . . . . . . . . . 146
18.1 Data sheet status . . . . . . . . . . . . . . . . . . . . . 146
18.2 Definitions. . . . . . . . . . . . . . . . . . . . . . . . . . . 146
18.3 Disclaimers. . . . . . . . . . . . . . . . . . . . . . . . . . 146
18.4 Trademarks. . . . . . . . . . . . . . . . . . . . . . . . . . 147
19 Contact information. . . . . . . . . . . . . . . . . . . . 147
20 Contents . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 148