LNK603-606/613-616 LinkSwitch-II Family (R) Energy-Efficient, Accurate CV/CC Switcher for Adapters and Chargers Product Highlights Dramatically Simplifies CV/CC Converters * Eliminates Optocoupler and all secondary CV/CC control circuitry * Eliminates all control loop compensation circuitry Advanced Performance Features Compensates for transformer inductance tolerances * Compensates for input line voltage variations * Compensates for cable voltage drop (LNK61X series) * Compensates for external component temperature variations * Very tight IC parameter tolerances using proprietary trimming technology * Frequency jittering greatly reduces EMI filter cost * Even tighter output tolerances achievable with external resistor selection/trimming Wide Range HV DC Input * LinkSwitch-II Green Package * Halogen free and RoHS compliant package Applications * Chargers for cell/cordless phones, PDAs, MP3/portable audio devices, adapters, LED drivers, etc. Description The LinkSwitch-II dramatically simplifies low power CV/CC charger designs by eliminating an optocoupler and secondary control circuitry. The device introduces a revolutionary control technique to provide very tight output voltage and current regulation, compensating for transformer and internal parameter tolerances along with input voltage variations. FB BP/M S PI-4960-060608 (a) Typical Application Schematic VO Advanced Protection/Safety Features * Auto-restart protection reduces power delivered by >95% for output short circuit and control loop faults (open and shorted components) * Hysteretic thermal shutdown - automatic recovery reduces power supply returns from the field * Meets HV creepage requirements between Drain and all other pins both on the PCB and at the package EcoSmart (R) - Energy Efficient * Easily meets all global energy efficiency regulations * No-load consumption <200 mW at 230 VAC and down to below 30 mW with optional external bias * On/Off control provides constant efficiency down to very light loads - ideal for CEC and ENERGY STAR 2.0 regulations * No current sense resistors - maximizes efficiency D 5% 10% PI-4906-041008 IO (b) Output Characteristic Figure 1. Typical Application/Performance - Not a Simplified Circuit (a) and Output Characteristic Envelope (b). (see Application Section for more information). Output Power Table Product3 85-265 VAC Adapter 1 Open Frame2 LNK603/613PG/DG 2.5 W 3.3 W LNK604/614PG/DG 3.5 W 4.1 W LNK605/615PG/DG 4.5 W 5.1 W LNK606/616PG/GG 5.5 W 6.1 W Table 1. Output Power Table. Notes: 1. Minimum continuous power in a typical non-ventilated enclosed adapter measured at +50 C ambient, device, TJ <100 C. 2. Maximum practical continuous power in an open frame design with adequate heatsinking, measured at 50 C ambient (see Key Applications Considerations section for more information). 3. Packages: P: DIP-8C, G: SMD-8C, D: SO-8C. The device incorporates a 700 V power MOSFET, a novel On/Off control state machine, a high voltage switched current source for self biasing, frequency jittering, cycle-by-cycle current limit and hysteretic thermal shutdown circuitry onto a monolithic IC. www.powerint.com July 2009 LNK603-606/613-616 DRAIN (D) REGULATOR 6V BYPASS (BP/M) + + FEEDBACK (FB) VTH D Q FB OUT Reset STATE MACHINE - 6V 5V - VILIMIT tSAMPLE-OUT ILIM CABLE DROP COMPENSATION VILIMIT FAULT Auto-Restart Open-Loop FB 6.5 V INDUCTANCE CORRECTION tSAMPLE-INPUT Drive DCMAX THERMAL SHUTDOWN DCMAX SAMPLE DELAY tSAMPLE-OUT tSAMPLE-INPUT OSCILLATOR SOURCE (S) + SOURCE (S) CONSTANT CURRENT ILIM VILIMIT - Current Limit Comparator LEADING EDGE BLANKING PI-4908-041508 Figure 2 Functional Block Diagram. Pin Functional Description Drain (D) Pin: This pin is the power MOSFET drain connection. It provides internal operating current for both start-up and steady-state operation. Bypass/Multi-Functional Programmable (BP/M) Pin: This pin has multiple functions: 1. It is the connection point for an external bypass capacitor for the internally generated 6 V supply. 2. It is a mode selection for the cable drop compensation for LNK61X series. P Package (DIP-8C) G Package (SMD-8C) FB 1 8 S BP/M 2 7 S D 4 3a Feedback (FB) Pin: During normal operation, switching of the power MOSFET is controlled by this pin. This pin senses the AC voltage on the bias winding. This control input regulates both the output voltage in CV mode and output current in CC mode based on the flyback voltage of the bias winding. The internal inductance correction circuit uses the forward voltage on the bias winding to sense the bulk capacitor voltage. 6 S 5 S D Package (SO-8C) S FB 1 8 BP/M 2 7 S 6 S 5 S D 4 3b PI-3491-012808 Figure 3. Pin Configuration. Source (S) Pin: This pin is internally connected to the output MOSFET source for high voltage power and control circuit common returns. 2 Rev. E 07/09 www.powerint.com LNK603-606/613-616 LinkSwitch-II Functional Description The LinkSwitch-II combines a high voltage power MOSFET switch with a power supply controller in one device. Similar to the LinkSwitch-LP and TinySwitch-III it uses ON/OFF control to regulate the output voltage. In addition, the switching frequency is modulated to regulate the output current to provide a constant current characteristic. The LinkSwitch-II controller consists of an oscillator, feedback (sense and logic) circuit, 6 V regulator, over-temperature protection, frequency jittering, current limit circuit, leading-edge blanking, inductance correction circuitry, frequency control for constant current regulation and on/off state machine for CV control. Inductance Correction Circuitry If the primary magnetizing inductance is either too high or low the converter will automatically compensate for this by adjusting the oscillator frequency. Since this controller is designed to operate in discontinuous-conduction mode the output power is directly proportional to the set primary inductance and its tolerance can be completely compensated with adjustments to the switching frequency. Constant Current (CC) Operation As the output voltage and therefore the flyback voltage across the bias winding increases, the feedback pin voltage increases. The switching frequency is adjusted as the feedback pin voltage increases to provide a constant output current regulation. The constant current circuit and the inductance correction circuit are designed to operate concurrently in the CC region. Auto-Restart and Open-Loop Protection In the event of a fault condition such as an output short or an open loop condition the LinkSwitch-II enters into an appropriate protection mode as described below. In the event the feedback pin voltage during the flyback period falls below 0.7 V before the feedback pin sampling delay (~2.5 s) for a duration in excess of ~450 ms (auto-restart on-time (t AR-ON) the converter enters into Auto-restart, wherein the power MOSFET is disabled for 2 seconds (~18% Auto-Restart duty cycle). The auto-restart alternately enables and disables the switching of the power MOSFET until the fault condition is removed. In addition to the conditions for auto-restart described above, if the sensed feedback pin current during the Forward period of the conduction cycle (switch "on" time) falls below 120 A, the converter annunciates this as an open-loop condition (top resistor in potential divider is open or missing) and reduces the Auto-restart time from 450 msec to approximately 6 clock cycles (90 s), whilst keeping the disable period of 2 seconds. Over-Temperature Protection The thermal shutdown circuitry senses the die temperature. The threshold is set at 142 C typical with a 60 C hysteresis. When the die temperature rises above this threshold (142 C) the power MOSFET is disabled and remains disabled until the die temperature falls by 60 C, at which point the MOSFET is re-enabled. Constant Voltage (CV) Operation As the feedback pin approaches VFBth from the constant current regulation mode, the power supply transitions into CV operation. The switching frequency at this point is at its maximum value, corresponding to the peak power point of the CCCV characteristic. The controller regulates the feedback pin voltage to remain at VFBth using an on/off state-machine. The feedback pin voltage is sampled 2.5 s after the turn-off of the high voltage switch. At light loads the current limit is also reduced to decrease the transformer flux density. Current Limit The current limit circuit senses the current in the power MOSFET. When this current exceeds the internal threshold (ILIMIT ), the power MOSFET is turned off for the remainder of that cycle. The leading edge blanking circuit inhibits the current limit comparator for a short time (tLEB) after the power MOSFET is turned on. This leading edge blanking time has been set so that current spikes caused by capacitance and rectifier reverse recovery time will not cause premature termination of the MOSFET conduction. The LinkSwitch-II also contains a "di/dt" correction feature to minimize CC variation across the input line range. Output Cable Compensation This compensation provides a constant output voltage at the end of the cable over the entire load range in CV mode. As the converter load increases from no-load to the peak power point (transition point between CV and CC) the voltage drop introduced across the output cable is compensated by increasing the feedback pin reference voltage. The controller determines the output load and therefore the correct degree of compensation based on the output of the state machine. Cable drop compensation for a 24 AWG (0.3 ) cable is selected with CBP = 1 F and for a 26 AWG (0.49 ) cable with CPB = 10 F. 6.0 V Regulator The 6 V regulator charges the bypass capacitor connected to the BYPASS pin to 6 V by drawing a current from the voltage on the DRAIN, whenever the MOSFET is off. The BYPASS pin is the internal supply voltage node. When the MOSFET is on, the device runs off of the energy stored in the bypass capacitor. Extremely low power consumption of the internal circuitry allows the LinkSwitch-II to operate continuously from the current drawn from the DRAIN pin. A bypass capacitor value of either 1 F or 10 F is sufficient for both high frequency decoupling and energy storage. 3 www.powerint.com Rev. E 07/09 LNK603-606/613-616 Applications Example C6 R7 1 nF 100 V 200 7 L1 1.5 mH 5 C3 820 pF 3 1 kV R2 470 k7 D1 1N4007 D2 1N4007 R3 300 7 C1 4.7 MF 400 V D3 1N4007 D4 1N4007 C2 4.7 MF 400 V 5 V, 555 mA 10 D7 SS14 8 1 RF1 8.2 7 2W AC Input T1 EE16 C7 680 MF 10 V 2 DC Output VR1 2MM5230B-7 4.7 V 4 D5 1N4007 D R8 200 7 NC LinkSwitch-II D6 U1 LNK613DG LL4148 R5 13 k7 1% FB BP S C4 1 MF 25 V R4 6.2 k7 C5 10 MF 16 V R6 8.87 k7 1% PI-5111-050808 Figure 4. Energy Efficient USB Charger Power Supply (74% Average Efficiency, <40 mW No-load Input Power). Circuit Description This circuit shown in Figure 4 is configured as a primary-side regulated flyback power supply utilizing the LNK613DG. With an average efficiency of 74% and <40 mW no-load input power this design easily exceeds the most stringent current energy efficiency requirements. Input Filter AC input power is rectified by diodes D1 through D4. The rectified DC is filtered by the bulk storage capacitors C1 and C2. Inductor L1, C1 and C2 form a pi () filter, which attenuates conducted differential-mode EMI noise. This configuration along with Power Integrations transformer E-shieldTM technology allow this design to meet EMI standard EN55022 class B with good margin without requiring a Y capacitor, even with the output connected to safety earth ground. Fusible resistor RF1 provides protection against catastrophic failure. This should be suitably rated (typically a wire wound type) to withstand the instantaneous dissipation while the input capacitors charge when first connected to the AC line. LNK 613 Primary The LNK613DG device (U1) incorporates the power switching device, oscillator, CC/CV control engine, startup, and protection functions. The integrated 700 V MOSFET provides a large drain voltage margin in universal input AC applications, increasing reliability and also reducing the output diode voltage stress by allowing a greater transformer turns ratio. The device is completely self-powered from the BYPASS pin and decoupling capacitor C4. For the LNK61X devices, the bypass capacitor value also selects the amount of output cable voltage drop compensation. A 1 F value selects the standard compensation. A 10 F value selects the enhanced compensation. Table 2 shows the amount of compensation for each device and bypass capacitor value. The LNK60x devices do not provide cable drop compensation. The optional bias supply formed by D6 and C5 provides the operating current for U1 via resistor R4. This reduces the noload consumption from ~200 mW to <40 mW and also increases light load efficiency. The rectified and filtered input voltage is applied to one side of the primary winding of T1. The other side of the transformer's primary winding is driven by the integrated MOSFET in U1. The leakage inductance drain voltage spike is limited by an RCD-R clamp consisting of D5, R2, R3, and C3. Output Rectification The secondary of the transformer is rectified by D7, a 1 A, 40 V Schottky barrier type for higher efficiency, and filtered by C7. If lower efficiency is acceptable then this can be replaced with a 1 A PN junction diode for lower cost. In this application C7 was sized to meet the required output voltage ripple specification without requiring a post LC filter. To meet battery self discharge requirement the pre-load resistor has been replaced with a series resistor and Zener network (R8 and VR1). However in designs where this is not a requirement a standard 1 k resistor can be used. Output Regulation The LNK613 regulates the output using ON/OFF control in the constant voltage (CV) regulation region of the output character- 4 Rev. E 07/09 www.powerint.com LNK603-606/613-616 istic and frequency control for constant current (CC) regulation. The feedback resistors (R5 and R6) were selected using standard 1% resistor values to center both the nominal output voltage and constant current regulation thresholds. Key Application Considerations Output Power Table The data sheet maximum output power table (Table 1) represents the maximum practical continuous output power level that can be obtained under the following assumed conditions: LinkSwitch-II Output Cable Voltage Drop Compensation Device LNK613 LNK614 LNK615 LNK616 1. The minimum DC input voltage is 90 V or higher at 85 VAC input. The value of the input capacitance should be large enough to meet these criteria for AC input designs. 2. Secondary output of 5 V with a Schottky rectifier diode. 3. Assumed efficiency of 70%. 4. Discontinuous mode operation (KP >1.3). 5. The part is board mounted with SOURCE pins soldered to a sufficient area of copper to keep the SOURCE pin temperature at or below 90 C. 6. Ambient temperature of 50 C for open frame designs and an internal enclosure temperature of 60 C for adapter designs. Note: Higher output power are achievable if an output CC tolerance >10% is acceptable, allowing the device to be operated at a higher SOURCE pin temperature. Output Tolerance LinkSwitch-II provides an overall output tolerance (including line, component variation and temperature) of 5% for the output voltage in CV operation and 10% for the output current during CC operation over a junction temperature range of 0 C to 100 C for the P/G package. For the D package (SO8) additional CC variance may occur due to stress caused by the manufacturing flow (i.e. solder-wave immersion or IR reflow). A sample power supply build is recommended to verify production tolerances for each design. Bypass Pin Capacitor Selection Table 2. Bypass Pin Capacitor Value Output Voltage Change Factor 1 F 1.035 10 F 1.055 1 F 1.045 10 F 1.065 1 F 1.050 10 F 1.070 1 F 1.060 10 F 1.090 Cable Compensation Change Factor vs Device and BYPASS Pin Capacitor Value. The output voltage that is entered into PIXls design spreadsheet is the voltage at the end of the output cable when the power supply is delivering maximum power. The output voltage at the terminals of the supply is the value measured at the end of the cable multiplied by the output voltage change factor. LinkSwitch-II Layout Considerations Circuit Board Layout LinkSwitch-II is a highly integrated power supply solution that integrates on a single die, both, the controller and the high voltage MOSFET. The presence of high switching currents and voltages together with analog signals makes it especially important to follow good PCB design practice to ensure stable and trouble free operation of the power supply. See Figure 5 for a recommended circuit board layout for LinkSwitch-II. When designing a printed circuit board for the LinkSwitch-II based power supply, it is important to follow the following guidelines: Single Point Grounding Use a single point (Kelvin) connection at the negative terminal of the input filter capacitor for the LinkSwitch-II SOURCE pin and bias winding return. This improves surge capabilities by returning surge currents from the bias winding directly to the input filter capacitor. For LinkSwitch-II 60x Family of Devices (without output cable voltage drop compensation) A 1 F BYPASS pin capacitor is recommended. The capacitor voltage rating should be greater than 7 V. The capacitor's dielectric material is not important but tolerance of capacitor should be 50%. The capacitor must be physically located close to the LinkSwitch-II BYPASS pin. Bypass Capacitor The BYPASS pin capacitor should be located as close as possible to the SOURCE and BYPASS pins. For LinkSwitch-II 61x Family of Devices (with output cable voltage drop compensation) The amount of output cable compensation can be selected with the value of the Bypass pin capacitor. A value of 1 F selects the standard cable compensation. A 10 F capacitor selects the enhanced cable compensation. Table 2 shows the amount of compensation for each LinkSwitch-II device and capacitor value. The capacitor can be either ceramic or electrolytic but tolerance and temperature variation should be 50%. Thermal Considerations The copper area connected to the source pins provides the LinkSwitch-II heat sink. A good estimate is that the LinkSwitch-II will dissipate 10% of the output power. Provide enough copper area to keep the source pin temperature below 90 C. Higher temperatures are allowable only if an output current (CC) tolerance above 10% is acceptable. In this case a maximum source pin temperature below 110 C is recommended to provide margin for part to part RDS(ON) variation. Feedback Resistors Place the feedback resistors directly at the FEEDBACK pin of the LinkSwitch-II device. This minimizes noise coupling. 5 www.powerint.com Rev. E 07/09 LNK603-606/613-616 Input Stage R1 C1 Output Filter Output Capacitors Diode Snubber Primary Clamp R8 T1 C2 C6 R4 R3 S S C3 S S D5 D7 R1 L2 Feedback Resistors R2 D1 D2 U1 R6 Bypass Capacitor RF1 FB BP D C7 C4 D4 D3 LinkSwitch-II R5 C5 C8 D3 R9 Bypass Supply Components Preload Resistor AC Input Spark Gap DC Output PI-5110-050508 Figure 5. PCB Layout Example Showing 5.1 W Design using P Package. Secondary Loop Area To minimize leakage inductance and EMI the area of the loop connecting the secondary winding, the output diode and the output filter capacitor should be minimized. In addition, sufficient copper area should be provided at the anode and cathode terminal of the diode for heatsinking. A larger area is preferred at the quiet cathode terminal. A large anode area can increase high frequency radiated EMI. Electrostatic Discharge Spark Gap An trace is placed along the isolation barrier to form one electrode of a spark gap. The other electrode on the secondary is formed by the output return node. The spark gap directs ESD energy from the secondary back to the AC input. The trace from the AC input to the spark gap electrode should be spaced away from other traces to prevent unwanted arcing occurring and possible circuit damage. Drain Clamp Optimization LinkSwitch-II senses the feedback winding on the primary side to regulate the output. The voltage that appears on the feedback winding is a reflection of the secondary winding voltage while the internal MOSFET is off. Therefore any leakage inductance induced ringing can affect output regulation. Optimizing the drain clamp to minimize the high frequency ringing will give the best regulation. Figure 6 shows the desired drain voltage waveform compared to Figure 7 with a large undershoot due to the leakage inductance induced ring. This will reduce the output voltage regulation performance. To reduce this adjust the value of the resistor in series with the clamp diode. Addition of a bias circuit for higher light load efficiency and lower no load input power consumption. The addition of a bias circuit can decrease the no load input power from ~200 mW down to less than 30 mW at 230 VAC input. Light load efficiency also increases which may avoid the need to use a Schottky barrier vs PN junction output diode while still meeting average efficiency requirements. The power supply schematic shown in Figure 4 has the bias circuit incorporated. Diode D6, C5 and R4 form the bias circuit. As the output voltage is less than 8 V, an additional transformer winding is needed, AC stacked on top of the feedback winding. This provides a high enough voltage to supply the BYPASS pin even during low switching frequency operation at no-load. In Figure 4 the additional bias winding (from pin 2 to pin 1) is stacked on top of the feedback winding (pin 4 to pin 2). Diode D6 rectifies the output and C5 is the filter capacitor. A 10 uF capacitor is recommended to hold up the bias voltage at low switching frequencies. The capacitor type is not critical but the voltage rating should be above the maximum value of VBIAS. The recommended current into the BP pin is equal to IC supply current (~0.5 mA). The value of R4 is calculated according to (VBIAS - VBP)/IS2, where VBIAS (10 V typ.) is the voltage across C5, IS2 (0.5 mA typ.) is the IC supply current and VBP (6.2 V typ.) is 6 Rev. E 07/09 www.powerint.com An overshoot is acceptable PI-5094-042408 PI-5093-041408 LNK603-606/613-616 Negative ring may increase output ripple and/or degrade output regulation Figure 6. Desired Drain Voltage Waveform with Minimal Leakage Ringing Undershoot. Figure 7. L1 1 mH 5 TI EE13 C3 820 pF 3 1 kV R2 470 k7 D1 1N4007 Undesirable Drain Voltage Waveform with Large Leakage Ring Undershoot. D2 1N4007 C1 4.7 MF 400 V AC Input D3 1N4007 C2 4.7 MF 400 V 8 1 k7 DC Output 2 4 D5 1N4007 D4 1N4007 D7 SL13 C7 470 MF 10 V R3 300 7 RF1 8.2 7 2W 10 D LinkSwitch-II U1 LNK613DG NC R5 13 k7 1% FB BP S C4 1 MF 50 V R6 9.31 k7 1% PI-5116-050808 Figure 8. LinkSwitch-II Flyback Power Supply Without Bias Supply. the BP pin voltage. The parameters IS2 and VBP are provided in the parameter table of the LinkSwitch-II data sheet. Diode D6 can be any low cost diode such as FR102, 1N4148 or BAV19/20/21. Quick Design Checklist As with any power supply design, all LinkSwitch-II designs should be verified on the bench to make sure that component specifications are not exceeded under worst-case conditions. The following minimum set of tests is strongly recommended: 1. Maximum drain voltage - Verify that peak VDS does not exceed 680 V at the highest input voltage and maximum output power. 2. Maximum drain current - At maximum ambient temperature, maximum input voltage and maximum output load, verify drain current waveforms at start-up for any signs of trans- former saturation and excessive leading edge current spikes. LinkSwitch-II has a leading edge blanking time of 170 ns to prevent premature termination of the ON-cycle. 3. Thermal check - At maximum output power, both minimum and maximum input voltage and maximum ambient temperature; verify that temperature specifications are not exceeded for LinkSwitch-II, transformer, output diodes and output capacitors. Enough thermal margin should be allowed for part-to-part variation of the RDS(ON) of LinkSwitch-II, as specified in the data sheet. To assure 10% CC tolerance a maximum source pin temperature of 90 C is recommended. Design Tools Up-to-date information on design tools can be found at the Power Integrations web site: www.powerint.com 7 www.powerint.com Rev. E 07/09 LNK603-606/613-616 Absolute Maximum Ratings(1,4) DRAIN Voltage .........................................................-0.3 V to 700 V DRAIN Peak Current: LNK603/613 .................. 320 (480) mA(4) LNK604/614 .................. 400 (600) mA(4) LNK605/615 .................. 504 (750) mA(4) LNK606/616 .................. 654 (980) mA(4) Peak Negative Pulsed Drain Current ............................ -100 mA(2) Feedback Voltage ........................................................ -0.3 V to 9 V Feedback Current ................................................. ............. 100 mA BYPASS Pin Voltage ..................................... ............. -0.3 V to 9 V Storage Temperature ...................................... .... -65 C to 150 C Operating Junction Temperature.........................-40 C to 150 C Lead Temperature(3) .................................................................260 C Notes: 1. All voltages referenced to SOURCE, TA = 25 C. 2. Duration not to exceed 2 msec. 3. 1/16 in. from case for 5 seconds. 4. The higher peak DRAIN current is allowed while the DRAIN voltage is simultaneously less than 400 V. 5. Maximum ratings specified may be applied, one at a time without causing permanent damage to the product. Exposure to Absolute Maximum ratings for extended periods of time may affect product reliability. Thermal Impedance Thermal Impedance: P or G Package: (JA) .......................... .........70 C/W(2); 60 C/W(3) (JC)(1) ............................................... ......... 11 C/W D Package: (JA .....................................100 C/W(2); 80 C/W(3) (JC)(1) .......................... ...........................30 C/W Parameter Symbol Notes: 1. Measured on pin 8 (SOURCE) close to plastic interface. 2. Soldered to 0.36 sq. in. (232 mm2), 2 oz. (610 g/m2) copper clad. 3. Soldered to 1 sq. in. (645 mm2), 2 oz. (610 g/m2) copper clad. Conditions SOURCE = 0 V; TJ = 0 to 100 C (Unless Otherwise Specified) Min Typ Max Units 59 58 66 65 73 72 kHz Control Functions LNK603/6 LNK613/6 TJ = 25 C, VFB = VFBth tON x IFB = 2 mA-s Output Frequency fOSC Frequency Ratio (Constant Current) fRATIO(CC) TJ = 25 C Between VFB = 1.0 V and VFB = 1.6 V 1.59 1.635 1.68 Frequency Ratio (Inductance Correction) fRATIO(IC) Between tON x IFB = 1.6 mA x s and tON x IFB = 2 mA x s 1.160 1.215 1.265 Peak-Peak Jitter Compared to Average Frequency, TJ = 25 C Frequency Jitter Ratio of Output Frequency at Auto-RST fOSC(AR) TJ = 25 C Relative to fOSC Maximum Duty Cycle DCMAX (Note 4,5) Feedback Pin Voltage VFBth Feedback Pin Voltage Temperature Coefficient TCVFB Feedback Pin Voltage at Turn-Off Threshold VFB(AR) Cable Compensation Factor TJ = 25 C See Figure 19, CBP = 10 F 12 16.5 % 21 55 LNK603/604P LNK603/604D LNK605P, LNK605D LNK606P, LNK606G 1.815 1.855 1.835 1.775 1.840 1.880 1.860 1.800 1.865 1.905 1.885 1.825 LNK613/614P LNK613/614/615D LNK615P LNK616G, LNK616P 1.935 1.975 1.975 1.935 1.960 2.000 2.000 1.960 1.985 2.025 2.025 1.985 0.65 LNK614 See Figure 19 0.72 CBP = 1 F CBP = 10 F CBP = 1 F 1.035 1.055 1.045 CBP = 10 F 1.065 % % -0.01 LNK613 See Figure 19 FB 7 V %/C 0.79 V 8 Rev. E 07/09 www.powerint.com LNK603-606/613-616 Parameter Symbol Conditions SOURCE = 0 V; TJ = 0 to 100 C (Unless Otherwise Specified) Min Typ Max Units Control Functions (cont.) Cable Compensation Factor LNK615 See Figure 19 FB LNK616 See Figure 19 fOSC = 66 kHz Switch "ON-Time" tON VFB = VFBth (Note 5) CBP = 1 F 1.05 CBP = 10 F 1.07 CBP = 1 F 1.06 CBP = 10 F 1.09 IFB = -500 A 4 IFB = -1 mA 2 IFB = -1.5 mA 1.33 IFB = -2 mA 1 Minimum Switch "On"-Time tON(min) (Note 5) Feedback Pin Sampling Delay tFB See Figure 19 IS1 FB Voltage > VFBth DRAIN Supply Current BYPASS Pin Charge Current IS2 ICH1 ICH2 700 FB Voltage = VFBth -0.1, Switch ON-Time = tON (MOSFET Switching at fOSC) VBP = 0 V VBP = 4 V s 2.35 ns 2.55 2.75 280 330 LNK6X3/4 440 520 LNK6X5 480 560 LNK6X6 520 600 LNK6X3/4 -5.0 -3.4 -1.8 LNK6X5/6 -7.0 -4.8 -2.5 LNK6X3/4 -4.0 -2.3 -1.0 LNK6X5/6 -5.6 -3.2 -1.4 s A mA BYPASS Pin Voltage VBP 5.65 6.00 6.25 V BYPASS Pin Voltage Hysteresis VBPH 0.70 1.00 1.20 V VSHUNT 6.2 6.5 6.8 V LNK6X3 di/dt = 50 mA/s , TJ = 25 C 186 200 214 LNK6X4 di/dt = 60 mA/s , TJ = 25 C 233 250 267 LNK6X5 di/dt = 70 mA/s , TJ = 25 C 293 315 337 LNK6X6 di/dt = 100 mA/s , TJ = 25 C 382 410 438 0.975 1.000 1.025 170 215 135 142 BYPASS Pin Shunt Voltage Circuit Protection Current Limit Normalized Output Current Leading Edge Blanking Time Thermal Shutdown Temperature Thermal Shutdown Hysteresis ILIMIT IO tLEB TSD TSDH TJ = 25 C See Figure 21 TJ = 25 C (See Note 5) mA 60 ns 150 C C 9 www.powerint.com Rev. E 07/09 LNK603-606/613-616 Parameter Symbol Conditions SOURCE = 0 V; TJ = 0 to 100 C (Unless Otherwise Specified) Min Typ Max TJ = 25 C 24 28 TJ = 100 C 36 42 TJ = 25 C 24 28 TJ = 100 C 36 42 TJ = 25 C 16 19 TJ = 100 C 24 28 TJ = 25 C 9.6 11 TJ = 100 C 14 17 Units Output LNK6X3 ID = 50 mA ON-State Resistance LNK6X4 ID = 50 mA RDS(ON) LNK6X5 ID = 62 mA LNK6X6 ID = 82 mA OFF-State Leakage Breakdown Voltage IDSS1 VDS = 560 V See Figure 20 TJ = 125 C See Note 3 IDSS2 VDS = 375 V See Figure 20 TJ = 50 C BVDSS TJ = 25 C See Figure 20 DRAIN Supply Voltage Auto-Restart ON-Time tAR-ON Auto-Restart OFF-Time tAR-OFF Open-Loop FB Pin Current Threshold 50 A 15 700 V 50 V tON x IFB = 2 mA-s, fOSC = 12 kHz VFB = 0 See Notes 1, 5 IOL Open-Loop ON-Time 450 1.2 ms 2 s See Note 5 -120 A See Note 5 90 s NOTES: 1. Auto-restart ON-time is a function of switching frequency programmed by tonx IFB and minimum frequency in CC mode. 2. The current limit threshold is compensated to cancel the effect of current limit delay. As a result the output current stays constant across the input line range. 3. IDSS1 is the worst case OFF state leakage specification at 80% of BVDSS and maximum operating junction temperature. IDSS2 is a typical specification under worst case application conditions (rectified 265 VAC) for no-load consumption calculations. 4. When the duty-cycle exceeds DCMAX the LinkSwitch-II operates in on-time extension mode. 5. This parameter is derived from characterization. 10 Rev. E 07/09 www.powerint.com LNK603-606/613-616 Typical Performance Characteristics 0.800 0.600 0.400 0.200 0.000 -40 -15 10 35 60 85 1.000 0.800 0.600 0.400 0.200 0.000 -40 110 135 PI-5086-041008 1.000 1.200 Frequency (Normalized to 25 C) PI-5085-040508 Current Limit (Normalized to 25 C) 1.200 -15 Temperature (C) PI-5087-040508 Frequency Ratio (Normalized to 25 C) 1.000 0.800 0.600 0.400 0.200 -15 10 35 60 85 0.800 0.600 0.400 0.200 -15 0.800 0.600 0.400 0.200 35 60 85 Temperature (C) Figure 13. Feedback Voltage vs, Temperature. 35 60 85 110 135 110 135 Figure 12. Frequency Ratio vs, Temperature (Inductor Current). PI-5090-040508 1.200 Normalized Output Current (Normalized to 25 C) 1.000 10 Temperature (C) PI-5089-040508 Feedback Voltage (Normalized to 25 C) 1.200 10 110 135 1.000 0.000 -40 110 135 Figure 11. Frequency Ratio vs, Temperature (Constant Current). -15 85 1.200 Temperature (C) 0.000 -40 60 Figure 10. Output Frequency vs, Temperature. 1.200 0.000 -40 35 PI-5088-040508 Current Limit vs, Temperature. Frequency Ratio (Normalized to 25 C) Figure 9. 10 Temperature (C) 1.000 0.800 0.600 0.400 0.200 0.000 -40 -15 10 35 60 85 110 135 Temperature (C) Figure 14. Normalized Output Current vs, Temperature. 11 www.powerint.com Rev. E 07/09 LNK603-606/613-616 Typical Performance Characteristics (cont.) TCASE=25 C TCASE=100 C 250 Drain Current (mA) 1.0 200 150 100 Scaling Factors: LNK6X3 1.0 LNK6X4 1.0 LNK6X5 1.5 LNK6X6 2.5 50 0.9 0 -50 -25 0 25 50 75 100 125 150 0 Junction Temperature (C) 4 6 8 10 Figure 16. Output Characteristic. 40 Power (mW) 100 Scaling Factors: LNK6X3 1.0 LNK6X4 1.0 LNK6X5 1.5 LNK6X6 2.5 PI-5084-040408 50 PI-5083-040408 1000 10 2 DRAIN Voltage (V) Figure 15. Breakdown vs. Temperature. Drain Capacitance (pF) PI-5082-040408 300 PI-2213-012301 Breakdown Voltage (Normalized to 25 C) 1.1 Scaling Factors: LNK6X3 1.0 LNK6X4 1.0 LNK6X5 1.5 LNK6X6 2.5 30 20 10 0 1 0 100 200 300 400 Drain Voltage (V) Figure 17. COSS vs. Drain Voltage. 500 600 0 200 400 600 DRAIN Voltage (V) Figure 18. Drain Capacitance Power. 12 Rev. E 07/09 www.powerint.com LNK603-606/613-616 LinkSwitch-II VIN + FB S BP S D S 10 F + 6.2 V VOUT S 500 + 2V PI-4961-022708 1) Raise VBP voltage from 0 V to 6.2 V, down to 4.5 V, up to 6.2 V 2) Raise VIN until cycle skipping occurs at VOUT to measure VFBth 3) Reduce VIN until cycle skipping stops at VOUT to measure VFBth-. Cable drop compensaion factor is FB = VFBth / VFBth4) Apply 1.5 V at VIN and measure tFB delay from start of cycle falling edge to the next falling edge Figure 19. Test Set-up for Feedback Pin Measurements. LinkSwitch-II 5 F 50 k 10 k 1 F FB S BP S .1 F S D 4 k VIN S1 S S2 + 16 V Curve Tracer To measure BVDSS, IDSS1, and IDSS2 follow these steps: 1) Close S1, open S2 2) Power-up VIN source (16 V) 3) Open S1, close S2 4) Measure I/V characteristics of Drain pin using the curve tracer PI-4962-040308 Figure 20. Test Set-up for Leakage and Breakdown Tests. 13 www.powerint.com Rev. E 07/09 LNK603-606/613-616 470 pF 680 F 200 V 3.3 V + RO VO 200 11.5 k + 50 V LinkSwitch-II FB S BP S S 10 F D 7.15 k S 1)The transformer inductance is chosen to set the value of tON x IFB to 2 mA x S 2) RO is chosen to operate test circuit in the CC region 3) VO is measured 4) Output current is VO / RO PI-4963-022708 Figure 21. Test Set-up for Output Current Measurements. 14 Rev. E 07/09 www.powerint.com LNK603-606/613-616 DIP-8C (P Package) D S .004 (.10) -E- .240 (6.10) .260 (6.60) Pin 1 -D- .367 (9.32) .387 (9.83) .057 (1.45) .068 (1.73) (NOTE 6) .125 (3.18) .145 (3.68) Notes: 1. Package dimensions conform to JEDEC specification MS-001-AB (Issue B 7/85) for standard dual-in-line (DIP) package with .300 inch row spacing. 2. Controlling dimensions are inches. Millimeter sizes are shown in parentheses. 3. Dimensions shown do not include mold flash or other protrusions. Mold flash or protrusions shall not exceed .006 (.15) on any side. 4. Pin locations start with Pin 1, and continue counter-clockwise to Pin 8 when viewed from the top. The notch and/or dimple are aids in locating Pin 1. Pin 3 is omitted. 5. Minimum metal to metal spacing at the package body for the omitted lead location is .137 inch (3.48 mm). 6. Lead width measured at package body. 7. Lead spacing measured with the leads constrained to be perpendicular to plane T. .015 (.38) MINIMUM -TSEATING PLANE .008 (.20) .015 (.38) .120 (3.05) .140 (3.56) .100 (2.54) BSC .014 (.36) .022 (.56) .048 (1.22) .053 (1.35) T E D .300 (7.62) BSC (NOTE 7) .137 (3.48) MINIMUM P08C .300 (7.62) .390 (9.91) S .010 (.25) M PI-3933-101507 SMD-8C (G Package) D S .004 (.10) .046 .060 .060 .046 -E.080 .086 Pin 1 .137 (3.48) MINIMUM Solder Pad Dimensions .367 (9.32) .387 (9.83) .420 .057 (1.45) .068 (1.73) (NOTE 5) .125 (3.18) .145 (3.68) .032 (.81) .037 (.94) .286 Pin 1 .100 (2.54) (BSC) -D- .186 .372 (9.45) .388 (9.86) E S .010 (.25) .240 (6.10) .260 (6.60) Notes: 1. Controlling dimensions are inches. Millimeter sizes are shown in parentheses. 2. Dimensions shown do not include mold flash or other protrusions. Mold flash or protrusions shall not exceed .006 (.15) on any side. 3. Pin locations start with Pin 1, and continue counter-clockwise to Pin 8 when viewed from the top. Pin 3 is omitted. 4. Minimum metal to metal spacing at the package body for the omitted lead location is .137 inch (3.48 mm). 5. Lead width measured at package body. 6. D and E are referenced datums on the package body. .048 (1.22) .053 (1.35) .004 (.10) .009 (.23) .004 (.10) .012 (.30) .036 (0.91) .044 (1.12) 0- 8 G08C PI-4015-101507 15 www.powerint.com Rev. E 07/09 LNK603-606/613-616 SO-8C 4 B 0.10 (0.004) C A-B 2X 2 DETAIL A 4.90 (0.193) BSC A 4 8 D 5 GAUGE PLANE 2 3.90 (0.154) BSC SEATING PLANE 6.00 (0.236) BSC 0-8 C 1.04 (0.041) REF 0.10 (0.004) C D 2X 1 Pin 1 ID 4 0.25 (0.010) BSC 0.40 (0.016) 1.27 (0.050) 0.20 (0.008) C 2X 7X 0.31 - 0.51 (0.012 - 0.020) 0.25 (0.010) M C A-B D 1.27 (0.050) BSC 1.25 - 1.65 (0.049 - 0.065) 1.35 (0.053) 1.75 (0.069) o DETAIL A 0.10 (0.004) 0.25 (0.010) 0.10 (0.004) C H 7X SEATING PLANE 0.17 (0.007) 0.25 (0.010) C Reference Solder Pad Dimensions + 2.00 (0.079) + D07C 4.90 (0.193) + + 1.27 (0.050) Notes: 1. JEDEC reference: MS-012. 2. Package outline exclusive of mold flash and metal burr. 3. Package outline inclusive of plating thickness. 4. Datums A and B to be determined at datum plane H. 5. Controlling dimensions are in millimeters. Inch dimensions are shown in parenthesis. Angles in degrees. 0.60 (0.024) PI-4526-040207 Part Ordering Information * LinkSwitch Product Family * II Series Number * Package Identifier G Plastic Surface Mount DIP P Plastic DIP D Plastic SO-8 * Package Material G GREEN: Halogen Free and RoHS Compliant * Tape & Reel and Other Options Blank LNK 615 D G - TL TL Standard Configurations Tape & Reel, 1 k pcs minimum for G Package. 2.5 k pcs for D Package. Not available for P Package. 16 Rev. E 07/09 www.powerint.com LNK603-606/613-616 17 www.powerint.com Rev. E 07/09 Revision Notes Date C Final data sheet 06/08 D Auto-restart time modified PCN-09131 03/09 E Introduced Max current limit when V DRAIN is below 400 V 07/09 For the latest updates, visit our website: www.powerint.com Power Integrations reserves the right to make changes to its products at any time to improve reliability or manufacturability. Power Integrations does not assume any liability arising from the use of any device or circuit described herein. POWER INTEGRATIONS MAKES NO WARRANTY HEREIN AND SPECIFICALLY DISCLAIMS ALL WARRANTIES INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF THIRD PARTY RIGHTS. Patent Information The products and applications illustrated herein (including transformer construction and circuits external to the products) may be covered by one or more U.S. and foreign patents, or potentially by pending U.S. and foreign patent applications assigned to Power Integrations. A complete list of Power Integrations patents may be found at www.powerint.com. Power Integrations grants its customers a license under certain patent rights as set forth at http://www.powerint.com/ip.htm. Life Support Policy POWER INTEGRATIONS PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF POWER INTEGRATIONS. As used herein: 1. A Life support device or system is one which, (i) is intended for surgical implant into the body, or (ii) supports or sustains life, and (iii) whose failure to perform, when properly used in accordance with instructions for use, can be reasonably expected to result in significant injury or death to the user. 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. The PI logo, TOPSwitch, TinySwitch, LinkSwitch, DPA-Switch, PeakSwitch, EcoSmart, Clampless, E-Shield, Filterfuse, StakFET, PI Expert and PI FACTS are trademarks of Power Integrations, Inc. Other trademarks are property of their respective companies. (c)2008, Power Integrations, Inc. Power Integrations Worldwide Sales Support Locations World Headquarters 5245 Hellyer Avenue San Jose, CA 95138, USA. Main: +1-408-414-9200 Customer Service: Phone: +1-408-414-9665 Fax: +1-408-414-9765 e-mail: usasales@powerint.com China (Shanghai) Room 1601/1610, Tower 1 Kerry Everbright City No. 218 Tianmu Road West Shanghai, P.R.C. 200070 Phone: +86-21-6354-6323 Fax: +86-21-6354-6325 e-mail: chinasales@powerint.com China (Shenzhen) Rm A, B & C 4th Floor, Block C, Electronics Science and Technology Bldg., 2070 Shennan Zhong Rd, Shenzhen, Guangdong, China, 518031 Phone: +86-755-8379-3243 Fax: +86-755-8379-5828 e-mail: chinasales@powerint.com Germany Rueckertstrasse 3 D-80336, Munich Germany Phone: +49-89-5527-3910 Fax: +49-89-5527-3920 e-mail: eurosales@powerint.com India #1, 14th Main Road Vasanthanagar Bangalore-560052 India Phone: +91-80-4113-8020 Fax: +91-80-4113-8023 e-mail: indiasales@powerint.com Italy Via De Amicis 2 20091 Bresso MI Italy Phone: +39-028-928-6000 Fax: +39-028-928-6009 e-mail: eurosales@powerint.com Japan Kosei Dai-3 Bldg. 2-12-11, Shin-Yokohama, Kohoku-ku Yokohama-shi Kanagwan 222-0033 Japan Phone: +81-45-471-1021 Fax: +81-45-471-3717 e-mail: japansales@powerint.com Korea RM 602, 6FL Korea City Air Terminal B/D, 159-6 Samsung-Dong, Kangnam-Gu, Seoul, 135-728, Korea Phone: +82-2-2016-6610 Fax: +82-2-2016-6630 e-mail: koreasales@powerint.com Taiwan 5F, No. 318, Nei Hu Rd., Sec. 1 Nei Hu Dist. Taipei, Taiwan 114, R.O.C. Phone: +886-2-2659-4570 Fax: +886-2-2659-4550 e-mail: taiwansales@powerint.com Europe HQ 1st Floor, St. James's House East Street, Farnham Surrey GU9 7TJ United Kingdom Phone: +44 (0) 1252-730-141 Fax: +44 (0) 1252-727-689 e-mail: eurosales@powerint.com Applications Hotline World Wide +1-408-414-9660 Singapore Applications Fax 51 Newton Road World Wide +1-408-414-9760 #15-08/10 Goldhill Plaza Singapore, 308900 Phone: +65-6358-2160 Fax: +65-6358-2015 e-mail: singaporesales@powerint.com