Features * Industry-standard Architecture - Emulates Many 20-pin PALs(R) - Low-cost Easy-to-use Software Tools * High-speed Electrically-erasable Programmable Logic Devices - 10 ns Maximum Pin-to-pin Delay * Several Power Saving Options Device ICC, Standby ICC, Active ATF16V8B 50 mA 55 mA ATF16V8BQ 35 mA 40 mA ATF16V8BQL 5 mA 20 mA * CMOS and TTL Compatible Inputs and Outputs * * * * * * - Input and I/O Pull-up Resistors Advanced Flash Technology - Reprogrammable - 100% Tested High-reliability CMOS Process - 20 Year Data Retention - 100 Erase/Write Cycles - 2,000V ESD Protection - 200 mA Latchup Immunity Commercial, and Industrial Temperature Ranges Dual-in-line and Surface Mount Packages in Standard Pinouts PCI-compliant Green Package Options (Pb/Halide-free/RoHS Compliant) Available Highperformance EE PLD ATF16V8B ATF16V8BQ ATF16V8BQL 1. Description The ATF16V8B is a high-performance CMOS (electricallyerasable) programmable logic device (PLD) that utilizes Atmel's proven electrically-erasable Flash memory technology. All speed ranges are specified over the full 5V 10% range for industrial temperature ranges, and 5V 5% for commercial temperature ranges. Several low-power options allow selection of the best solution for various types of power-limited applications. Each of these options significantly reduces total system power and enhances system reliability. The ATF16V8Bs incorporate a superset of the generic architectures, which allows direct replacement of the 16R8 family and most 20-pin combinatorial PLDs. Eight outputs are each allocated eight product terms. Three different modes of operation, configured automatically with software, allow highly complex logic functions to be realized. 0364J-PLD-7/05 Figure 1-1. Block Diagram 2. Pin Configurations Table 2-1. Pin Configurations (All Pinouts Top View) Pin Name Function CLK Clock I Logic Inputs I/O Bi-directional Buffers OE Output Enable VCC +5V Supply Figure 2-1. TSSOP 1 2 3 4 5 6 7 8 9 10 I/CLK I1 I2 I3 I4 I5 I6 I7 I8 GND 20 19 18 17 16 15 14 13 12 11 VCC I/O I/O I/O I/O I/O I/O I/O I/O I9/OE DIP/SOIC I/CLK I1 I2 I3 I4 I5 I6 I7 I8 GND 1 2 3 4 5 6 7 8 9 10 20 19 18 17 16 15 14 13 12 11 VCC I/O I/O I/O I/O I/O I/O I/O I/O I9/OE PLCC 18 17 16 15 14 9 10 11 12 13 4 5 6 7 8 I/O I/O I/O I/O I/O I8 GND I9/OE I/O I/O I3 I4 I5 I6 I7 3 2 1 20 19 I2 I1 I/CLK VCC I/O Figure 2-3. Figure 2-2. 2 ATF16V8B/BQ/BQL 0364J-PLD-7/05 ATF16V8B/BQ/BQL 3. Absolute Maximum Ratings* Temperature Under Bias.................................-55oC to +125oC *NOTICE: Storage Temperature ......................................-65oC to +150oC Voltage on Any Pin with Respect to Ground .......................................-2.0 V to +7.0 V(1) Voltage on Input Pins with Respect to Ground During Programming...................................-2.0 V to +14.0 V(1) Note: Programming Voltage with Respect to Ground .....................................-2.0 V to +14.0 V(1) Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. 1. Minimum voltage is -0.6V DC, which may undershoot to -2.0V for pulses of less than 20 ns. Maximum output pin voltage is VCC + 0.75V DC, which may overshoot to 7.0V for pulses of less than 20 ns. 4. DC and AC Operating Conditions Commercial Operating Temperature (Ambient) VCC Power Supply o o Industrial 0 C - 70 C -40oC - 85oC 5V 5% 5V 10% 3 0364J-PLD-7/05 4.1 DC Characteristics Symbol Parameter Condition IIL Input or I/O Low Leakage Current 0 VIN VIL(Max) IIH Input or I/O High Leakage Current 3.5 VIN VCC Min Typ Max Units -35 -100 A 10 A Com. 55 85 mA Ind. 55 95 mA B-15 Com. 50 75 mA B-15 Ind. 50 80 mA BQ-10 Com. 35 55 mA BQL-15 Com. 5 10 mA BQL-15 Ind. 5 15 mA Com. 60 90 mA Ind. 60 100 mA B-15 Com. 55 85 mA B-15 Ind. 55 95 mA BQ-10 Com. 40 55 mA BQL-15 Com. 20 35 mA BQL-15 Ind. 20 40 mA -130 mA B-10 ICC Power Supply Current, Standby VCC = Max, VIN = Max, Outputs Open B-10 ICC2 Clocked Power Supply Current VCC = Max, Outputs Open, f = 15 MHz IOS(1) Output Short Circuit Current VIL Input Low Voltage -0.5 0.8 V VIH Input High Voltage 2.0 VCC+0.75 V VOL Output High Voltage VIN = VIH or VIL, VCC = Min IOL = -24 mA Com., Ind. 0.5 V VOH Output High Voltage VIN = VIH or VIL, VCC = Min IOH = -4.0 mA Note: 4 VOUT = 0.5 V 2.4 V 1. Not more than one output at a time should be shorted. Duration of short circuit test should not exceed 30 sec. ATF16V8B/BQ/BQL 0364J-PLD-7/05 ATF16V8B/BQ/BQL 4.2 AC Waveforms(1) Note: 4.3 1. Timing measurement reference is 1.5V. Input AC driving levels are 0.0V 3.0V, unless otherwise specified. AC Characteristics(1) -10 Symbol Parameter tPD Input or Feedback to Non-Registered Output tCF Clock to Feedback tCO Clock to Output tS Input or Feedback Setup Time tH -15 Min Max Min Max 3 10 3 15 8 outputs switching Units ns 6 2 7 2 8 ns 10 ns 7.5 12 ns Hold Time 0 0 ns tP Clock Period 12 16 ns tW Clock Width 6 8 ns fMAX External Feedback 1/(tS + tCO) 68 45 MHz Internal Feedback 1/(tS + tCF) 74 50 MHz No Feedback 1/(tP) 83 62 MHz tEA Input to Output Enable -- Product Term 3 10 3 15 ns tER Input to Output Disable -- Product Term 2 10 2 15 ns tPZX OE pin to Output Enable 2 10 2 15 ns tPXZ OE pin to Output Disable 1.5 10 1.5 15 ns Note: 1. See ordering information for valid part numbers and speed grades. 5 0364J-PLD-7/05 4.4 4.4.1 Input Test Waveforms Input Test Waveforms and Measurement Levels tR, tF < 5 ns (10% to 90%) 4.4.2 Output Test Loads (Commercial) CL includes Test fixture and Probe capacitance 4.5 Pin Capacitance Table 4-1. Pin Capacitance (f = 1 MHz, T = 25C(1)) CIN COUT Note: 6 Typ Max Units Conditions 5 8 pF VIN = 0V 6 8 pF VOUT = 0V 1. Typical values for nominal supply voltage. This parameter is only sampled and is not 100% tested. ATF16V8B/BQ/BQL 0364J-PLD-7/05 ATF16V8B/BQ/BQL 4.6 Power-up Reset The registers in the ATF16V8Bs are designed to reset during power-up. At a point delayed slightly from VCC crossing VRST, all registers will be reset to the low state. As a result, the registered output state will always be high on power-up. This feature is critical for state machine initialization. However, due to the asynchronous nature of reset and the uncertainty of how VCC actually rises in the system, the following conditions are required: 1. The VCC rise must be monotonic, 2. After reset occurs, all input and feedback setup times must be met before driving the clock pin high, and 3. The clock must remain stable during tPR. 4.7 Figure 4-1. Power-up Reset Waveforms Table 4-2. Power-up Reset Parameters Parameter Description Typ Max Units tPR Power-up Reset Time 600 1,000 ns VRST Power-up Reset Voltage 3.8 4.5 V Preload of Registered Outputs The ATF16V8B's registers are provided with circuitry to allow loading of each register with either a high or a low. This feature will simplify testing since any state can be forced into the registers to control test sequencing. A JEDEC file with preload is generated when a source file with vectors is compiled. Once downloaded, the JEDEC file preload sequence will be done automatically by most of the approved programmers after the programming. 5. Security Fuse Usage A single fuse is provided to prevent unauthorized copying of the ATF16V8B fuse patterns. Once programmed, fuse verify and preload are inhibited. However, the 64-bit User Signature remains accessible. The security fuse should be programmed last, as its effect is immediate. 7 0364J-PLD-7/05 6. Electronic Signature Word There are 64 bits of programmable memory that are always available to the user, even if the device is secured. These bits can be used for user-specific data. 7. Programming/Erasing Programming/erasing is performed using standard PLD programmers. See CMOS PLD Programming Hardware and Software Support for information on software/programming. 8. Input and I/O Pull-ups All ATF16V8B family members have internal input and I/O pull-up resistors. Therefore, whenever inputs or I/Os are not being driven externally, they will float to VCC. This ensures that all logic array inputs are at known states. These are relatively weak active pull-ups that can easily be overdriven by TTL-compatible drivers (see input and I/O diagrams below). Figure 8-1. Input Diagram Figure 8-2. I/O Diagram 9. Functional Logic Diagram Description The Logic Option and Functional Diagrams describe the ATF16V8B architecture. Eight configurable macrocells can be configured as a registered output, combinatorial I/O, combinatorial output, or dedicated input. The ATF16V8B can be configured in one of three different modes. Each mode makes the ATF16V8B look like a different device. Most PLD compilers can choose the right mode automatically. The user can also force the selection by supplying the compiler with a mode selection. The determining factors would be the usage of register versus combinatorial outputs and dedicated outputs versus outputs with output enable control. The ATF16V8B universal architecture can be programmed to emulate many 20-pin PAL devices. These architectural subsets can be found in each of the configuration modes described 8 ATF16V8B/BQ/BQL 0364J-PLD-7/05 ATF16V8B/BQ/BQL in the following pages. The user can download the listed subset device JEDEC programming file to the PLD programmer, and the ATF16V8B can be configured to act like the chosen device. Check with your programmer manufacturer for this capability. Unused product terms are automatically disabled by the compiler to decrease power consumption. A security fuse, when programmed, protects the content of the ATF16V8B. Eight bytes (64 fuses) of User Signature are accessible to the user for purposes such as storing project name, part number, revision, or date. The User Signature is accessible regardless of the state of the security fuse. 10. Software Support Atmel-WinCUPL is a free tool, available on Atmel's web site and can be used to design in all members of the Atmel ATF16V8B family of SPLDs. Table 10-1 lists popular compilers with the appropriate device mnemonics Table 10-1. Compiler Mode Selection Registered Complex Simple Auto Select ABEL, Atmel-ABEL P16V8R P16V8C P16V8AS P16V8 CUPL, Atmel-WinCUPL G16V8MS G16V8MA G16V8AS G16V8 LOG/iC GAL16V8_R(1) GAL16V8_C7(1) GAL16V8_C8(1) GAL16V8 OrCAD-PLD "Registered" "Complex" "Simple" GAL16V8A PLDesigner P16V8R P16V8C P16V8C P16V8A Tango-PLD G16V8R G16V8C G16V8AS G16V8 Note: 1. Only applicable for version 3.4 or lower. 11. Macrocell Configuration Software compilers support the three different OMC modes as different device types. Most compilers have the ability to automatically select the device type, generally based on the register usage and output enable (OE) usage. Register usage on the device forces the software to choose the registered mode. All combinatorial outputs with OE controlled by the product term will force the software to choose the complex mode. The software will choose the simple mode only when all outputs are dedicated combinatorial without OE control. The different device types can be used to override the automatic device selection by the software. For further details, refer to the compiler software manuals. When using compiler software to configure the device, the user must pay special attention to the following restrictions in each mode. In registered mode pin 1 and pin 11 are permanently configured as clock and output enable, respectively. These pins cannot be configured as dedicated inputs in the registered mode. In complex mode pin 1 and pin 11 become dedicated inputs and use the feedback paths of pin 19 and pin 12 respectively. Because of this feedback path usage, pin 19 and pin 12 do not have the feedback option in this mode. In simple mode all feedback paths of the output pins are routed via the adjacent pins. In doing so, the two inner most pins (pins 15 and 16) will not have the feedback option as these pins are always configured as dedicated combinatorial output. 9 0364J-PLD-7/05 11.1 ATF16V8B Registered Mode PAL Device Emulation/PAL Replacement. The registered mode is used if one or more registers are required. Each macrocell can be configured as either a registered or combinatorial output or I/O, or as an input. For a registered output or I/O, the output is enabled by the OE pin, and the register is clocked by the CLK pin. Eight product terms are allocated to the sum term. For a combinatorial output or I/O, the output enable is controlled by a product term, and seven product terms are allocated to the sum term. When the macrocell is configured as an input, the output enable is permanently disabled. Any register usage will make the compiler select this mode. The following registered devices can be emulated using this mode: 16R8 16RP8 16R6 16RP6 16R4 16RP4 Figure 11-1. Registered Configuration for Registered Mode(1)(2) Notes: 1. Pin 1 controls common CLK for the registered outputs. Pin 11 controls common OE for the registered outputs. Pin 1 and Pin 11 are permanently configured as CLK and OE. 2. The development software configures all the architecture control bits and checks for proper pin usage automatically. Figure 11-2. Combinatorial Configuration for Registered Mode(1)(2) Notes: 1. Pin 1 and Pin 11 are permanently configured as CLK and OE. 2. The development software configures all the architecture control bits and checks for proper pin usage automatically. 10 ATF16V8B/BQ/BQL 0364J-PLD-7/05 ATF16V8B/BQ/BQL Figure 11-3. Registered Mode Logic Diagram 11 0364J-PLD-7/05 11.2 ATF16V8B Complex Mode PAL Device Emulation/PAL Replacement. In the complex mode, combinatorial output and I/O functions are possible. Pins 1 and 11 are regular inputs to the array. Pins 13 through 18 have pin feedback paths back to the AND-array, which makes full I/O capability possible. Pins 12 and 19 (outermost macrocells) are outputs only. They do not have input capability. In this mode, each macrocell has seven product terms going to the sum term and one product term enabling the output. Combinatorial applications with an OE requirement will make the compiler select this mode. The following devices can be emulated using this mode: 16L8 16H8 16P8 Figure 11-4. Complex Mode Option 12 ATF16V8B/BQ/BQL 0364J-PLD-7/05 ATF16V8B/BQ/BQL Figure 11-5. Complex Mode Logic Diagram 13 0364J-PLD-7/05 11.3 ATF16V8B Simple Mode PAL Device Emulation/PAL Replacement. In the Simple Mode, 8 product terms are allocated to the sum term. Pins 15 and 16 (center macrocells) are permanently configured as combinatorial outputs. Other macrocells can be either inputs or combinatorial outputs with pin feedback to the AND-array. Pins 1 and 11 are regular inputs. The compiler selects this mode when all outputs are combinatorial without OE control. The following simple PALs can be emulated using this mode: 10L8 10H8 10P8 12L6 12H6 12P6 14L4 14H4 14P4 16L2 16H2 16P2 Figure 11-6. Simple Mode Option Note: 14 * Pins 15 and 16 are always enabled. ATF16V8B/BQ/BQL 0364J-PLD-7/05 ATF16V8B/BQ/BQL Figure 11-7. Simple Mode Logic Diagram 15 0364J-PLD-7/05 12. Test Characterization Data SUPPLY CURRENT vs. INPUT FREQUENCY ATF16V8BL/BQL (VCC = 5V, TA = 25C) SUPPLY CURRENT vs. INPUT FREQUENCY 75 ATF16V8B/BQ (VCC = 5V, TA = 25C) ATF16V8B 75 ATF16V8B I C C 50 m A 25 ATF16V8BQ I C C 50 m A 25 ATF16V8BQL 0 0 20 40 60 80 100 FREQUENCY (MHz) 0 0 25 50 75 100 FREQUENCY (MHz) SUPPLY CURRENT vs. SUPPLY VOLTAGE ATF16V8B/BQ (TA = 25C) 65 ATF16V8B I C C m A 55 ATF16V8BQ 45 35 25 4.50 4.75 5.00 5.25 5.50 SUPPLY VOLTAGE (V) OUTPUT SOURCE CURRENT -10 vs. SUPPLY VOLTAGE (TA = 25C) -12 I O H -14 -16 -18 m A -20 -22 -24 4.5 4.7 4.9 5.1 5.3 5.5 SUPPLY VOLTAGE (V) 16 ATF16V8B/BQ/BQL 0364J-PLD-7/05 ATF16V8B/BQ/BQL NORMALIZED TPD vs. SUPPLY VOLTAGE (TA=25C) 1.3 N O R M T P D 1.15 ATF16V8B/BQ 1 ATF16V8BQL 0.85 0.7 4.50 4.75 5.00 5.25 5.50 SUPPLY VOLTAGE (V) NORMALIZED TCO vs. SUPPLY VOLTAGE(TA=25C) 1.3 N O 1.15 ATF16V8B/BQ R M 1 ATF16V8BQL T C 0.85 O 0.7 4.50 4.75 5.00 5.25 5.50 SUPPLY VOLTAGE (V) 17 0364J-PLD-7/05 18 ATF16V8B/BQ/BQL 0364J-PLD-7/05 ATF16V8B/BQ/BQL 13. ATF16V8B Ordering Information 13.1 ATF16V8B Standard Package Options tS (ns) tPD (ns) 10 7.5 tCO (ns) 7 Ordering Code Package Operation Range ATF16V8B-10JC ATF16V8B-10PC ATF16V8B-10SC ATF16V8B-10XC 20J 20P3 20S 20X Commercial (0C to 70C) ATF16V8B-10JI ATF16V8B-10PI ATF16V8B-10SI ATF16V8B-10XI 20J 20P3 20S 20X Industrial (-40C to 85C) ATF16V8B-15JC ATF16V8B-15PC ATF16V8B-15SC 20J 20P3 20S 20X Commercial (0C to 70C) 20J 20P3 20S 20X Industrial (-40C to 85C) ATF16V8B-15XC 15 12 10 ATF16V8B-15JI ATF16V8B-15PI ATF16V8B-15SI ATF16V8B-15XI Note: The last time buy date is Sept. 30, 2005 for shaded parts. 13.2 ATF16V8B Green Package Options (Pb/Halide-free/RoHS Compliant) tPD (ns) tS (ns) tCO (ns) Ordering Code Package 10 7.5 7 ATF16V8B-10JU 20J 10 ATF16V8B-15JU ATF16V8B-15PU ATF16V8B-15SU ATF16V8B-15XU 20J 20P3 20S 20X 15 13.3 12 Operation Range Industrial (-40C to 85C) Using "C" Product for Industrial To use commercial product for Industrial temperature ranges, down-grade one speed grade from the "I" to the "C" device (7 ns "C" = 10 ns "I") and de-rate power by 30%. Package Type 20J 20-lead, Plastic J-leaded Chip Carrier (PLCC) 20P3 20-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP) 20S 20-lead, 0.300" Wide, Plastic Gull-wing Small Outline (SOIC) 20X 20-lead, 4.4 mm Wide, Plastic Thin Shrink Small Outline (TSSOP) 19 0364J-PLD-7/05 14. ATF16V8BQ/BQL Ordering Information 14.1 tPD (ns) 10 15 ATF16V8BQ and ATF16V8BQL Ordering Information tS (ns) 7.5 12 tCO (ns) 7 10 Ordering Code Package Operation Range ATF16V8BQ-10JC ATF16V8BQ-10PC ATF16V8BQ-10SC ATF16V8BQ-10XC 20J 20P3 20S 20X Commercial (0C to 70C) ATF16V8BQL-15JC ATF16V8BQL-15PC ATF16V8BQL-15SC ATF16V8BQL-15XC 20J 20P3 20S 20X Commercial (0C to 70C) ATF16V8BQL-15JI ATF16V8BQL-15PI ATF16V8BQL-15SI ATF16V8BQL-15XI 20J 20P3 20S 20X Industrial (-40C to 85C) Note: The last time buy date is Sept. 30, 2005 for shaded parts. 14.2 ATF16V8BQ and ATF16V8BQL Green Package Options (Pb/Halide-free/RoHS Compliant) tPD (ns) 15 14.3 tS (ns) 12 tCO (ns) 10 Ordering Code Package Operation Range ATF16V8BQL-15JU ATF16V8BQL-15PU ATF16V8BQL-15SU ATF16V8BQL-15XU 20J 20P3 20S 20X Industrial (-40C to 85C) Using "C" Product for Industrial To use commercial product for Industrial temperature ranges, down-grade one speed grade from the "I" to the "C" device (7 ns "C" = 10 ns "I") and de-rate power by 30%. Package Type 20J 20-lead, Plastic J-leaded Chip Carrier (PLCC) 20P3 20-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP) 20S 20-lead, 0.300" Wide, Plastic Gull-Wing Small Outline (SOIC) 20X 20-lead, 4.4 mm Wide, Plastic Thin Shrink Small Outline (TSSOP) 20 ATF16V8B/BQ/BQL 0364J-PLD-7/05 ATF16V8B/BQ/BQL 15. Packaging Information 15.1 20J - PLCC PIN NO. 1 1.14(0.045) X 45 1.14(0.045) X 45 0.318(0.0125) 0.191(0.0075) IDENTIFIER e E1 E D2/E2 B1 B A2 D1 A1 D A 0.51(0.020)MAX 45 MAX (3X) COMMON DIMENSIONS (Unit of Measure = mm) Notes: 1. This package conforms to JEDEC reference MS-018, Variation AA. 2. Dimensions D1 and E1 do not include mold protrusion. Allowable protrusion is .010"(0.254 mm) per side. Dimension D1 and E1 include mold mismatch and are measured at the extreme material condition at the upper or lower parting line. 3. Lead coplanarity is 0.004" (0.102 mm) maximum. SYMBOL MIN NOM MAX A 4.191 - 4.572 A1 2.286 - 3.048 A2 0.508 - - D 9.779 - 10.033 D1 8.890 - 9.042 E 9.779 - 10.033 E1 8.890 - 9.042 D2/E2 7.366 - 8.382 B 0.660 - 0.813 B1 0.330 - 0.533 e NOTE Note 2 Note 2 1.270 TYP 10/04/01 R 2325 Orchard Parkway San Jose, CA 95131 TITLE 20J, 20-lead, Plastic J-leaded Chip Carrier (PLCC) DRAWING NO. REV. 20J B 21 0364J-PLD-7/05 15.2 20P3 - PDIP D PIN 1 E1 A SEATING PLANE A1 L B B1 e E COMMON DIMENSIONS (Unit of Measure = mm) C eC eB Notes: 1. This package conforms to JEDEC reference MS-001, Variation AD. 2. Dimensions D and E1 do not include mold Flash or Protrusion. Mold Flash or Protrusion shall not exceed 0.25 mm (0.010"). MIN NOM MAX A - - 5.334 A1 0.381 - - D 24.892 - 26.924 E 7.620 - 8.255 E1 6.096 - 7.112 B 0.356 - 0.559 B1 1.270 - 1.551 L 2.921 - 3.810 C 0.203 - 0.356 eB - - 10.922 eC 0.000 - 1.524 SYMBOL e NOTE Note 2 Note 2 2.540 TYP 1/23/04 R 22 2325 Orchard Parkway San Jose, CA 95131 TITLE 20P3, 20-lead (0.300"/7.62 mm Wide) Plastic Dual Inline Package (PDIP) DRAWING NO. 20P3 REV. D ATF16V8B/BQ/BQL 0364J-PLD-7/05 ATF16V8B/BQ/BQL 15.3 20S - SOIC Dimensions in Millimeters and (Inches). Controlling dimension: Inches. JEDEC Standard MS-013 0.51(0.020) 0.33(0.013) 7.60 (0.2992) 10.65 (0.419) 7.40 (0.2914) 10.00 (0.394) PIN 1 ID PIN 1 1.27 (0.050) BSC 13.00 (0.5118) 12.60 (0.4961) 2.65 (0.1043) 2.35 (0.0926) 0.30(0.0118) 0.10 (0.0040) 0.32 (0.0125) 0.23 (0.0091) 0 ~ 8 1.27 (0.050) 0.40 (0.016) 10/23/03 R 2325 Orchard Parkway San Jose, CA 95131 TITLE 20S, 20-lead, 0.300" Body, Plastic Gull Wing Small Outline (SOIC) DRAWING NO. REV. 20S B 23 0364J-PLD-7/05 15.4 20X - TSSOP Dimensions in Millimeters and (Inches). Controlling dimension: Millimeters. JEDEC Standard MO-153 AC INDEX MARK PIN 1 4.50 (0.177) 6.50 (0.256) 4.30 (0.169) 6.25 (0.246) 6.60 (.260) 6.40 (.252) 0.65 (.0256) BSC 0.30 (0.012) 0.19 (0.007) 1.20 (0.047) MAX 0.15 (0.006) 0.05 (0.002) SEATING PLANE 0.20 (0.008) 0.09 (0.004) 0 ~ 8 0.75 (0.030) 0.45 (0.018) 10/23/03 R 24 2325 Orchard Parkway San Jose, CA 95131 TITLE 20X, (Formerly 20T), 20-lead, 4.4 mm Body Width, Plastic Thin Shrink Small Outline Package (TSSOP) DRAWING NO. REV. 20X C ATF16V8B/BQ/BQL 0364J-PLD-7/05 ATF16V8B/BQ/BQL 16. Revision History 16.1 0364J 1. ATF16V8B-25 JC/PC/SC/XC/JI/PI/SI/XI were obseleted in August 1999 ATF16V8BQL-25 JC/PC/SC/XC/JI/PI/SI/XI were obseleted in August 1999 These devices were removed from Section 13. "ATF16V8B Ordering Information" on page 19 and Section 14. "ATF16V8BQ/BQL Ordering Information" on page 20. 2. Green Package options added in 2005. 25 0364J-PLD-7/05 Atmel Corporation 2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 487-2600 Regional Headquarters Europe Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland Tel: (41) 26-426-5555 Fax: (41) 26-426-5500 Asia Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong Tel: (852) 2721-9778 Fax: (852) 2722-1369 Japan 9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581 Atmel Operations Memory 2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314 RF/Automotive Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany Tel: (49) 71-31-67-0 Fax: (49) 71-31-67-2340 Microcontrollers 2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314 La Chantrerie BP 70602 44306 Nantes Cedex 3, France Tel: (33) 2-40-18-18-18 Fax: (33) 2-40-18-19-60 ASIC/ASSP/Smart Cards 1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759 Biometrics/Imaging/Hi-Rel MPU/ High Speed Converters/RF Datacom Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France Tel: (33) 4-76-58-30-00 Fax: (33) 4-76-58-34-80 Zone Industrielle 13106 Rousset Cedex, France Tel: (33) 4-42-53-60-00 Fax: (33) 4-42-53-60-01 1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759 Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland Tel: (44) 1355-803-000 Fax: (44) 1355-242-743 Literature Requests www.atmel.com/literature Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDITIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life. (c) Atmel Corporation 2005. All rights reserved. Atmel(R), logo and combinations thereof, Everywhere You Are (R) and others, are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others. Printed on recycled paper. 0364J-PLD-7/05