
SPICE D e vice Model SI4884DY
Siliconix 1
4/17/01
Document: 71601
N-Channel Reduced Qg, Fast Switching MOSFET
Characteristics
• N-channel Vertical DMOS
• Macro-Model (Sub-circuit)
• Level 3 MOS
• Applicable for Bo th Linear and Switch Mode
• Applicable Over a -55 to 125°C Temperature Range
• Models Gate Charge, Transient, and Diode Reverse
Recovery Characteristics
Description
The attached SPICE Model describes typical electrical
characteristics of the n-channel vertical DMOS. The
sub-circuit model was extracted and optimized over a
25°C to 125°C temperature range under pulse
conditions for 0 to 10 volts gate drives. Saturated
output impedance model accuracy has been maximized
for gate biases near threshold. A novel gate-to-drain
feedback capacitor network is used to model gate
charge characteristics while avoiding convergence
problems of switched Cgd model. Model parameter
values are optimized to provide a best fit to measure
electrical data and are not intended as an exact physical
description of a device.
Model Sub-circuit
This document is intended as a SPICE modeling guideline and does not constitute a commercial product data sheet. Designers should refer to
th e appropriate data sheet of t he same nu mber for guarant eed sp ecification limits.
GCGS
D
2
4
3
M1 DBD
M2
1
R1
S