AD7520, AD7530 AD7521, AD7531 S E M I C O N D U C T O R 10-Bit, 12-Bit Multiplying D/A Converters December 1993 Features Description * AD7520/AD7530 10 Bit Resolution; 8, 9 and 10 Bit Linearity The AD7520/AD7530 and AD7521/AD7531 are monolithic, high accuracy, low cost 10-bit and 12-bit resolution, multiplying digital-to-analog converters (DAC). Harris' thinfilm on CMOS processing gives up to 10-bit accuracy with TTL/CMOS compatible operation. Digital inputs are fully protected against static discharge by diodes to ground and positive supply. * AD7521/AD7531 12 Bit Resolution; 8, 9 and 10 Bit Linearity * Low Power Dissipation of 20mW (Max) * Low Nonlinearity Tempco at 2ppm of FSR/oC * Current Settling Time 1.0s to 0.05% of FSR * 5V to +15V Supply Voltage Range * TTL/CMOS Compatible * Full Input Static Protection * /883B Processed Versions Available Typical applications include digital/analog interfacing, multiplication and division, programmable power supplies, CRT character generation, digitally controlled gain circuits, integrators and attenuators, etc. The AD7530 and AD7531 are identical to the AD7520 and AD7521, respectively, with the exception of output leakage current and feedthrough specifications. Ordering Information NONLINEARITY TEMPERATURE RANGE AD7520JN, AD7530JN PART NUMBER 0.2% (8-Bit) 0oC to +70oC 16 Lead Plastic DIP AD7520KN, AD7530KN 0.1% (9-Bit) 0oC to +70oC 16 Lead Plastic DIP AD7521JN, AD7531JN 0.2% (8-Bit) PACKAGE o o 18 Lead Plastic DIP o o 0 C to +70 C AD7521KN, AD7531KN 0.1% (9-Bit) 0 C to +70 C 18 Lead Plastic DIP AD7520LN, AD7530LN 0.05% (10-Bit) -40oC to +85oC 16 Lead Plastic DIP AD7521LN, AD7531LN 0.05% (10-Bit) AD7520JD 0.2% (8-Bit) o o 18 Lead Plastic DIP o o 16 Lead Ceramic DIP o o -40 C to +85 C -25 C to +85 C AD7520KD 0.1% (9-Bit) -25 C to +85 C 16 Lead Ceramic DIP AD7520LD 0.05% (10-Bit) -25oC to +85oC 16 Lead Ceramic DIP AD7520SD, AD7520SD/883B 0.2% (8-Bit) AD7520TD 0.1% (9-Bit) AD7520UD, AD7520UD/883B 0.05% (10-Bit) o o 16 Lead Ceramic DIP o o 16 Lead Ceramic DIP o o 16 Lead Ceramic DIP -55 C to +125 C -55 C to +125 C -55 C to +125 C Pinouts AD7520, AD7530 (CDIP, PDIP) TOP VIEW AD7521, AD7531 (PDIP) TOP VIEW IOUT1 1 16 RFEEDBACK IOUT1 1 18 RFEEDBACK IOUT2 2 15 VREF IOUT2 2 17 VREF GND 3 16 V+ BIT 1 (MSB) 4 15 BIT 12 (LSB) GND 3 BIT 1 (MSB) 4 14 V+ 13 BIT 10 (LSB) BIT 2 5 12 BIT 9 BIT 2 5 14 BIT 11 BIT 3 6 11 BIT 8 BIT 3 6 13 BIT 10 BIT 4 7 10 BIT 7 BIT 4 7 12 BIT 9 BIT 5 8 9 BIT 6 BIT 5 8 11 BIT 8 BIT 6 9 10 BIT 7 CAUTION: These devices are sensitive to electrostatic discharge. Users should follow proper I.C. Handling Procedures. Copyright (c) Harris Corporation 1993 8-5 File Number 3104 Specifications AD7520, AD7530, AD7521, AD7531 Absolute Maximum Ratings Thermal Information Supply Voltage (V+ to GND). . . . . . . . . . . . . . . . . . . . . . . . . . . +17V VREF . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25V Digital Input Voltage Range . . . . . . . . . . . . . . . . . . . . . . . V+ to GND Output Voltage Compliance . . . . . . . . . . . . . . . . . . . . -100mV to V+ Storage Temperature . . . . . . . . . . . . . . . . . . . . . . . -65oC to +150oC Lead Temperature (Soldering 10s) . . . . . . . . . . . . . . . . . . . . . 300oC Thermal Resistance JA JC 16 Lead Plastic DIP . . . . . . . . . . . . . . . . . 100oC/W 18 Lead Plastic DIP . . . . . . . . . . . . . . . . . 90oC/W 16 Lead Ceramic DIP . . . . . . . . . . . . . . . 80oC/W 24oC/W Maximum Power Dissipation Up to +75oC. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 450mW Derate Above +75oC at 6mW/oC Operating Temperature JN, KN, LN Versions . . . . . . . . . . . . . . . . . . . . . . . . 0oC to +70oC JD, KD, LD Versions . . . . . . . . . . . . . . . . . . . . . . . -25oC to +85oC SD, TD, UD Versions. . . . . . . . . . . . . . . . . . . . . . -55oC to +125oC CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. The digital control inputs are zener protected; however, permanent damage may occur on unconnected units under high energy electrostatic fields. Keep unused units in conductive foam at all times. Do not apply voltages higher than VDD or less than GND potential on any terminal except VREF and RFEEDBACK. Electrical Specifications V+ = +15V, VREF = +10V, TA = +25oC Unless Otherwise Specified AD7520/AD7530 PARAMETER TEST CONDITIONS AD7521/AD7531 MIN TYP MAX MIN TYP MAX UNITS 10 10 10 12 12 12 Bits SYSTEM PERFORMANCE (Note 1) Resolution J, S S Over -55 C to +125 C (Notes 2, 5) (Figure 2) - - 0.2 (8-Bit) - - 0.2 (8-Bit) % of FSR K, T T Over -55oC to +125oC (Figure 2) - - 0.1 (9-Bit) - - 0.1 (9-Bit) % of FSR L, U -10V VREF +10V U Over -55oC to +125oC (Figure 2) - - 0.05 (10-Bit) - - 0.05 (10-Bit) % of FSR -10V VREF +10V (Notes 2, 3) - - 2 - - 2 ppm of FSR/oC Gain Error - 0.3 - - 0.3 - % of FSR Gain Error Tempco - - 10 - - 10 ppm of FSR/oC Over the Specified Temperature Range - - 200 (300) - - 200 (300) nA Output Current Settling Time To 0.05% of FSR (All Digital Inputs Low To High And High To Low) (Note 3) (Figure 7) - 1.0 - - 1.0 - s Feedthrough Error VREF = 20VP-P, 10kHz (50kHz) All Digital Inputs Low (Note 3) (Figure 6) - - 10 - - 10 mVP-P All Digital Inputs High IOUT1 at Ground 5 10 20 5 10 20 k All Digital Inputs High (Note 3) (Figure 5) - 200 - - 200 - pF - 75 - - 75 - pF All Digital Inputs Low (Note 3) (Figure 5) - 75 - - 75 - pF - 200 - - 200 - pF Nonlinearity Nonlinearity Tempco Output Leakage Current (Either Output) o o DYNAMIC CHARACTERISTICS REFERENCE INPUT Input Resistance ANALOG OUTPUT Output Capacitance IOUT1 IOUT2 IOUT1 IOUT2 8-6 Specifications AD7520, AD7530, AD7521, AD7531 V+ = +15V, VREF = +10V, TA = +25oC Unless Otherwise Specified (Continued) Electrical Specifications AD7520/AD7530 PARAMETER TEST CONDITIONS Output Noise AD7521/AD7531 MIN TYP MAX MIN TYP MAX UNITS Both Outputs (Note 3) (Figure 4) - Equivalent to 10k - - Equivalent to 10k - Johnson Noise Over the Specified Temperature Range VIN = 0V or +15V - - 0.8 - - 0.8 V 2.4 - - 2.4 - - V - - 1 - - 1 A 0.005 - % FSR/% V+ DIGITAL INPUTS Low State Threshold, VIL High State Threshold, VIH Input Current, IIL, IIH Input Coding See Tables 1 & 2 Binary/Offset Binary POWER SUPPLY CHARACTERISTICS Power Supply Rejection V+ = 14.5V to 15.5V (Note 2) (Figure 3) - Power Supply Voltage Range 0.005 - - +5 to +15 I+ Total Power Dissipation +5 to +15 V All Digital Inputs at 0V or V+ Excluding Ladder Network - 1 - - 1 - A All Digital Inputs High or Low Excluding Ladder Network - - 2 - - 2 mA Including the Ladder Network - 20 - - 20 - mW NOTES: 1. Full scale range (FSR) is 10V for Unipolar and 10V for Bipolar modes. 2. Using internal feedback resistor RFEEDBACK. 3. Guaranteed by design, or characterization and not production tested. 4. Accuracy not guaranteed unless outputs at GND potential. 5. Accuracy is tested and guaranteed at V+ = 15V only. Functional Diagram VREF 10k 20k 10k 20k 10k 20k 10k 20k 20k 20k GND SPDT NMOS SWITCHES IOUT2 IOUT1 10k MSB BIT 2 RFEEDBACK BIT 3 Switches shown for Digital Inputs "High". Resistor values are typical. 8-7 AD7520, AD7530, AD7521, AD7531 Pin Descriptions AD7520/30 AD7521/31 PIN NAME 1 1 IOUT1 Current Out summing junction of the R2R ladder network. DESCRIPTION 2 2 IOUT2 Current Out virtual ground, return path for the R2R ladder network 3 3 GND Digital Ground. Ground potential for digital side of D/A. 4 4 5 5 Bit 2 Digital Bit 2 6 6 Bit 3 Digital Bit 3 7 7 Bit 4 Digital Bit 4 8 8 Bit 5 Digital Bit 5 9 9 Bit 6 Digital Bit 6 10 10 Bit 7 Digital Bit 7 11 11 Bit 8 Digital Bit 8 12 12 Bit 9 Digital Bit 9 13 13 Bit 10 Digital Bit 10 (AD7521/31), Least Significant Digital Data Bit (AD7520/30) - 14 Bit 11 Digital Bit 11 (AD7521/31) - 15 Bit 12 Least Significant Digital Data Bit (AD7521/31) 14 16 V+ 15 17 VREF 16 18 RFEEDBACK Bits 1(MSB) Most Significant Digital Data Bit Power Supply +5 to +15 Volts Voltage Reference Input to set the output range. Supplies the R2R resistor ladder. Feedback resistor used for the current to voltage conversion when using and external OP-Amp. Definition of Terms Nonlinearity: Error contributed by deviation of the DAC transfer function from a "best straight line" through the actual plot of transfer function. Normally expressed as a percentage of full scale range or in (sub)multiples of 1 LSB. Resolution: It is addressing the smallest distinct analog output change that a D/A converter can produce. It is commonly expressed as the number of converter bits. A converter with resolution of n bits can resolve output changes of 2-N of the full-scale range, e.g. 2-N VREF for a unipolar conversion. Resolution by no means implies linearity. Settling Time: Time required for the output of a DAC to settle to within specified error band around its final value (e.g. 1/2 LSB) for a given digital input change, i.e. all digital inputs LOW to HIGH and HIGH to LOW. Gain Error: The difference between actual and ideal analog output values at full-scale range, i.e. all digital inputs at HIGH state. It is expressed as a percentage of full-scale range or in (sub)multiples of 1 LSB. Feedthrough Error: Error caused by capacitive coupling from VREF to IOUT1 with all digital inputs LOW. power TTL/CMOS compatible operation. An external voltage or current reference and an operational amplifier are all that is required for most voltage output applications. A simplified equivalent circuit of the DAC is shown in the Functional Diagram. The NMOS SPDT switches steer the ladder leg currents between IOUT1 and IOUT2 buses which must be held either at ground potential. This configuration maintains a constant current in each ladder leg independent of the input code. Converter errors are further reduced by using separate metal interconnections between the major bits and the outputs. Use of high threshold switches reduce offset (leakage) errors to a negligible level. The level shifter circuits are comprised of three inverters with positive feedback from the output of the second to the first, see Figure 1. This configuration results in TTL/CMOS compatible operation over the full military temperature range. With the ladder SPDT switches driven by the level shifter, each switch is binarily weighted for an ON resistance proportional to the respective ladder leg current. This assures a constant voltage drop across each switch, creating equipotential terminations for the 2R ladder resistors and highly accurate leg currents. Output Capacitance: Capacitance from IOUT1, and IOUT2 terminals to ground. V+ 1 3 4 6 Output Leakage Current: Current which appears on IOUT1, terminal when all digital inputs are LOW or on IOUT2 terminal when all digital inputs are HIGH. 8 DTL/TTL/ CMOS INPUT Detailed Description The AD7520, AD7530, AD7521 and AD7531 are monolithic, multiplying D/A converters. A highly stable thin film R-2R resistor ladder network and NMOS SPDT switches form the basis of the converter circuit, CMOS level shifters permit low 8-8 TO LADDER 2 5 9 7 IOUT2 IOUT1 FIGURE 1. CMOS SWITCH AD7520, AD7530, AD7521, AD7531 Test Circuits The following test circuits apply for the AD7520. Similar circuits are used for the AD7530, AD7521 and AD7531. VREF +15V BIT 1 (MSB) RFEEDBACK 4 15 16 IOUT1 1 5 AD7520 HA2600 I BIT 10 + 13 3 2 OUT2 (LSB) 10 BIT BINARY COUNTER +15V 10k 0.01% 1M GND CLOCK BIT 1 (LSB) BIT 11 +10V 10k 0.01% 12 BIT REFERENCE DAC HA2600 + LINEARITY ERROR X 100 BIT 10 (LSB) BIT 12 500k BIT 1 (MSB) - VREF BIT 10 VREF UNGROUNDED SINE WAVE GENERATOR 400Hz 1.0VP-P 5K 0.01% HA2600 + 5k 0.01% 15 14 RFEEDBACK 4 16 I OUT1 1 5 AD7520 I HA2600 OUT2 13 3 2 + GND FIGURE 2. NONLINEARITY FIGURE 3. POWER SUPPLY REJECTION +11V (ADJUST FOR VOUT = 0V) +15V 1k f = 1kHz BW = 1Hz 15F 100 15 14 IOUT2 4 2 5 AD7520 IOUT1 13 3 1 NC +15V +15V 10k QUAN TECH MODEL 134D 101ALN WAVE VOUT ANALYZER + BIT 1 (MSB) - 50k 1k 50V BIT 10 (LSB) 0.1F FIGURE 4. NOISE VREF = 20VP-P 100kHz SINE WAVE +15V BIT 1 (MSB) 15 14 4 16 5 AD7520 1 BIT 10 (LSB) 2 NC 1k 100mVP-P 1MHz SCOPE FIGURE 5. OUTPUT CAPACITANCE -10V 13 3 15 14 4 16 5 AD7520 1 13 3 2 VREF BIT 1 (MSB) IOUT1 3 IOUT2 6 HA2600 2 + +5V 0V VOUT DIGITAL INPUT BIT 10 (LSB) GND 5t: 1% SETTLING (1mV) EXTRAPOLATE 8t: 0.03% SETTLING t = RISE TIME +15V 15 14 4 5 AD7520 1 13 3 2 SCOPE +100mV IOUT2 100 GND FIGURE 6. FEEDTHROUGH ERROR FIGURE 7. OUTPUT CURRENT SETTLING TIME 8-9 AD7520, AD7530, AD7521, AD7531 Applications "Digital Input Code/Analog Output Value" table for bipolar mode is given in Table 2. Unipolar Binary Operation +15V BIT 1 (MSB) DIGITAL INPUT BIT 10 (LSB) BIT 10 (LSB) 15 14 4 16 5 AD7520 1 13 3 2 10M 15 14 RFEEDBACK 4 16 5 IOUT1 AD7520 1 13 3 2 IOUT2 - - R1 10k R2 10k 0.01% 0.01% 6 + VOUT BIT 1 (MSB) +15V VREF R3 VREF DIGITAL INPUT The circuit configuration for operating the AD7520 in unipolar mode is shown in Figure 8. Similar circuits can be used for AD7521, AD7530 and AD7531. With positive and negative VREF values the circuit is capable of 2-Quadrant multiplication. The "Digital Input Code/Analog Output Value" table for unipolar mode is given in Table 1. 6 + RFEEDBACK IOUT1 6 + IOUT2 FIGURE 9. BIPOLAR OPERATION (4-QUADRANT MULTIPLICATION) VOUT TABLE 2. BlPOLAR (OFFSET BINARY) CODE TABLE GND DIGITAL INPUT ANALOG OUTPUT FIGURE 8. UNIPOLAR BINARY OPERATION (2-QUADRANT MULTIPLICATION 1111111111 -VREF (1-2-(N-1)) 1000000001 -VREF (2-(N-1)) TABLE 1. CODE TABLE - UNlPOLAR BINARY OPERATION 1000000000 0 0111111111 VREF (2-(N-1)) DIGITAL INPUT ANALOG OUTPUT 1111111111 -VREF (1-2-N) 0000000001 VREF (1-2-(N-1)) 1000000001 -VREF (1/2 + 2-N) 0000000000 VREF 1000000000 -VREF/2 0111111111 -VREF (1/2-2-N) 0000000001 -VREF (2-N) 0000000000 0 NOTES: 1. LSB = 2-(N-1) VREF 2. N = 10 for 7520, 7521 N = 12 for 7530,7531 A "Logic 1" input at any digital input forces the corresponding ladder switch to steer the bit current to IOUT1 bus. A "Logic 0" input forces the bit current to IOUT2 bus. For any code the IOUT1 and IOUT2 bus currents are complements of one another. The current amplifier at IOUT2 changes the polarity of IOUT2 current and the transconductance amplifier at IOUT1 output sums the two currents. This configuration doubles the output range. The difference current resulting at zero offset binary code, (MSB = "Logic 1", All other bits = "Logic 0"), is corrected by using an external resistor, (10M), from VREF to IOUT2. NOTES: 1. LSB = 2-N VREF 2. N = 10 for 7520, 7530 N = 12 for 7521, 7531 Zero Offset Adjustment 1. Connect all digital inputs to GND. 2. Adjust the offset zero adjust trimpot of the output operational amplifier for 0V at VOUT. Offset Adjustment 1. Adjust VREF to approximately +10V. Gain Adjustment 2. Connect all digital inputs to "Logic 1". 1. Connect all digital inputs to V+. 3. Adjust IOUT2 amplifier offset adjust trimpot for 0V 1mV at IOUT2 amplifier output. 2. Monitor VOUT for a -VREF (1-2-N) reading. (N = 10 for AD7520/30 and N = 12 for AD7521/31). 4. Connect MSB (Bit 1) to "Logic 1" and all other bits to "Logic 0". 3. To decrease VOUT, connect a series resistor (0 to 250) between the reference voltage and the VREF terminal. 5. Adjust IOUT1 amplifier offset adjust trimpot for 0V1mV at VOUT. 4. To increase VOUT, connect a series resistor (0 to 250) in the IOUT1 amplifier feedback loop. Bipolar (Offset Binary) Operation The circuit configuration for operating the AD7520 in the bipolar mode is given in Figure 9. Similar circuits can be used for AD7521, AD7530 and AD7531. Using offset binary digital input codes and positive and negative reference voltage values, 4-Quadrant multiplication can be realized. The Gain Adjustment 1. Connect all digital inputs to V+. 2. Monitor VOUT for a -VREF (1-2-(N-1) volts reading. (N = 10 for AD7520 and AD7530, and N = 12 for AD7521 and AD7531). 3. To increase VOUT, connect a series resistor of up to 250 between VOUT and RFEEDBACK. 4. To decrease VOUT, connect a series resister of up to 250 between the reference voltage and the VREF terminal. 8-10 AD7520, AD7530 Die Characteristics DIE DIMENSIONS: 101 x 103mils (2565 x 2616micrms) METALLIZATION: Type: Pure Aluminum Thickness: 10 1kA GLASSIVATION: Type: PSG/NITRIDE PSG: 7 1.4kA NITRIDE: 8 1.2kA PROCESS: CMOS Metal Gate Metallization Mask Layout AD7520, AD7530 PIN 7 BIT 4 PIN 6 BIT 3 PIN 5 BIT 2 PIN 4 BIT 1 (MSB) PIN 3 GND PIN 2 IOUT2 PIN 8 BIT 5 PIN 1 IOUT1 PIN 9 BIT 6 PIN 10 BIT 7 PIN 16 RFEEDBACK PIN 11 BIT 8 PIN 15 VREF PIN 14 V+ PIN 12 BIT 9 PIN 13 BIT 10 (LSB) NC 8-11 NC AD7521, AD7531 Die Characteristics DIE DIMENSIONS: 101 x 103mils (2565 x 2616micrms) METALLIZATION: Type: Pure Aluminum Thickness: 10 1kA GLASSIVATION: Type: PSG/NITRIDE PSG: 7 1.4kA NITRIDE: 8 1.2kA PROCESS: CMOS Metal Gate Metallization Mask Layout AD7521, AD7531 PIN 7 BIT 4 PIN 6 BIT 3 PIN 5 BIT 2 PIN 4 BIT 1 (MSB) PIN 3 GND PIN 2 IOUT2 PIN 8 BIT 5 PIN 1 IOUT1 PIN 9 BIT 6 PIN 10 BIT 7 PIN 18 RFEEDBACK PIN 11 BIT 8 PIN 17 VREF PIN 16 V+ PIN 12 BIT 9 PIN 13 BIT 10 PIN 14 BIT 11 8-12 PIN 15 BIT 12 (LSB)