3-volt, Low Noise Amplifier for 0.8 - 6 GHz Applications Technical Data MGA-85563 Features * 1.6 dB minimum Noise Figure at 1.9 GHz Surface Mount Package SOT-363 (SC-70) Description Pin Connections and Package Marking The MGA-85563 features a minimum noise figure of 1.6 dB and associated gain of 18 dB at 1.9 GHz. The output is matched internally to 50 , and the input is partially matched, requiring only a single external inductor for optimal performance. The supply current can be adjusted using an external resistor, varying IP3 from +12 dBm to +17 dBm. * Adjustable IP3 from +12 dBm to +17 dBm via External Resistor * 18 dB Gain at 1.9 GHz * Single 3 V Supply * Unconditionally Stable Applications GND 1 GND 2 INPUT 3 85x * Amplifier for Cellular, PCS, and Wireless LAN Applications 6 OUTPUT and Vd 5 GND 4 Rbias Note: Package marking provides orientation and identification; "x" is date code. Equivalent Circuit (Simplified) 6 RF OUTPUT and Vd 3 4 BIAS RF INPUT R bias 1, 2, 5 BIAS GROUND Agilent's MGA-85563 is an easy-to-use GaAs RFIC amplifier that offers low noise figure and high gain from 0.8 to 6 GHz. Packaged in an ultraminiature SOT-363 package, it requires half the board space of a SOT-143 package. The circuit uses state-of-the-art PHEMT technology with proven reliability. On-chip bias circuitry allows operation from a single +3 V supply, while resistive feedback ensures stability (K > 1) over frequency and temperature. 2 MGA-85563 Absolute Maximum Ratings Symbol Vd, max Parameter Units Absolute Maximum[1] V 5.5 dBm +13 Maximum Device Voltage Pin CW RF Input Power Tch Channel Temperature C 150 TSTG Storage Temperature C -65 to 150 Thermal Resistance[2]: ch to c = 155C/W Notes: 1. Operation of this device above any one of these limits may cause permanent damage. 2. TC = 25C (TC is defined to be the temperature at the package pins where contact is made to the circuit board). Electrical Specifications, TC = 25C, ZO = 50 , Vd = 3 V, and using default of no external resistor at the Rbias pin Symbol Units Min. Typ. Max. Std. Dev.[3] Parameters and Test Conditions Gain in Test Circuit [1] f = 2.0 GHz dB NFtest Noise Figure in Test Circuit [1] f = 2.0 GHz dB 1.85 NFMIN Minimum Noise Figure (measured with opt presented to the input and 50 presented to the output) f = 0.9 GHz f = 1.5 GHz f = 2.0 GHz f = 2.4 GHz f = 4.0 GHz f = 5.0 GHz f = 6.0 GHz dB 1.6 1.6 1.6 1.6 1.6 1.6 1.6 Associated Gain at NFMIN (measured with opt presented to the input and 50 presented to the output) f = 0.9 GHz f = 1.5 GHz f = 2.0 GHz f = 2.4 GHz f = 4.0 GHz f = 5.0 GHz f = 6.0 GHz dB Third Order Intercept Point (measured with 50 presented to the input and output) f = 0.9 GHz dBm f = 1.5 GHz f = 2.0 GHz f = 2.4 GHz f = 4.0 GHz f = 5.0 GHz f = 6.0 GHz 13 13 11.5 11.5 13 12.5 12 Output Power at 1 dB Gain Compression (measured with 50 presented to the input and output) f = 0.9 GHz dBm f = 1.5 GHz f = 2.0 GHz f = 2.4 GHz f = 4.0 GHz f = 5.0 GHz f = 6.0 GHz 0.8 0.9 0.9 1.0 1.4 1.3 1.2 Gtest GA IP3 P1 dB 16 19 17.0 17.5 18.0 18.5 17.5 16.0 14.5 1.0 2.3 0.1 0.1 1.0 1.2 1.1 3 MGA-85563 Electrical Specifications, continued, TC = 25C, ZO = 50 , Vd = 3 V, and using default of no external resistor at the Rbias pin Symbol VSWR in VSWR out ISOL Id Parameters and Test Conditions Units Min. Typ. Max. Std. Dev.[3] Input VSWR [2] Output 2.5:1 VSWR [2] 1.3:1 Isolation f = 0.9 - 3.0 GHz f = 3.0 - 6.0 GHz Device Current dB 37 30 mA 15 0.6 20 1.9 Notes: 1. Guaranteed specifications are 100% tested in the circuit of Figure 1. 2. Measured using the final test circuit shown below at f = 2 GHz. 3. Standard Deviation number is based on measurement of at least 500 parts from three non-consecutive wafer lots during the initial characterization of this product, and is intended to be used as an estimate for distribution of the typical specification. MGA-85563 Final Test Circuit, TC = 25C, ZO = 50 56 pF RF OUTPUT 85 RF INPUT 18 nH 4.7 nH 56 pF 940 pF 3V 4 MGA-85563 Typical Performance, TC = 25C, ZO = 50 , Vd = 3 V, and using default of no external resistor at the Rbias pin 20 ASSOCIATED GAIN (dB) 3 2 1 0 0 1 2 3 4 5 6 4 +85C +25C -40C 18 16 14 12 3.3 V 3.0 V 2.7 V 10 0 1 Figure 1. Minimum Noise Figure vs. Frequency and Voltage. NOISE FIGURE AND GAIN (dB) ASSOCIATED GAIN (dB) 16 14 3 4 5 5 6 0 14 12 GA50 NF50 NFMIN 10 8 6 4 2 1 2 3 4 5 6 2 3 4 5 6 FREQUENCY (GHz) Figure 7. Output Power @ 1 dB Gain Compression vs. Frequency and Temperature. 6 4 2 0 -2 3.3V 3.0V 2.7V -4 0 1 17 17 3.3V 3.0V 15 2.7V 15 13 13 11 2 3 4 5 6 +85C +25C -40C 11 9 9 7 7 -2 -4 5 Figure 6. Output Power @ 1 dB Gain Compression vs. Frequency and Voltage. IP3 (dBm) IP3 (dBm) 0 4 FREQUENCY (GHz) Figure 5. Gain and Noise Figure (50 Source and Load) vs. Frequency. 2 3 Figure 3. Minimum Noise Figure vs. Frequency and Temperature. FREQUENCY (GHz) +85C +25C -40C 2 16 0 6 1 1 FREQUENCY (GHz) 0 6 Figure 4. Associated Gain vs. Frequency and Temperature. 0 1 6 FREQUENCY (GHz) OUTPUT POWER (dBm) 4 18 18 4 3 Figure 2. Associated Gain vs. Frequency and Voltage. 20 2 2 FREQUENCY (GHz) FREQUENCY (GHz) 12 +85C +25C -40C 10 0 1 3 0 2 OUTPUT POWER (dBm) NOISE FIGURE (dB) 3.3V 3.0V 2.7V NOISE FIGURE (dB) 4 5 5 0 1 2 3 4 5 6 0 1 2 3 4 5 6 FREQUENCY (GHz) FREQUENCY (GHz) Figure 8. Output Third Order Intercept Point vs. Frequency and Voltage. Figure 9. Output Third Order Intercept Point vs. Frequency and Temperature. 5 MGA-85563 Typical Performance, continued, TC = 25C, ZO = 50 , Vd = 3 V, and using default of no external resistor at the Rbias pin 6 20 +85C +25C -40C 16 12 8 4 IP3 12 8 0 1 2 3 4 5 P1dB 0 14 16 18 6 2 0 -2 -4 -6 4 0 INPUT, IP3 (dBm) 16 31 mA 23 mA 19 mA 15 mA 4 P1dB and IP3 (dBm) DEVICE CURRENT, Id (mA) 20 -8 -10 20 22 24 26 28 30 32 0 1 2 3 4 5 6 SUPPLY VOLTAGE (V) CURRENT (mA) @ 2.0 GHz FREQUENCY (GHz) Figure 10. Device Current vs. Voltage and Temperature. Figure 11. Output Third Order Intercept and P1dB vs. Device Current. Figure 12. Input Third Order Intercept vs. Frequency and Device Current. 10 25 8 23 GAIN (dB) VSWR Input 6 4 Output 2 1 2 3 4 5 6 FREQUENCY (GHz) Figure 13. Input and Output VSWR vs. Frequency. Gass 19 17 0 0 21 Gain, |S21|2 15 14 16 18 20 22 24 26 28 30 32 CURRENT (mA) @ 2.0 GHz Figure 14. Gain, |S21|2, and Gain Associated with Minimum Noise vs. Current. 6 MGA-85563 Typical Scattering Parameters, TC = 25C, ZO = 50 , Vd = 3 V, and using default of no external resistor at the Rbias pin Freq. S11 GHz dB Mag. Ang. dB 0.2 0.5 0.9 1.0 1.5 1.8 1.9 2.0 2.1 2.2 2.3 2.4 2.5 3.0 3.5 4.0 4.5 5.0 5.5 6.0 6.5 7.0 7.5 8.0 -1.1 -1.7 -2.1 -2.2 -2.2 -2.3 -2.3 -2.3 -2.2 -2.2 -2.2 -2.2 -2.3 -2.6 -3.4 -5.4 -5.3 -5.9 -6.8 -8.2 -9.4 -10.8 -12.3 -13.5 0.88 0.82 0.79 0.78 0.77 0.76 0.77 0.77 0.77 0.78 0.78 0.77 0.77 0.75 0.68 0.54 0.55 0.51 0.46 0.39 0.34 0.29 0.24 0.21 -10 -15 -22 -24 -34 -39 -41 -43 -45 -48 -50 -53 -55 -68 -84 -90 -96 -110 -123 -136 -150 -164 -174 172 S21 Mag. Ang. dB 1.6 3.8 5.5 5.7 6.6 6.7 6.7 6.8 6.9 7.0 7.0 7.2 7.3 7.6 7.7 6.5 6.1 5.9 5.6 5.3 4.9 4.5 4.0 3.7 115 66 27 20 -11 -26 -30 -34 -38 -42 -47 -51 -55 -78 -102 -126 -139 -156 -173 169 152 136 120 106 -30.8 -33.6 -35.9 -36.5 -39.2 -41.1 -41.3 -41.0 -40.3 -39.2 -39.2 -39.2 -38.4 -35.9 -31.7 -28.9 -30.2 -29.9 -29.6 -28.9 -28.0 -27.1 -26.2 -25.7 4.0 11.5 14.8 15.2 16.4 16.5 16.6 16.6 16.8 16.9 17.1 17.2 17.3 17.6 17.8 16.3 15.7 15.4 15.0 14.4 13.8 13.0 12.1 11.3 S12 Mag. Ang. 0.029 0.021 0.016 0.015 0.011 0.009 0.009 0.009 0.010 0.011 0.011 0.011 0.012 0.016 0.026 0.036 0.031 0.032 0.033 0.036 0.040 0.044 0.049 0.052 MGA-85563 Typical Noise Parameters, TC = 25C, ZO = 50 , Vd = 3 V, and using default of no external resistor at the Rbias pin opt Frequency (GHz) Fmin (dB) Mag. Ang. RN () 0.2 0.5 0.9 1.0 1.5 1.8 1.9 2.0 2.1 2.2 2.3 2.4 2.5 3.0 3.5 4.0 4.5 5.0 5.5 6.0 6.5 7.0 7.5 8.0 1.63 1.61 1.60 1.59 1.57 1.56 1.56 1.56 1.56 1.56 1.56 1.56 1.56 1.57 1.56 1.57 1.58 1.59 1.59 1.63 1.65 1.66 1.68 1.70 0.70 0.67 0.63 0.62 0.57 0.56 0.56 0.56 0.56 0.55 0.54 0.54 0.53 0.50 0.49 0.49 0.46 0.43 0.40 0.35 0.25 0.15 0.06 0.04 28 29 29 29 30 32 33 34 35 37 39 41 42 49 54 61 69 78 86 94 104 114 125 -48 0.86 0.81 0.73 0.72 0.63 0.59 0.59 0.58 0.57 0.55 0.53 0.52 0.51 0.47 0.43 0.41 0.37 0.32 0.29 0.25 0.23 0.20 0.18 0.15 1 -18 -16 -15 -8 5 16 26 31 34 37 39 42 57 61 38 27 29 26 25 23 19 14 8 dB S22 Mag. Ang. K Factor -4.5 -9.8 -15.3 -16.2 -19.3 -19.5 -19.7 -20.5 -22.0 -24.2 -25.8 -27.1 -28.2 -22.4 -15.0 -10.2 -11.1 -11.1 -11.1 -10.8 -10.5 -10.1 -9.8 -9.4 0.60 0.32 0.17 0.16 0.11 0.11 0.10 0.09 0.08 0.06 0.05 0.04 0.04 0.08 0.18 0.31 0.28 0.28 0.28 0.29 0.30 0.31 0.33 0.34 -42 -69 -79 -78 -81 -88 -97 -110 -123 -136 -149 -164 176 113 92 51 26 15 4 -7 -17 -26 -35 -45 2.1 2.1 2.3 2.3 2.7 3.5 3.6 3.4 3.1 2.8 2.6 2.5 2.4 1.8 1.3 1.4 1.7 1.8 1.9 2.0 2.1 2.1 2.2 2.2 7 Description The MGA-85563 is a two-stage, low noise GaAs RFIC amplifier designed for receiver applications in the 800 MHz to 5.8 GHz frequency range. The device combines low noise performance with high linearity to make it a desirable choice for receiver front end stages. A special feature of the MGA-85563 is the ability to customize its output power capability for higher linearity by setting the device's current. For applications requiring additional dynamic range, the third order intercept point can be boosted by up to 6 dB by using this feature. The MGA-85563 operates from a +3-volt power supply and draws a nominal current of 15 mA. The RFIC is contained in a miniature SOT-363 (SC-70) package to minimize printed circuit board space. The combination of 3-volt operation and small size are important to designers of miniature, battery-powered wireless communications products such as cellular telephones, PCS, and RF modems. The high frequency response of the MGA-85563 extends through 6 GHz making it an excellent choice for use in 5 GHz RLL as well as 2.4 and 5.7 GHz spread spectrum and ISM/license-free band applications. Internal, on-chip capacitors limit the low end frequency response to applications above approximately 500 MHz. Application Guidelines The MGA-85563 is very easy to use. For most applications, all that is required to operate the MGA-85563 is to apply +3 volts to the RF Output pin, and noise match the RF Input. RF Input To achieve lowest noise figure performance, the input of the MGA-85563 should be matched from the system impedance (typically 50 ) to the optimum source impedance for minimum noise, opt. Since the real part of the input of the device impedance is near 50 and the reactive part is capacitive, a simple series inductor at the input is often all that is needed to provide a suitable noise match for many applications. RF Output The RF Output port is internally matched to 50 and will not normally require additional matching. DC Bias DC bias is applied to the MGA-85563 through the RF Output connection. Figure 15 shows how an inductor (RFC) is used to isolate the RF signal from the DC supply. The bias line is capacitively bypassed to keep RF from the DC supply lines and prevent resonant dips or peaks in the response of the amplifier. The DC schematic for an MGA-85563 amplifier circuit is shown in Figure 15. C3 RF Input C1 Rb 85 MGA-85563 Applications Information +3V RFC RF Output C2 Figure 15. Schematic Diagram with Bias and Current Setting Connections. A DC blocking capacitor (C2) is used at the output of the RFIC to isolate the supply voltage from succeeding circuits. While the RF input terminal of the MGA-85563 is at DC ground potential, it should not be used as a current sink. If the input is connected directly to a preceding stage that has a DC voltage present, a blocking capacitor (C1) should be used. Setting the Bias Current for Higher Linearity The MGA-85563 has a feature that allows the user to place an external resistor (Rb) from the R bias pin to DC ground and thereby increase the device current. The current can be raised from its nominal 15 mA up to approximately 50 mA. The higher current increases amplifier linearity by boosting output power (P1dB) by up to 8 dB. Maximum linearity performance is obtained at a current of 30 to 35 mA. Currents greater than 35 mA are not recommended since the output power has reached a point of diminishing returns at this current. Figure 16 shows the relationship between device current and the value of the external resistor. 8 that could impair the high frequency RF performance of the MGA-85563. The layout is shown with a footprint of a SOT-363 package superimposed on the PCB pads for reference. 35 25 20 15 10 10 50 90 130 170 200 Rb () Figure 16. Bias Current vs. Resistor Value. The current is increased only in the second stage of the MGA-85563. Bias current for the first stage remains fixed and thus the input impedance and noise figure for the amplifier are unaffected by the increase in bias current. The output match is also generally unaffected by increased device current and remains quite good over the complete operating current and frequency range. PCB Layout A recommended PCB pad layout for the miniature SOT-363 (SC-70) package that is used by the MGA-85563 is shown in Figure 17. 0.026 Starting with the package pad layout in Figure 17, an RF layout similar to the one shown in Figure 18 a good starting point for microstripline designs using the MGA-85563 amplifier. RF Input 85 Id (mA) 30 RF Output Rb Figure 18. RF Layout. Adequate grounding of Pins 1, 2, and 5 of the RFIC are important to maintain device stability and RF performance. Each of the ground pins should be connected to the groundplane on the backside of the PCB by means of plated through holes (vias). The ground vias should be placed as close to the package terminals as practical. At least one via should be located next to each ground pin to assure good RF grounding. It is a good practice to use multiple vias to further minimize ground path inductance. 0.075 0.035 0.016 Figure 17. PCB Pad Layout for MGA-85563 Package (dimensions in inches). This layout provides ample allowance for package placement by automated assembly equipment without adding parasitics If the adjustable current feature is to be used, an additional ground pad located near the Rbias pin may be used to connect the currentsetting resistor (Rb) directly from the Rbias pin to ground. (The ground pad for Pin 5 could also be used for this purpose.) Note that when using an external resistor, the Rbias pad should not be bypassed to ground. Doing so could result in undesirable resonances in the amplifier gain response. If for any reason the R b resistor is not located immediately adjacent to the MGA-85563 (such as in the case of remote current adjustment or to implement dynamic control of the device's linearity), then a small series resistor (e.g., 10 ) should be located near the Rbias pin to de-Q the connection from the MGA-85563 to the external current-setting circuit. If the adjustable current feature of the MGA-85563 is not used, the Rbias pin should be left open. When not used, the PCB pad for the R bias pin should only be large enough to provide a mechanical attachment, such as shown in Figure 17. If a large pad or length of line is connected to the R bias pad, a potential exists for the pad parasitics to interact with the internal circuitry of the MGA-85563 to create an undesirable resonance in the gain response of the amplifier. While it might be considered an effective RF practice, it is recommended that the PCB pads for the ground pins not be connected together underneath the body of the package. In many cases, it is important that the individual stages within the device be grounded separately to prevent inadvertent interstage feedback. In addition, PCB traces hidden under the package cannot be adequately inspected for SMT solder bridging or quality. PCB Materials FR-4 or G-10 type materials are good choices for most low cost wireless applications using single or multi-layer printed circuit boards. Typical single-layer board thickness is 0.020 to 0.031 inches. Circuit boards thicker than 0.031 inches are not recom- 9 For noise figure critical or higher frequency applications, the additional cost of PTFE/glass dielectric materials may be warranted to minimize transmission line loss at the amplifier's input. Application Example The printed circuit layout in Figure 19 can be used with the MGA-85563 for frequencies from 800 MHz through 6 GHz. This layout is a microstripline design (solid groundplane on the backside of the circuit board) with 50 interfaces for the RF input and output. The circuit is fabricated on 0.031-inch thick FR-4 dielectric material. Plated through holes (vias) are used to bring the ground to the top side of the circuit where needed. Multiple vias are used to reduce the inductance of the paths to ground. matched to opt . From the table of Typical Noise Parameters, the value of opt at 1.9 GHz is found to be 0.56 +33. The conjugate of opt , 0.56 -33, is plotted on the Smith chart as Point A in Figure 20. The addition of a 0.108 inch length (actual length on FR-4; electrical length is 11.7 of 50 transmission line (MLIN) rotates Point A around to the R = 1 circle on the Smith chart. A series 5.6 nH inductor (L1) is then all that is required to complete the match to 50 . 1 0.5 2 C (50 ) 0.2 RF Input 0.2 B L1 A (opt) MLIN 2 0.5 C1 Vd L1 MLIN C3 RF Input 85 mended due to excessive inductance in the ground vias. Rb C4 RFC C2 RF Output Notes: L1 = 5.6 nH RFC = 22 nH C1 - C4 = 56 pH MLIN = 0.108 inch, 50 (C1, C4 and Rb are optional) Figure 22. Schematic of 1.9 GHz Circuit. DC bias is applied to the MGA-85563 through the RFC at the RF Output pin. The power supply connection is bypassed to ground with capacitor C3. Provision is made for an additional bypass capacitor, C4, to be added to the bias line near the +3 volt connection. C4 will not normally be needed unless several stages are cascaded using a common power supply. C A -0.2 B -2 -0.5 -1 The optional resistor, Rb, may be added if desired to increase device current to handle higher level signals. The use of the biassetting resistor will not affect the input matching circuit. Figure 20. Input Impedance Match. +Vd The output of the MGA-85563 is already well matched to 50 and no additional matching is needed. IN The resulting RF circuit is shown in Figure 21. Rbias OUT MGA-85-A 5.6 nH RF Input 50 0.108 in. MGARF 85563 Output Figure 21. Input Circuit for 1.9 GHz. Figure 19. Multi-purpose PCB Layout. 1.9 GHz Design To illustrate the simplicity of using the MGA-85563, a 1.9 GHz amplifier for PCS type receiver applications is presented. To achieve minimum noise figure, the 50 input to the amplifier is Since the input terminal of the MGA-85563 is at ground potential, the input DC blocking capacitor C1 need not be used unless the amplifier is connected to a preceding stage that has a voltage present at this point. A schematic diagram of the complete 1.9 GHz circuit with the input noise match and DC biasing is shown in Figure 22. The value of the DC blocking and RF bypass capacitors (C1 - C4) should be chosen to provide a small reactance (typically <2 ohms) at the lowest operating frequency. For this 1.9 GHz design example, 56 pF capacitors with a reactance of 1.5 ohms are adequate. The reactance of the RF choke (RFC) should be high (i.e., several hundred ohms) at 10 +Vd IN Actual component values may differ slightly from those shown in Table 1 due to variations in circuit layout, grounding, and component parasitics. A CAD program such as Agilent's Touchstone(R) is recommended to fully analyze and account for these circuit variables. C4 MLIN 85 L1 C3 RFC C2 Rbias Hints and Troubleshooting OUT MGA-85-A Figure 23. Complete 1.9 GHz Amplifier Circuit. the lowest frequency of operation. A 22 nH inductor with a reactance of 262 ohms at 1.9 GHz is sufficiently high to minimize the loss from circuit loading. The completed 1.9 GHz amplifier for this example with all components and SMA connectors assembled is shown in Figure 23. Designs for Other Frequencies The same basic design approach described above for 1.9 GHz can be applied to other frequency bands. Inductor values for matching the input for low noise figure are shown in Table 1. For frequencies below 1000 MHz, the series input inductor approach provides a good match but may not completely noise match the MGA-85563. A twoelement matching circuit may be required at lower frequencies to exactly match the input to opt. At lower frequencies, the real part of opt has started to move away from 50 (i.e., away from the R = 1 circle on the Smith chart) as the angle of opt decreases. A small shunt capacitor (typically 0.4 to 0.9 pF) added between the input pin and the adjacent ground pad to create a shunt C-series L matching network will realize an improvement in noise figure of several tenths of a dB. A lower value for L1 may be needed depending on the actual length of the input line between Pin 1 and L1 as well as the value of the shunt C. For frequencies above 3 GHz, the input is already well matched to 50 and no additional matching is normally needed. Frequency (GHz) 0.8* 0.9* 1.5 1.9 2.4 5.1 5.8 L1 (nH) 22 18 8.2 5.6 2.7 0 0 Table 1. Input Inductor Values for Various Operating Frequencies. (*Additional matching required for optimum NF). Oscillation Unconditional stability of the MGA-85563 is dependent on having very good grounding. Inadequate device grounding or poor PCB layout techniques could cause the device to be potentially unstable. Even though a design may be unconditionally stable (K > 1 and B1 > 0) over its full frequency range, other possibilities exist that may cause an amplifier circuit to oscillate. One thing to check is feedback in bias circuits. It is important to capacitively bypass the connections to active bias circuits to ensure stable operation. In multistage circuits, feedback through bias lines can also lead to oscillation. Components of insufficient quality for the frequency range of the amplifier can sometimes lead to instability. Also, component values that are chosen to be much higher in value than is appropriate for the application can present a problem. In both of these cases, the components may have reactive parasitics that make their impedances very different than expected. Chip capacitors may have excessive inductance, or chip inductors can exhibit resonances at unexpected frequencies. 11 A Note on Supply Line Bypassing Multiple bypass capacitors are normally used throughout the power distribution within a wireless system. Consideration should be given to potential resonances formed by the combination of these capacitors and the inductance of the DC distribution lines. The addition of a small value resistor in the bias supply line between bypass capacitors will often de-Q the bias circuit and eliminate resonance effects. Statistical Parameters Several categories of parameters appear within this data sheet. Parameters may be described with values that are either "minimum or maximum," "typical," or "standard deviations." The values for parameters are based on comprehensive product characterization data, in which automated measurements are made on of a minimum of 500 parts taken from three nonconsecutive process lots of semiconductor wafers. The data derived from product characterization tends to be normally distributed, e.g., fits the standard bell curve. Parameters considered to be the most important to system performance are bounded by minimum or maximum values. For the MGA-85563, these parameters are: Gain (Gtest), Noise Figure (NFtest), and Device Current (Id). Each of the guaranteed parameters is 100% tested as part of the manufacturing process. typical data are the mathematical mean (), of the normal distribution taken from the characterization data. For parameters where measurements or mathematical averaging may not be practical, such as S-parameters or Noise Parameters and the performance curves, the data represents a nominal part taken from the center of the characterization distribution. Typical values are intended to be used as a basis for electrical design. To assist designers in optimizing not only the immediate amplifier circuit using the MGA-85563, but to also evaluate and optimize trade-offs that affect a complete wireless system, the standard deviation () is provided for many of the Electrical Specifications parameters (at 25C) in addition to the mean. The standard deviation is a measure of the variability about the mean. It will be recalled that a normal distribution is completely described by the mean and standard deviation. Standard statistics tables or calculations provide the probability of a parameter falling between any two values, usually symmetrically located about the mean. Referring to Figure 24 for example, the probability of a parameter being between 1 is 68.3%; between 2 is 95.4%; and between 3 is 99.7%. 68% 95% 99% -3 Values for most of the parameters in the table of Electrical Specifications that are described by -2 -1 Mean () +1 +2 (typical) +3 Parameter Value Figure 24. Normal Distribution. Phase Reference Planes The positions of the reference planes used to specify S-parameters and Noise Parameters for the MGA-85563 are shown in Figure 25. As seen in the illustration, the reference planes are located at the point where the package leads contact the test circuit. REFERENCE PLANES TEST CIRCUIT Figure 25. Phase Reference Planes. SMT Assembly Reliable assembly of surface mount components is a complex process that involves many material, process, and equipment factors, including: method of heating (e.g., IR or vapor phase reflow, wave soldering, etc.) circuit board material, conductor thickness and pattern, type of solder alloy, and the thermal conductivity and thermal mass of components. Components with a low mass, such as the SOT-363 package, will reach solder reflow temperatures faster than those with a greater mass. The MGA-85563 is qualified to the time-temperature profile shown in Figure 26. This profile is representative of an IR reflow type of surface mount assembly process. After ramping up from room temperature, the circuit board with components attached to it (held in place with solder paste) passes through one or more preheat zones. The preheat zones increase the temperature of the board and components to prevent thermal shock and begin evapo- 12 250 TMAX TEMPERATURE (C) 200 150 Reflow Zone 100 Preheat Zone Cool Down Zone 50 0 0 60 120 180 240 300 TIME (seconds) Figure 26. Surface Mount Assembly Profile. rating solvents from the solder paste. The reflow zone briefly elevates the temperature sufficiently to produce a reflow of the solder. only to the minimum temperatures and times necessary to achieve a uniform reflow of solder. Electrostatic Sensitivity The rates of change of temperature for the ramp-up and cooldown zones are chosen to be low enough to not cause deformation of the board or damage to components due to thermal shock. The maximum temperature in the reflow zone (TMAX) should not exceed 235C. These parameters are typical for a surface mount assembly process for the MGA-85563. As a general guideline, the circuit board and components should be exposed RFICs are electrostatic discharge (ESD) sensitive devices. Although the MGA-85563 is robust in design, permanent damage may occur to these devices if they are subjected to high energy electrostatic discharges. Electrostatic charges as high as several thousand volts (which readily accumulate on the human body and on test equipment) can discharge without detection and may result in degradation in performance, reliability, or failure. Electronic devices may be subjected to ESD damage in any of the following areas: * * * * Storage & handling Inspection & testing Assembly In-circuit use The MGA-85563 is a ESD Class 1 device. Therefore, proper ESD precautions are recommended when handling, inspecting, testing, assembling, and using these devices to avoid damage. 13 Package Dimensions Outline 63 (SOT-363/SC-70) PACKAGE MARKING CODE (XX) 1.30 (0.051) REF. 2.20 (0.087) 2.00 (0.079) XXX DATE CODE (X) 1.35 (0.053) 1.15 (0.045) 0.650 BSC (0.025) 0.425 (0.017) TYP. 2.20 (0.087) 1.80 (0.071) 0.10 (0.004) 0.00 (0.00) 0.30 REF. 1.00 (0.039) 0.80 (0.031) 0.25 (0.010) 0.15 (0.006) 10 0.30 (0.012) 0.10 (0.004) 0.20 (0.008) 0.10 (0.004) DIMENSIONS ARE IN MILLIMETERS (INCHES) MGA-85563 Part Number Ordering Information Part Number Devices per Container Container MGA-85563-TR1 3000 7" reel MGA-85563-BLK 100 Antistatic bag 14 Device Orientation REEL END VIEW TOP VIEW 4 mm 8 mm CARRIER TAPE 85x 85x 85x 85x USER FEED DIRECTION COVER TAPE Tape Dimensions and Product Orientation For Outline 63 P P2 D P0 E F W C D1 t1 (CARRIER TAPE THICKNESS) Tt (COVER TAPE THICKNESS) K0 8 MAX. A0 DESCRIPTION 5 MAX. B0 SYMBOL SIZE (mm) SIZE (INCHES) CAVITY LENGTH WIDTH DEPTH PITCH BOTTOM HOLE DIAMETER A0 B0 K0 P D1 2.24 0.10 2.34 0.10 1.22 0.10 4.00 0.10 1.00 + 0.25 0.088 0.004 0.092 0.004 0.048 0.004 0.157 0.004 0.039 + 0.010 PERFORATION DIAMETER PITCH POSITION D P0 E 1.55 0.05 4.00 0.10 1.75 0.10 0.061 0.002 0.157 0.004 0.069 0.004 CARRIER TAPE WIDTH THICKNESS W t1 8.00 0.30 0.255 0.013 0.315 0.012 0.010 0.0005 COVER TAPE WIDTH TAPE THICKNESS C Tt 5.4 0.10 0.062 0.001 0.205 0.004 0.0025 0.00004 DISTANCE CAVITY TO PERFORATION (WIDTH DIRECTION) F 3.50 0.05 0.138 0.002 CAVITY TO PERFORATION (LENGTH DIRECTION) P2 2.00 0.05 0.079 0.002 www.semiconductor.agilent.com Data subject to change. Copyright (c) 1999 Agilent Technologies Obsoletes 5966-4894E 5968-6303E (11/99)