LP55271
VDD1 VDD2
CVDD1 CVDD2
100 nF
100 nF
3.0 to 5.5V CIN
10 PF
4.7 PH
L1
COUT2
10 PF
D1
RT
CVREF
100 nF
SW2
FB
LED1
LED2
LED3
LED4
FLASH
RT
VREF
GNDs
C1
47 nF
C2
47 nF
ASE1
VIN
VOUT
COUT1
10 PF
CVDDA
4.7 PF
VDDA
SW1
ASE2
CAMERA FLASH_SYNC
2TEST
INTERFACE
AUDIO
SIGNAL
AUDIO
SIGNAL
MCU SCL
NRST
VDD_IO
CVDD_IO
100 nF
SDA RF
IFLASH 1.3 k:
82 k:
LP55271
www.ti.com
SNVS460A SEPTEMBER 2006REVISED MAY 2013
Tiny LED Driver for Camera Flash and Four LEDs With I
2
C Programmability, Connectivity
Test, and Audio Synchronization
Check for Samples: LP55271
1FEATURES APPLICATIONS
2 High Current Boost DC-DC Converter Camera Flash, Funlight, and Backlight Driving
(up to 1-A Output Current) in Battery-Powered Devices
Programmable Boost Output Voltage DESCRIPTION
370-mA Flash LED Constant-Current Driver The LP55271 is a lighting management unit for
With Low Tolerance and a Safety Circuit handheld devices with I2C compatible control
Synchronization Pin for Flash Timing interface. The LP55271 has a step-up DC/DC
Two Single-Ended Audio Inputs With Gain converter with high current output and it drives
display and keypad backlights and powers the
Control camera flash LED. In addition the DC/DC converter
Four Constant-Current 15-mA LED Drivers has the output current to power for example an audio
With 8-Bit Programmable Brightness Control amplifier simultaneously. The chip has four 8-bit
Audio Synchronization Feature programmable high efficiency constant current LED
drivers and a FLASH LED driver. Built-in audio
I2C Compatible Control Interface synchronization feature allows the user to
Built-in LED Connectivity Test to Maximize synchronize one of the LEDs to audio input.
Manufacturing Yield
Small DSBGA-30 Package (2.5 mm x 3.0 mm x
0.6 mm)
Typical Application
1Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
2All trademarks are the property of their respective owners.
PRODUCTION DATA information is current as of publication date. Copyright © 2006–2013, Texas Instruments Incorporated
Products conform to specifications per the terms of the Texas
Instruments standard warranty. Production processing does not
necessarily include testing of all parameters.
1
2
3
4
5
A
B
C
D
E
F
VDD2VDDAVREF
GNDA
VDDIO
GND_
FLASH
GNDC
RT ASE2
ASE1
SDA
FLASH IFLASH
FLASH_
SYNC VDD1 GND SCL NRST
LED4LED3
LED2LED1
T1T2
GND_
SW1
SW1 SW2 FB GND_
LED
GND_
SW2
1
2
3
4
5
F
E
D
C
B
A
VDD2 VDDA VREF GNDA VDDIO GND_
FLASH
IFLASH ASE2 ASE1 RT SDA FLASH
NRST SCL GND VDD1 FLASH_
SYNC GNDC
LED4 LED3 T1 T2 GND_
SW2 GND_
SW1
LED2 LED1 GND_
LED FB SW2 SW1
LP55271
SNVS460A SEPTEMBER 2006REVISED MAY 2013
www.ti.com
DESCRIPTION (CONTINUED)
The LP55271 has an integrated 370 mA flash driver with a safety stop feature and 46 mA torch mode. An
external enable pin is provided for the synchronizing the flash with the camera action. An external software
independent test interface provides a fast way to find a broken path or short on LED circuits. Very small DSBGA
package together with minimum number of external components is a best fit for handheld devices.
CONNECTION DIAGRAMS
DSBGA-30 package, 2.466 x 2.974 x 0.60 mm body size, 0.5 mm pitch, Package Number YZR0030
Figure 1. Top View Figure 2. Bottom View
Table 1. Pin Descriptions
Pin Name Type(1) Description
D3 VDD1 P Supply Voltage
A1 VDD2 P Supply Voltage
F5 SW1 A Boost Converter Switch
E5 SW2 A Boost Converter Switch
D5 FB A Boost Converter Feedback
B5 LED1 O LED1 Driver Output
A5 LED2 O LED2 Driver Output
B4 LED3 O LED3 Driver Output
A4 LED4 O LED4 Driver Output
F2 FLASH O Flash LED Driver Output
F3 GNDC G Ground for Core Circuitry
D2 RT A Oscillator Frequency Setting
C1 VREF A Reference Voltage
B1 VDDA P Internal LDO
F4 GND_SW1 G Boost Converter Ground
E4 GND_SW2 G Boost Converter Ground
C5 GND_LED G LEDs 1 to 4 Driver Ground Connection
F1 GND_FLASH G Flash Driver Ground Connection
(1) A: Analog Pin D: Digital Pin G: Ground Pin P: Power Pin, I: Input Pin I/O: Input/Output Pin O: Output Pin OD: Open Drain Pin
2Submit Documentation Feedback Copyright © 2006–2013, Texas Instruments Incorporated
Product Folder Links: LP55271
LP55271
www.ti.com
SNVS460A SEPTEMBER 2006REVISED MAY 2013
Table 1. Pin Descriptions (continued)
Pin Name Type(1) Description
A2 IFLASH A Resistor for Flash Current Setting
D1 GNDA G Analog Ground Connection
C3 GND G Ground
E1 VDD_IO P Supply Voltage for Digital Interface
A3 NRST DI Low Active Reset
B3 SCL DI I2C Compatible Interface Clock Signal
E2 SDA OD I2C Compatible Interface Data Signal
E3 FLASH_SYNC DI FLASH LED Control
D4 T2 DO Test Pin (Result)
C4 T1 DI Test Pin (Clock)
C2 ASE1 AI Audio Input
B2 ASE2 AI Audio Input
Copyright © 2006–2013, Texas Instruments Incorporated Submit Documentation Feedback 3
Product Folder Links: LP55271
LP55271
SNVS460A SEPTEMBER 2006REVISED MAY 2013
www.ti.com
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam
during storage or handling to prevent electrostatic damage to the MOS gates.
Absolute Maximum Ratings (1) (2)(3)
Voltage on power pins (VDD1,2) -0.3V to +6.0V
Voltage on analog pins -0.3V to VDD1,2+0.3V with 6.0V max
Voltage on input/output pins -0.3V to VDD1,2+0.3V with 6.0V max
V(all other pins): Voltage to GND -0.3V to 6.0V
I(VREF) 10 µA
I(FLASH) 500 mA
Continuous Power Dissipation (4) Internally Limited
Junction Temperature (TJ-MAX) 125ºC
Storage Temperature Range -65ºC to +150ºC
Maximum Lead Temperature (Reflow soldering, 3 times)(5) 260ºC
ESD Rating, Human Body Model(6) 2 kV
(1) Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Operating Ratings are conditions under
which operation of the device is specified. Operating Ratings do not imply performance limits. For performance limits and associated test
conditions, see the Electrical Characteristics tables.
(2) All voltages are with respect to the potential at the GND pins.
(3) If Military/Aerospace specified devices are required, please contact the TI Sales Office/Distributors for availability and specifications.
(4) Internal thermal shutdown circuitry protects the device from permanent damage. Thermal shutdown engages at TJ= 160ºC (typ.) and
disengages at TJ= 140ºC (typ.).
(5) For detailed soldering specifications and information, see application note AN1112 : DSBGA Wafer Level Chip Scale Package.
(6) The Human body model is a 100 pF capacitor discharged through a 1.5 kresistor into each pin. MIL-STD-883 3015.7
Operating Ratings (1),(2)
Voltage on power pins (VDD1,2) 3.0 to 5.5V
Voltage on ASE1, ASE2 0V to 1.6V
VDD_IO 1.65V to VDD1
Junction Temperature (TJ) Range -30ºC to +125ºC
Ambient Temperature (TA) Range (3) -30ºC to +85ºC
(1) Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Operating Ratings are conditions under
which operation of the device is specified. Operating Ratings do not imply performance limits. For performance limits and associated test
conditions, see the Electrical Characteristics tables.
(2) All voltages are with respect to the potential at the GND pins.
(3) In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may
have to be derated. Maximum ambient temperature (TA-MAX) is dependent on the maximum operating junction temperature (TJ-MAX-OP =
125ºC), the maximum power dissipation of the device in the application (PD-MAX), and the junction-to ambient thermal resistance of the
part/package in the application (θJA), as given by the following equation: TA-MAX = TJ-MAX-OP (θJA × PD-MAX).
Thermal Properties
Junction-to-Ambient Thermal Resistance (θJA)(1) 60 - 100ºC/W
(1) Junction-to-ambient thermal resistance is highly application and board-layout dependent. In applications where high maximum power
dissipation exists, special care must be paid to thermal dissipation issues in board design.
4Submit Documentation Feedback Copyright © 2006–2013, Texas Instruments Incorporated
Product Folder Links: LP55271
LP55271
www.ti.com
SNVS460A SEPTEMBER 2006REVISED MAY 2013
Electrical Characteristics(1) (2)
Limits in standard typeface are for TJ= 25ºC. Limits in boldface type apply over the operating ambient temperature range (-
30ºC < TA< +85ºC). Unless otherwise noted, specifications apply to the LP55271 Block Diagram with: VIN = 3.6V, CIN = 10
µF, COUT1 = 10 µF, COUT2 = 10 µF, CVDD_IO = 100 nF, CVREF = 100 nF, CVDDA = 4.7 µF, CVDD1 = 100 nF, CVDD2 = 100 nF, L1=
4.7 µH. (3)
Symbol Parameter Test Conditions Min Typ Max Unit
Current of VDD1 + VDD2 pins + 1 5µA
Voltage on VDD_IO = 0V, NRST = L,
ISHUT DOWN Leakage Current of SW1, SW2, NSTBY(bit) = L
LED1 to 4 and FLASH NRST = H, NSTBY(bit) = H, no 350 µA
Active Mode Supply Current
IDD load, EN_BOOST(bit) = L, SCL,
(VDD1 + VDD2 current) SDA = H
NSTBY(bit) = H, EN_BOOST(bit) = 850 µA
No load supply current
IDD H, SCL, SDA, NRST = H,
(VDD1 + VDD2 current) AUTOLOAD_EN(bit) = L
IVDDIO VDD_IO Standby Supply current NSTBY(bit) = L 1µA
VDDA IVDDA = 1 mA -4% 2,8V +4% V
(1) All voltages are with respect to the potential at the GND pins.
(2) Min and Max limits are specified by design, test, or statistical analysis. Typical numbers represent the most likely norm.
(3) Low-ESR Surface-Mount Ceramic Capacitors (MLCCs) used in setting electrical characteristics.
Copyright © 2006–2013, Texas Instruments Incorporated Submit Documentation Feedback 5
Product Folder Links: LP55271
VIN
MICRO-
CONTROLLER
NRST
FLASH_SYNC
CVDD_IO
100 nF
CIN
10 ?F
VDD_IO
VDD1
SW1
LED1
FLASH
CVREF
100 nF
VDDA
GNDSW1
GND_FLASH
FLASH
CONTROL
LIGHTING
CONTROL
INTERNAL LDO
2.8V
370 mA
FLASH
4.7 ?F
CVDDA
SERIAL
INTERFACE
SCL
SDA
REGISTERS
FINITE STATE
MACHINE
EPROM POR
VREF
VIN
THERMAL
SHUTDOWN
GNDA
CAMERA
CVDD1
100 nF
VDD2
CVDD2
100 nF
INTERNAL
OSC
LED CONNECTIVITY TEST
4.7 ?HL1
GND_LED
LED2
LED3
LED4
KEYPAD
AND
BACKLIGHT
0 TO 15 mA
/LED
FUNLIGHT
OUTPUT
SELECTOR
LIGHTING
CONTROL
LEVEL
DETEC.
GAIN
CONTROL
AND ADC
C1
47 nF
C2
47 nF
T1
T2
GNDSW2
PWM
ERROR
AMP
RT82 k?
10 ?F
COUT1 COUT2
10 ?F
FB
SW2
DAC
DAC
DAC
DAC
GNDC
TIME
LIMIT
GND
RF1300?
LP55271
SNVS460A SEPTEMBER 2006REVISED MAY 2013
www.ti.com
LP55271 BLOCK DIAGRAM
6Submit Documentation Feedback Copyright © 2006–2013, Texas Instruments Incorporated
Product Folder Links: LP55271
STANDBY
RESET
BOOST STARTUP
NORMAL MODE
POR = H
or = NRST L
and
NRST=H
INTERNAL
STARTUP
SEQUENCE
and
NRST=H
~10 ms DELAY
~10 ms DELAY
1) TSD =L
TSD=H VREF = 95%OK1
EN_BOOST(bit)=H1
NSTBY(bit) = H
and
NRST=H
NSTBY(bit)=L
NRST=H
NSTBY(bit)=H
and NSTBY(bit)=L
EN_BOOST(bit)=H1
EN_BOOST(bit)=L1
LP55271
www.ti.com
SNVS460A SEPTEMBER 2006REVISED MAY 2013
DEVICE INFORMATION
Modes of Operation
RESET: In the reset mode all the internal registers are reset to the default values. Reset is entered always if
input NRST is LOW or internal Power On Reset (POR) is active. Power on reset will activate during the
chip startup or when the supply voltage VDD2 falls below 1.5V. Once VDD2 rises above 1.5V, POR will
inactivate and the chip will continue to the STANDBY mode. NSTBY control bit is low after POR by
default.
STANDBY: The standby mode is entered if the register bit NSTBY is LOW and reset is not active. This is the
low power consumption mode, when all circuit functions are disabled. Registers can be written in this
mode and the control bits are effective immediately after start up.
STARTUP: When NSTBY bit is written high, the internal startup sequence powers up all the needed internal
blocks (VREF, Oscillator, etc.). To ensure the correct oscillator initialization, a 10 ms delay is generated by
the internal state-machine. If the chip temperature rises too high, the thermal shutdown (TSD) disables the
chip operation and startup mode is entered until no thermal shutdown event is present.
BOOST STARTUP:Soft-start for boost output is generated in the boost startup mode. The boost output is raised
in a low current PWM mode during the 10 ms delay generated by the state-machine. The boost startup is
entered from internal startup sequence if EN_BOOST is HIGH or from normal mode when EN_BOOST is
written HIGH.
NORMAL: During normal mode the user controls the chip using the Control Registers. The registers can be
written in any sequence and any number of bits can be altered in a register in one write.
Copyright © 2006–2013, Texas Instruments Incorporated Submit Documentation Feedback 7
Product Folder Links: LP55271
+
-
+
-
+
-
VOUT
VIN
FB
SW
R
S
R
R
Duty control2 MHz clock
OVPCOMP
ERRORAMP
SLOPER
RESETCOMP
LOOPC
ACTIVE
LOAD
SWITCH
+
-
UVCOMP
2V
+
-
R
IMAX
OCPCOMP
R
LP55271
SNVS460A SEPTEMBER 2006REVISED MAY 2013
www.ti.com
Magnetic Boost DC/DC Converter
The LP55271 boost DC/DC converter generates a 4.00 5.40V output voltage to drive the LEDs from a single
Li-Ion battery (3.0V to 4.5V). The output voltage is controlled with a 4-bit register in 8 steps. The converter is a
magnetic switching PWM mode DC/DC converter with a current limit. The converter has 2.0 MHz / 1.0 MHz
selectable switching frequency operation, when the timing resistor RT is 82 k.
The LP55271 boost converter uses pulse-skipping elimination method to stabilize the noise spectrum. Even with
light load or no load a minimum length current pulse is fed to the inductor. An internal active load is used to
remove the excess charge from the output capacitor when needed.
The topology of the magnetic boost converter is called CPM control, current programmed mode, where the
inductor current is measured and controlled with the feedback. The output voltage control changes the resistor
divider in the feedback loop.
Figure 3 shows the boost topology with the protection circuitry. Four different protection schemes are
implemented:
1. Over voltage protection, limits the maximum output voltage.
Keeps the output below breakdown voltage.
Prevents boost operation if battery voltage is much higher than desired output.
2. Over current protection, limits the maximum inductor current.
Voltage over switching NMOS is monitored; too high voltages turn the switch off.
3. Feedback (FB) protection for no connection.
4. Duty cycle limiting, done with digital control.
Figure 3. Boost Converter Topology
8Submit Documentation Feedback Copyright © 2006–2013, Texas Instruments Incorporated
Product Folder Links: LP55271
LP55271
www.ti.com
SNVS460A SEPTEMBER 2006REVISED MAY 2013
MAGNETIC BOOST DC/DC CONVERTER ELECTRICAL CHARACTERISTICS
Limits in standard typeface are for TJ= 25ºC. Limits in boldface type apply over the operating ambient temperature range (-
30ºC < TA< +85ºC). Unless otherwise noted, specifications apply to the LP55271 Block Diagram with: VIN = 3.6V, CIN = 10
µF, COUT1 = 10 µF, COUT2 = 10 µF, CVDDIO = 100 nF, CVREF = 100 nF, CVDDA = 4.7 µF, CVDD1 = 100 nF, CVDD2 = 100 nF, L1=
4.7 µH. (4)
Symbol Parameter Test Conditions Min Typ Max Unit
3.2V VIN 4.5V
ILOAD Load Current(1) 670 mA
VOUT = 5.0V
3.2V VIN 4.5V
Output Voltage Accuracy (FB pin) VOUT (target value) = 5.0V, 5 +5 %
active load off
VOUT 3.0V VIN (5.0V+VSCHOTTKY)5.0 V
active load off
Output Voltage (FB Pin) VIN -
VIN > (5.0V + VSCHOTTKY)VSCHOTTKY
RDSON Switch ON Resistance VIN = 3.6V, ISW = 1.0A 0.20 0.4
RT = 82 k2.0
PWM Mode Switching Frequency FREQ_SEL (bit) = 1 MHz
1.0
FREQ_SEL (bit) = 0
fPWF 3.2V VDD1,2 5.0V 6 +6
Frequency Accuracy ±3 %
RT = 82 k-9 +9
tPULSE Switch Pulse Minimum Width no load 25 ns
tSTARTUP Startup Time 10 ms
ICL_OUT SW1 + SW2 current limit 1.7 A
(4) Low-ESR Surface-Mount Ceramic Capacitors (MLCCs) used in setting electrical characteristics.
(1) Specified currents are the worst case currents. If input voltage is larger or output voltage is smaller, current can be increased according
to graph "Boost Maximum Output Current".
BOOST STANDBY MODE
User can set the boost converter to STANDBY mode by writing the register bit EN_BOOST low when there is no
load to avoid idle current consumption. When EN_BOOST is written high, the converter starts in low current
PWM (Pulse Width Modulation) mode for 10 ms and then goes to normal PWM mode.
BOOST CONTROL REGISTERS
User can control the boost output voltage and the switching frequency according to the following tables.
Boost Output Voltage Boost Output Voltage (V)
[3:0] Register (Typical)
0000 4.00
0001 4.20
0011 4.40
0111 4.60 default
1000 4.80
1001 5.00
1011 5.20
1111 5.40
Boost Switching Frequency
FREQ_SEL Bit (Typical)
0 1.0 MHz default
1 2.0 MHz
Copyright © 2006–2013, Texas Instruments Incorporated Submit Documentation Feedback 9
Product Folder Links: LP55271
ILOAD = 670 mA
VOUT = 5.4V
VOUT = 4.0V
FREQ_SEL (bit) =1
FREQ_SEL (bit) =0
L = TDK VLCF5020T-4R7N1R7-1
ILOAD = 100 mA
300 mA
500 mA
670 mA
fBOOST = 2.0 MHz
LP55271
SNVS460A SEPTEMBER 2006REVISED MAY 2013
www.ti.com
Boost Converter Typical Performance Characteristics
TJ= 25ºC. Unless otherwise noted, typical performance characteristics apply to the LP55271 Block Diagram with:
VIN = 3.6V, VOUT = 5.0V, CIN = 10 µF, COUT1 = 10 µF, COUT2 = 10 µF, CVDD_IO = 100 nF, CVREF = 100 nF, CVDDA =
4.7 µF, CVDD1 = 100 nF, CVDD2 = 100 nF, L1 = 4.7 µH (1).
Boost Converter Efficiency Boost Typical Waveforms at 100 mA Load
Figure 4. Figure 5.
Battery Current vs Voltage Boost Frequency vs RT Resistor
Figure 6. Figure 7.
(1) Low-ESR Surface-Mount Ceramic Capacitors (MLCCs) used in setting electrical characteristics.
10 Submit Documentation Feedback Copyright © 2006–2013, Texas Instruments Incorporated
Product Folder Links: LP55271
VOUT = 5V
(50 mV/DIV) ILOAD
(20 mA/DIV)
VOUT = 5.4V
VOUT = 4.0V
fBOOST = 2.0 MHz
VIN (500 mV/DIV)
VIN (3.0V TO 3.6V)
VOUT = 5V (10 mV/DIV)
ILOAD = 50 mA
EN_AUTOLOAD (bit) = 1
LP55271
www.ti.com
SNVS460A SEPTEMBER 2006REVISED MAY 2013
Boost Line Regulation 3.0V - 3.6V Boost Startup to 5.4V with no Load
Figure 8. Figure 9.
Boost Load Transient Response, 50 mA to 100 mA Boost Maximum Output Current
Figure 10. Figure 11.
Copyright © 2006–2013, Texas Instruments Incorporated Submit Documentation Feedback 11
Product Folder Links: LP55271
LP55271
SNVS460A SEPTEMBER 2006REVISED MAY 2013
www.ti.com
Flash Driver
LP55271 has an internal constant current driver that is capable for sinking low (46 mA) and high (370 mA)
current mainly targeted for torch and flash LED in camera phone applications. 370 mA flash driver can be
hardware or software enabled. Flash safety function prevents hardware damages due to possible overheating
when the flash has been stuck on because of a hardware, software or user error.
Flash safety counter starts counting when the flash is activated and disables the flash automatically when the
pre-defined 1.0s or 2.0s time limit is reached. Flash is activated with FLASH_SYNC bit or FLASH_SYNC pin, as
defined in the table below. Safety time limit is defined by SAFETY_TIME bit. (Time limit is 2.0s if SAFETY_TIME
bit is low and 1.0s if the bit is high.)
Flash driver currents both torch and flash are set with external resistor R F. The flash current is 480/RF
amperes and the torch current is 60/RFamperes. User should not use lower resistance value than 1200.
Table 2. Flash LED Control(1)
EN_TORCH bit EN_FLASH bit FLASH_SYNC bit or pin SAFETY_TIME bit Flash LED Action
0 0 X X Off
1 0 X X Torch
X 1 Change from LOW to HIGH to 0 for 2.0 seconds; Flash
engage; from HIGH to LOW to 1 for 1.0 second
disengage
(1) X = don’t care
Table 3. Flash Programming Example
Address Data Function
00H 8FH Sets safety time to 1.0s. In this example LED1 to LED4 are enabled.
00H 9FH Enables torch.
Activates FLASH. EN_FLASH bit and FLASH_SYNC bit are written simultaneously because EN_FLASH
00H FFH disables torch.
Disables FLASH. If FLASH is disabled by safety time, FLASH_SYNC bit needs to be written to 0 before next
00H BFH FLASH.
FLASH DRIVER ELECTRICAL CHARACTERISTICS
Limits in standard typeface are for TJ= 25ºC. Limits in boldface type apply over the operating ambient
temperature range (-30ºC < TA< +85 ºC). Unless otherwise noted, specifications apply to the LP55271 Block
Diagram with: VIN = 3.6V, CIN = 10 µF, COUT1 = 10 µF, COUT2 = 10 µF, CVDDIO = 100 nF, CVREF = 100 nF, CVDDA =
4.7 µF, CVDD1 = 100 nF, CVDD2 = 100 nF, L1= 4.7 µH, RF= 1300
Symbol Parameter Test Conditions Min Typ Max Unit
370 mA
3.0V VIN 5.5V,
IFLASH Flash Mode Sink Current(1) VFLASH = 1.0V -7.5 +7.5 %
ITORCH Torch Mode Sink Current(1) 3.0V VIN 5.5V 46 mA
ILEAKAGE Flash Driver Leakage Current VFB = 5.0V 0.1 µA
tFLASH Flash Turn-On Time (2) 20 µs
3.0V VIN 5.5V,
VSAT Saturation Voltage Current Decreased to 95% of the 550 mV
Maximum Sink Current
tSAFETY Safety Time Accuracy -9 +9 %
(1) Min and Max limits are specified by design, test, or statistical analysis. Typical numbers represent the most likely norm.
(2) Flash turn-on time is measured from the moment the flash is activated until the flash current crosses 90% of its target value.
Constant Current Sink Outputs LED1, LED2, LED3, LED4
LP55271 has four independent backlight/keypad LED drivers. All the drivers are regulated constant current sinks.
LED currents are controlled by 8-bit current mode DACs. Every driver can be controlled in two ways:
1. Brightness control with constant current drivers
12 Submit Documentation Feedback Copyright © 2006–2013, Texas Instruments Incorporated
Product Folder Links: LP55271
LP55271
www.ti.com
SNVS460A SEPTEMBER 2006REVISED MAY 2013
2. Direct ON/OFF control. The current is pre-set by 8-bit current mode DAC.
In addition, LED1 driver can be synchronized to audio input signal amplitude.
By using brightness control user can set brightness of every single LED by using 8-bit brightness control
registers. If analog audio is available on system the user can use audio synchronization for synchronizing LED1
to the music. Direct ON/OFF control is mainly for switching LEDs on and off.
LED Control Register (00 hex) has control bits for direct on/off control of all the LEDs. Note that the LEDs have
to be turned on in order to control them with audio synchronization (LED1 only) or brightness control.
The brightness is programmed as described in the following.
ILED = n x (15 mA / 255)
where
n = LED[7:0] (8-bit)
step = 15 mA / 255 0.05882 mA (1)
For example if 13.2 mA is required for driver current:
n = 13.2 mA / (15 mA / 255) 224
224 = 1110 0000, E0 hex
Table 4. LED1 to LED4 Brightness Control
LED1[7:0], LED2[7:0], LED3[7:0] and Driver Current, mA
LED4[7:0] Registers (typical)
0000 0000 0
0000 0001 0.059
0000 0010 0.118
1110 0000 13.176
1111 1110 14.941
1111 1111 15
LED1 TO LED4 DRIVERS ELECTRICAL CHARACTERISTICS
Limits in standard typeface are for TJ= 25ºC. Limits in boldface type apply over the operating ambient
temperature range (-30ºC < TA< +85ºC). Unless otherwise noted, specifications apply to the LP55271 Block
Diagram with: VIN = 3.6V, CIN = 10 µF, COUT1 = 10 µF, COUT2 = 10 µF, CVDDIO = 100 nF, CVREF = 100 nF, CVDDA =
4.7 µF, CVDD1 = 100 nF, CVDD2 = 100 nF, L1= 4.7 µH. (1)
Symbol Parameter Test Conditions Min Typ Max Unit
IMAX Maximum Sink Current 15 mA
ILEAKAGE Leakage Current VFB = 5.0V 0.03 µA
13.2 mA
ILED Current Tolerance ISINK = 13.2 mA (target value) -7 +7 %
Sink Current Matching Between
IMATCH ISINK = 13.2 mA 1 %
LED 1 to 4(1)
3.0V VIN 5.5V,
VSAT Saturation Voltage Current Decreased to 95% of the 150 230 mV
Maximum Sink Current
(1) Low-ESR Surface-Mount Ceramic Capacitors (MLCCs) used in setting electrical characteristics.
(1) Sink current matching is the maximum difference from the average.
Copyright © 2006–2013, Texas Instruments Incorporated Submit Documentation Feedback 13
Product Folder Links: LP55271
15k
ASE1
15k
ASE2 ADC
Threshold
&
AGC
GAIN_SEL
[2:0]
EN
_
AGC
PEAK
DETECTOR
LED
1
CONTROL
HOLD
SPEED_CTRL[1:0]
THRESHOLD
[3:0]
LP55271
SNVS460A SEPTEMBER 2006REVISED MAY 2013
www.ti.com
Audio Synchronization
The LED1 output can be synchronized to incoming audio signal with Audio Synchronization feature. Audio
Synchronization synchronizes LED1 based on input signal’s peak amplitude. Programmable gain and automatic
gain control function are also available for adjustment of input signal amplitude to light response. Control of LED1
brightness refreshing frequency is done with four different frequency configurations. The digitized input signal has
a DC component that is removed by a digital DC-remover. The DC-remover is a high-pass filter where corner
frequency is user selectable by using DC_FREQ bit. LP55271 has 2-channel audio (stereo) input for audio
synchronization, as shown in Figure 12. The inputs accept signals in the range of 0V to 1.6V peak-to-peak and
these signals are mixed into a single wave so that they can be filtered simultaneously.
LP55271 audio synchronization is mainly done digitally and it consists following signal path blocks (see
Figure 12).
Input buffer
AD converter
Automatic Gain Control (AGC) and manually programmable gain
Peak detector
Automatic Gain Control (AGC) adjusts the input signal to suitable range automatically. User can disable AGC
and the gain can be set manually with programmable gain. Audio synchronization is based on peak detection
method.
Figure 12.
Audio Synchronization Input Electrical Parameters
Symbol Parameter Test Conditions Min Typ Max Unit
ZIN Input Impedance of ASE1, ASE2 10 15 k
ASE1, ASE2 Audio Input Level Min input level needs maximum gain;
AIN 0 1600 mV
Range (peak-to-peak) Max input level for minimum gain.
CONTROL OF AUDIO SYNCHRONIZATION
The following table describes the controls required for audio synchronization. LED1 brightness control through
serial interface is not available when audio synchronization is enabled.
Table 5. Audio Synchronization Control
EN_SYNC Audio synchronization enabled. Set EN_SYNC = 1 to enable audio synchronization or 0 to disable.
EN_AGC Automatic gain control. Set EN_AGC = 1 to enable automatic control or 0 to disable.
When EN_AGC is disabled, the audio input signal gain value is defined by GAIN_SEL.
GAIN_SEL[2:0] Input signal gain control. Gain has a range from 0 dB to -46 dB.
SPEED_CTRL[1:0] Control for refreshing frequency. Sets the typical refreshing rate for the LED1 output.
THRESHOLD[3:0] Control for the audio input threshold. Sets the typical threshold for the audio inputs signals.
May be needed if there is noise on the audio lines.
DC_FREQ Control for the high-pass filter corner frequency.
0 = 80 Hz
1 = 510 Hz
14 Submit Documentation Feedback Copyright © 2006–2013, Texas Instruments Incorporated
Product Folder Links: LP55271
LP55271
www.ti.com
SNVS460A SEPTEMBER 2006REVISED MAY 2013
Table 6. Audio Input Threshold Setting
Threshold[3:0] Threshold Level, mV (typical)
0000 Disabled
0001 0.2
0010 0.4
* *
* *
1110 2.5
1111 2.7
Table 7. Typical Gain Values vs. Audio Input Amplitude
Audio Input Amplitude mVP-P Gain Value dB
0 to 10 0
0 to 20 -6
0 to 40 -12
1 to 85 -18
3 to 170 -24
5 to 400 -31
10 to 800 -37
20 to 1600 -46
Table 8. Input Signal Gain Control
GAIN_SEL[2:0] Gain dB
000 0
001 -6
010 -12
011 -18
100 -24
101 -31
110 -37
111 -46
Table 9. Refreshing Frequency
SPEED_CTRL[1:0] Refreshing Rate Hz
00 FASTEST
01 15
10 7.6
11 3.8
Copyright © 2006–2013, Texas Instruments Incorporated Submit Documentation Feedback 15
Product Folder Links: LP55271
SCL
SDA
data
change
allowed
data
valid
data
change
allowed
data
valid
data
change
allowed
LP55271
SNVS460A SEPTEMBER 2006REVISED MAY 2013
www.ti.com
Logic Interface Characteristics
Limits in standard typeface are for TJ= 25ºC. Limits in boldface type apply over the operating ambient temperature range (-
30ºC < TA< +85ºC). Unless otherwise noted, specifications apply to the LP55271 Block Diagram with: VIN = 3.6V, CIN = 10
µF, COUT1 = 10 µF, COUT2 = 10 µF, CVDDIO = 100 nF, CVREF = 100 nF, CVDDA = 4.7 µF, CVDD1 = 100 nF, CVDD2 = 100 nF, L1=
4.7 µH (1)
Symbol Parameter Test Conditions Min Typ Max Unit
Logic Inputs SCL and FLASH_SYNC
0.2 x
VIL Input Low Level V
VDD_IO
0.8 x
VIH Input High Level V
VDD_IO = 1.65V to VDD1,2 VDD_IO
IIInput Current -1.0 1.0 µA
fSCL SCL Pin Clock Frequency 400 kHz
Logic Input NRST
VIL Input Low Level 0.5 V
VIH Input High Level 1.2 V
VDD_IO = 1.65V to VDD1,2
IIInput Current -1.0 1.0 µA
tNRST Reset Pulse Width 10 µs
Logic Input/Output SDA
VOL Output Low Level IOUT = 3 mA 0.3 0.5 V
ILOutput leakage current VOUT = 2.8V 1.0 µA
(1) Low-ESR Surface-Mount Ceramic Capacitors (MLCCs) used in setting electrical characteristics.
I2C Compatible Interface
I2C SIGNALS
The SCL pin is used for the I2C clock and the SDA pin is used for bidirectional data transfer. Both these signals
need a pull-up resistor according to I2C specification. The values of the pull-up resistors are determined by the
capacitance of the bus (typ. ~1.8 k). Signal timing specifications are shown in table I2C Timing Parameters.
I2C DATA VALIDITY
The data on SDA line must be stable during the HIGH period of the clock signal (SCL). In other words, state of
the data line can only be changed when CLK is LOW.
Figure 13. I2C Signals: Data Validity
I2C START AND STOP CONDITIONS
START and STOP bits classify the beginning and the end of the I2C session. START condition is defined as SDA
signal transitioning from HIGH to LOW while SCL line is HIGH. STOP condition is defined as the SDA
transitioning from LOW to HIGH while SCL is HIGH. The I2C master always generates START and STOP bits.
The I2C bus is considered to be busy after START condition and free after STOP condition. During data
transmission, I2C master can generate repeated START conditions. First START and repeated START
conditions are equivalent, function-wise.
16 Submit Documentation Feedback Copyright © 2006–2013, Texas Instruments Incorporated
Product Folder Links: LP55271
start msb Chip Address lsb w ack msb Register Add lsb ack msb Data lsb ack stop
ack from slave ack from slave ack from slave
SCL
SDA
start Id = 4C w ack addr = ack ackaddress 02 data stop
02 hex
ADR6
Bit7 ADR5
bit6 ADR4
bit5 ADR3
bit4 ADR2
bit3 ADR1
bit2 ADR0
bit1 R/W
bit0
MSB LSB
I2C SLAVE address (chip address)
SDA
SCL SP
START condition STOP condition
LP55271
www.ti.com
SNVS460A SEPTEMBER 2006REVISED MAY 2013
Figure 14. I2C Start and Stop Conditions
TRANSFERRING DATA
Every byte put on the SDA line must be eight bits long, with the most significant bit (MSB) being transferred first.
Each byte of data has to be followed by an acknowledge bit. The acknowledge related clock pulse is generated
by the master. The transmitter releases the SDA line (HIGH) during the acknowledge clock pulse. The receiver
must pull down the SDA line during the 9th clock pulse, signifying an acknowledge. A receiver which has been
addressed must generate an acknowledge after each byte has been received.
After the START condition, the I2C master sends a chip address. This address is seven bits long followed by an
eighth bit which is a data direction bit (R/W). The LP55271 address is 4C hex. For the eighth bit, a “0” indicates a
WRITE and a “1” indicates a READ. The second byte selects the register to which the data will be written. The
third byte contains data to write to the selected register.
When a READ function is to be accomplished, a WRITE function must precede the READ function, as shown in
the I2C Read Cycle waveform.
Figure 15. I2C Chip Address 4C hex for LP55271
w = write (SDA = “0”)
r = read (SDA = “1”)
ack = acknowledge (SDA pulled down by either master or slave)
rs = repeated start
id = chip address, 4C hex for LP55271.
Figure 16. I2C Write Cycle
Copyright © 2006–2013, Texas Instruments Incorporated Submit Documentation Feedback 17
Product Folder Links: LP55271
SDA
SCL
1
82
3
76
5
8
10
4 9
1 7
ack from slave
start msb Chip Address lsb
SCL
ack from slave
wmsb Register Add lsb rs r msb Data lsb stop
ack from slave ack from masterrepeated start data from slave
SDA
start Id = 4C w ack addr = 00 hex ack rs rack Address 00 hex data ack stop
msb Chip Address lsb
Id
LP55271
SNVS460A SEPTEMBER 2006REVISED MAY 2013
www.ti.com
Figure 17. I2C Read Cycle
Figure 18. I2C Timing Diagram
I2C TIMING PARAMETERS (VDD1,2 = 3.0 to 4.5V, VDDIO = 1.65V to VDD1,2)
Limit(1)
Symbol Parameter Unit
Min Max
1 Hold Time (repeated) START Condition 0.6 µs
2 Clock Low Time 1.3 µs
3 Clock High Time 600 ns
4 Setup Time for a Repeated START Condition 600 ns
5 Data Hold Time (Output direction, delay generated by LP55271) 300 900 ns
5 Data Hold Time (Input direction) 0 900 ns
6 Data Setup Time 100 ns
7 Rise Time of SDA and SCL 20+0.1Cb300 ns
8 Fall Time of SDA and SCL 15+0.1Cb300 ns
9 Set-up Time for STOP condition 600 ns
10 Bus Free Time between a STOP and a START Condition 1.3 µs
CbCapacitive Load for Each Bus Line 10 200 pF
(1) Specified by design. Not production tested.
Test Interface
The test bus can be controlled externally or internally. For the external control, the LP55271 pins VDD1,2 only
need to be powered. External control is independent on status of NRST and VDDIO pins. T1 is an input and it has
an internal 6 kpull-down resistor. T2 is an output line for the test result with an internal 200 kpull-down
resistor. When T1 is low, T2 is always pulled down; when T1 is high, T2 is indicating the result of the test.
18 Submit Documentation Feedback Copyright © 2006–2013, Texas Instruments Incorporated
Product Folder Links: LP55271
12 3
5
4
T1
T2 DUT
OK LED1
OK LED2
OK LED3
OK LED4
OK FLED
OK
PASS/
FAIL
COUNTER
FLASH
LED1
LED2
LED3
LED4
4.2V
500 PA
V
T1
T2
LP55271
www.ti.com
SNVS460A SEPTEMBER 2006REVISED MAY 2013
Figure 19. High Level Schematic Representation of the Test Interface
The device is capable of detecting a defective unit in three cases:
Production test 1: The LP55271 is assembled on a printed wiring board (PWB), but there is no LEDs
connected on current sink outputs. An external 4.2V test voltage is supplied on the VDD1 and VDD2 pins, from
which follows that the reset operating mode is entered with POR. Test pin T1 is pulled high. The chip will
send an acknowledge “1” onto the T2 pin if the chip is in working order; otherwise T2 stays low (0). Refer to
Test Interface Timing Diagram.
Production test 2: The LP55271 is assembled on a PWB with the external components shown in LP55271
Block Diagram. 4.2V voltage is connected to VDD1, VDD2 and FB pins (see Figure 19), from which follows that
the reset operating mode is entered with POR. Test pin T1 is pulled high. The chip will send an acknowledge
“1” onto the T2 pin if the chip is in working order; otherwise T2 stays low (0). If the ACK is “1”, a repetitive test
pattern “0-1-0-1-0-1-0-1-0-1-0-1” is applied to T1 pin and if the LED corresponding the pattern (see Test
Interface Timing Diagram) is connected properly T2 gives “1”, otherwise T2 stays low. The last “1”
disengages the test.
Field test: Build-in self-test through the I2C compatible control interface. The LP55271 is enabled
(NSTBY(bit) = 1, EN_BOOST(bit) = 1) and external test pins T1 and T2 are disconnected. The result can be
read through the I2C compatible control interface. LED test is enabled by writing to address 0Ch hex data
01h. Result can be read from the same address during the next I2C cycle. Note: I2C compatible interface
clock signal controls the timing of the test procedure. For that reason the clock signal frequency should be 50
kHz or less during the build-in self-test.
Figure 20. Test Interface Timing Diagram
Copyright © 2006–2013, Texas Instruments Incorporated Submit Documentation Feedback 19
Product Folder Links: LP55271
LP55271
SNVS460A SEPTEMBER 2006REVISED MAY 2013
www.ti.com
Table 10. Test Interface Timing Parameters
Symbol Test Conditions Parameter Limit(1) Unit
Min Max
1 Setup Time after VDD1,2 = 4.2V 1 ms
2 Clock High Time 200 µs
3 VDD1,2 = 4.2V Clock Low Time 200 µs
4 Test Result Settling Time 10 µs
5 Data Hold Time 0 10 ns
(1) Specified by design. Not production tested.
Test Interface Characteristics
Limits in standard typeface are for TJ= 25ºC.
Symbol Parameter(1) Test Conditions Min Typ Max Unit
Logic Input T1
VIL Input Low Level 0.5 V
VDD1,2 = 4.2V
VIH Input High Level 1.2 V
Logic Output T2
VDD1,2 = 4.2V, IOUT = 3 mA
VOL Output Low Level 0.3 0.5 V
(pull-up current)
VDD1,2 = 4.2V, IOUT = -3 mA VDD1,2 -
VOH Output High Level 3.9 V
(pull-down current) 0,5
Internal Current Sink
ISINK Sink Current VDD1,2 = 4.2V 500 µA
Connectivity Test Pass Range
0.10 V
Voltage Over the Internal Current
VPASS1 Production test cases
Sink; Low Level -50 +50 %
VDD1,2 = 4.2V 2.90 V
Voltage Over the Internal Current VOUT = 3.9V to 4.2V
VPASS2 Sink; High Level -10 +10 %
0.40 V
Voltage Over the Internal Current
VPASS3 Field test cases
Sink; Low Level -30 +30 %
VDD1,2 = 3.0V to 4.2V 3.95 V
Voltage Over the Internal Current VOUT = 5.0V ± 5%
VPASS4 Sink; High Level -10 +10 %
(1) Specified by design. Not production tested.
20 Submit Documentation Feedback Copyright © 2006–2013, Texas Instruments Incorporated
Product Folder Links: LP55271
LP55271
www.ti.com
SNVS460A SEPTEMBER 2006REVISED MAY 2013
APPLICATION INFORMATION
Recommended External Components
OUTPUT CAPACITOR, COUT1, COUT2
The output capacitors COUT1, COUT2 directly affect the magnitude of the output ripple voltage. In general, the
higher the value of COUT, the lower the output ripple magnitude. Multilayer ceramic capacitors with low ESR are
the best choice. At the lighter loads, the low ESR ceramics offer a much lower VOUT ripple that the higher ESR
tantalums of the same value. At the higher loads, the ceramics offer a slightly lower VOUT ripple magnitude than
the tantalums of the same value. However, the dv/dt of the VOUT ripple with the ceramics is much lower that the
tantalums under all load conditions. Capacitor voltage rating must be sufficient, 10V is recommended
Some ceramic capacitors, especially those in small packages, exhibit a strong capacitance reduction
with the increased applied voltage. The capacitance value can fall to below half of the nominal
capacitance. Too low output capacitance can make the boost converter unstable.
INPUT CAPACITOR, CIN
The input capacitor CIN directly affects the magnitude of the input ripple voltage and to a lesser degree the VOUT
ripple. A higher value CIN will give a lower VIN ripple. Capacitor voltage rating must be sufficient, 10V or greater is
recommended.
OUTPUT DIODE, D1
The output diode for a boost converter must be chosen correctly depending on the output voltage and the output
current. The diode must be rated for a reverse voltage greater than the output voltage used. The average current
rating must be greater than the maximum load current expected, and the peak current rating must be greater
than the peak inductor current (~1.7A at maximum load). A Schottky diode should be used for the output diode.
Schottky diodes with a low forward voltage drop (VF) and fast switching speeds are ideal for increasing efficiency
in portable applications. Do not use ordinary rectifier diodes, since slow switching speeds and long recovery
times cause the efficiency and the load regulation to suffer. In Schottky barrier diodes reverse leakage current
increases quickly with the junction temperature. Therefore, reverse power dissipation and the possibility of
thermal runaway has to be considered when operating under high temperature conditions. Examples of suitable
diodes are Diodes Incorporated type DFLS220L, ON Semiconductor type MBRA210LT3 and Philips type
PMEG1020.
INDUCTOR, L1
The LP55271 high switching frequency enables the use of the small surface mount inductor. A 4.7 µH shielded
inductor is suggested for 2 MHz switching frequency. The inductor should have a saturation current rating higher
than the peak current it will experience during circuit operation (~1.7A at maximum load). Less than 300 mESR
is suggested for high efficiency. Open core inductors cause flux linkage with circuit components and interfere
with the normal operation of the circuit. This should be avoided. For high efficiency, choose an inductor with a
high frequency core material such as ferrite to reduce the core losses. To minimize radiated noise, use a toroid,
pot core or shielded core inductor. The inductor should be connected to the SW1 and SW2 pins as close to the
ICas possible. Example of a suitable inductor is TDK type VLCF5020T-4R7N1R7-1.
Table 11. Recommended External Components
Symbol Symbol Explanation Value Unit Type
CVDD1 VDD1 Bypass Capacitor 100 nF Ceramic, X5R
CVDD2 VDD2 Bypass Capacitor 100 nF Ceramic, X5R
COUT1,2 Output Capacitors from FB to GND 2 x 10 µF ± 10% µF Ceramic, X5R, 10V
CIN Input Capacitor from Battery Voltage to GND 10 ± 10% µF Ceramic, X5R, 10V
CVDDIO VDD_IO Bypass Capacitor 100 nF Ceramic, X5R
CVDDA VDDA Bypass Capacitor 4.7 µF Ceramic, X5R, 6.3V
C1,2 Audio Input Capacitors 47 nF Ceramic, X5R
RTOscillator Frequency Bias Resistor 82 k1%
RFFlash Current Set Resistor for 370 mA Sink Current 1300 1%
Copyright © 2006–2013, Texas Instruments Incorporated Submit Documentation Feedback 21
Product Folder Links: LP55271
LP55271
SNVS460A SEPTEMBER 2006REVISED MAY 2013
www.ti.com
Table 11. Recommended External Components (continued)
Symbol Symbol Explanation Value Unit Type
CVREF Reference Voltage Capacitor, between VREF and GND 100 nF Ceramic, X5R
L1Boost Converter Inductor 4.7 µH Shielded, low ESR,
ISAT ~1.7A
D1Rectifying Diode, VFat maxload 0.35 V Schottky diode
Flash LED User defined
LED1 to LED4
22 Submit Documentation Feedback Copyright © 2006–2013, Texas Instruments Incorporated
Product Folder Links: LP55271
LP55271
www.ti.com
SNVS460A SEPTEMBER 2006REVISED MAY 2013
Control Registers
Table 12. LP55271 Control Registers and Default Values
ADDR REGISTER D7 D6 D5 D4 D3 D2 D1 D0
(HEX)
00 LED Control Register safety_time flash_sync en_flash en_torch en_led1 en_led2 en_led3 en_led4
0 0 0 0 0 0 0 0
01 LED1 led1[7] led1[6] led1[5] led1[4] led1[3] led1[2] led1[1] led1[0]
0 0 0 0 0 0 0 0
02 LED2 led2[7] led2[6] led2[5] led2[4] led2[3] led2[2] led2[1] led2[0]
0 0 0 0 0 0 0 0
03 LED3 led3[7] led3[6] led3[5] led3[4] led3[3] led3[2] led3[1] led3[0]
0 0 0 0 0 0 0 0
04 LED4 led4[7] led4[6] led4[5] led4[4] led4[3] led4[2] led4[1] led4[0]
0 0 0 0 0 0 0 0
0B ENABLES nstby en_boost en_autoload freq_sel
0 0 1 0
0C LED Test Control led1_ok led2_ok led3_ok led4_ok flashled_ok en_test
r/o r/o r/o r/o r/o 0
0D Boost Output boost[3] boost[2] boost[1] boost[0]
0 1 1 1
2A Audio Sync Control1 gain_sel[2] gain_sel[1] gain_sel[0] dc_freq en_agc en_sync speed_ctrl[1] speed_ctrl[2]
0 0 0 0 0 0 0 0
2B Audio Sync Control2 threshold[3] threshold[2] threshold[1] threshold[0]
0 0 1 1
Copyright © 2006–2013, Texas Instruments Incorporated Submit Documentation Feedback 23
Product Folder Links: LP55271
LP55271
SNVS460A SEPTEMBER 2006REVISED MAY 2013
www.ti.com
REVISION HISTORY
Changes from Original (April 2013) to Revision A Page
Changed layout of National Data Sheet to TI format .......................................................................................................... 23
24 Submit Documentation Feedback Copyright © 2006–2013, Texas Instruments Incorporated
Product Folder Links: LP55271
PACKAGE OPTION ADDENDUM
www.ti.com 29-Aug-2015
Addendum-Page 1
PACKAGING INFORMATION
Orderable Device Status
(1)
Package Type Package
Drawing Pins Package
Qty Eco Plan
(2)
Lead/Ball Finish
(6)
MSL Peak Temp
(3)
Op Temp (°C) Device Marking
(4/5)
Samples
LP55271TL/NOPB ACTIVE DSBGA YZR 30 TBD Call TI Call TI -30 to 85 D55B
LP55271TLX/NOPB ACTIVE DSBGA YZR 30 TBD Call TI Call TI -30 to 85 D55B
(1) The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability
information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that
lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between
the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight
in homogeneous material)
(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish
value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
PACKAGE OPTION ADDENDUM
www.ti.com 29-Aug-2015
Addendum-Page 2
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
MECHANICAL DATA
YZR0030xxx
www.ti.com
TLA30XXX (Rev C)
0.600±0.075 D
E
A
. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
B. This drawing is subject to change without notice.
NOTES:
4215057/A 12/12
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other
changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest
issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and
complete. All semiconductor products (also referred to herein as “components”) are sold subject to TI’s terms and conditions of sale
supplied at the time of order acknowledgment.
TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms
and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary
to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily
performed.
TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and
applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide
adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or
other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information
published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or
endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the
third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration
and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered
documentation. Information of third parties may be subject to additional restrictions.
Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service
voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice.
TI is not responsible or liable for any such statements.
Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements
concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support
that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which
anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause
harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use
of any TI components in safety-critical applications.
In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to
help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and
requirements. Nonetheless, such components are subject to these terms.
No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties
have executed a special agreement specifically governing such use.
Only those TI components which TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in
military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components
which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and
regulatory requirements in connection with such use.
TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of
non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.
Products Applications
Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive
Amplifiers amplifier.ti.com Communications and Telecom www.ti.com/communications
Data Converters dataconverter.ti.com Computers and Peripherals www.ti.com/computers
DLP® Products www.dlp.com Consumer Electronics www.ti.com/consumer-apps
DSP dsp.ti.com Energy and Lighting www.ti.com/energy
Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial
Interface interface.ti.com Medical www.ti.com/medical
Logic logic.ti.com Security www.ti.com/security
Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense
Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video
RFID www.ti-rfid.com
OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com
Wireless Connectivity www.ti.com/wirelessconnectivity
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2015, Texas Instruments Incorporated
Mouser Electronics
Authorized Distributor
Click to View Pricing, Inventory, Delivery & Lifecycle Information:
Texas Instruments:
LP55271TL/NOPB LP55271TLX/NOPB