ICE5xRxxxxAG Fixed Frequency 700 V/800 V CoolSETTM - in DSO12 Package Product highlights Integrated 700 V/ 800 V avalanche rugged CoolMOSTM Enhanced Active Burst Mode with selectable entry and exit standby power to reach the lowest standby power <100 mW PG-DSO-12 Digital frequency reduction for better overall system efficiency Fast startup achieved with cascode configuration Frequency jitter and soft gate driving for low EMI Integrated error amplifier Comprehensive protection with input line over voltage protection Pb-free lead plating, halogen-free mold compound, RoHS compliant Features Product validation Integrated 700 V/ 800 V avalanche rugged Fully qualified according to JEDEC for Industrial Applications CoolMOSTM Enhanced Active Burst Mode with selectable entry and exit standby power Digital frequency reduction for better overall system efficiency Fast startup achieved with cascode configuration DCM and CCM operation with slope compensation Frequency jitter and soft gate driving for low EMI Built-in digital soft start Integrated error amplifier to support direct feedback in non-isolated flyback Comprehensive protection with input line over voltage protection, VCC over voltage, VCC under voltage, overload/open loop, over temperature and Current Sense (CS) short to GND All protections are in auto restart mode Limited charging current for VCC short to GND Applications Auxiliary power supply for home appliances/white goods, TV, PC & server Blu-ray player, set-top box & LCD/LED monitor Datasheet www.infineon.com Description The ICE5xRxxxxAG is the 5th generation of fixed frequency integrated power IC (CoolSETTM) optimized for off-line switch mode power supply in cascode configuration. The CoolSETTM package has 2 separate chips inside; one is controller chip and the other is a 700 V/ 800 V CoolMOSTM chip. The cascode configuration helps achieve fast startup. The frequency reduction with soft gate driving and frequency jitter operation offers lower EMI and better efficiency between light load and 50% load. The selectable entry and exit standby power ABM enables flexibility and ultra-low power consumption at standby mode with small and controllable output voltage ripple. The product has a wide operating range (10.0 ~ 25.5 V) of IC power supply and lower power consumption. The numerous protection functions with adjustable line over voltage protection support the power supply system in failure situations. All these make the 5th generation CoolSETTM series an outstanding integrated power stage fixed frequency flyback converter in the market. Please read the Important Notice and Warnings at the end of this document page 1 of 42 V 2.2 2018-03-02 ICE5xRxxxxAG Cbus 85 ~ 300 VAC Wp Snubber RSTARTUP RVCC DO1 Ws1 DVCC Lf1 CO1 CVCC DO2 Ws2 Wa Dr1~Dr4 VCC RI1 VIN RI2 PWM controller Current Mode Control Cycle-by-Cycle current limitation GND Lf2 Cf2 VO1 VO2 DRAIN GATE CPS CoolMOSTM Power Management CO2 Cf1 D Gate Driver Rb1 CS RCS Digital Control Rb2 Rovs1 # Rovs3 Rc1 VERR Error Amplifier FB Figure 1 Control Unit C2 Protections ICE5xRxxxxAG CoolSET Cc1 # RSel Active Burst Mode # Optional RSel (Burst mode detect) Rovs3 (V02 feedback) TM Optocoupler Cc2 Rovs2 Typical application in isolated flyback using TL431 and optocoupler Cbus 85 ~ 300 VAC Wp Snubber RSTARTUP RVCC DVCC DO1 Ws1 CO1 Lf1 Cf1 VO1 CVCC Wa Dr1~Dr4 VCC RI1 DRAIN GATE CoolMOSTM VIN Power Management RI2 PWM controller Current Mode Control Cycle-by-Cycle current limitation GND LfP1 VP1 D CPS Gate Driver CS RCS RF2 VERR Error Amplifier # Optional RSel (Burst mode detect) Protections FB Control Unit ICE5xRxxxxAG CoolSET TM C2 RF1 R1 C1 # RSel Active Burst Mode DP1 W CP1 P1 CfP1 Digital Control Figure 2 TL431 Typical application in non-isolated flyback utilizing integrated error amplifier Output power of 5th generation Fixed-Frequency CoolSETTM Table 1 Output power of 5th generation Fixed-Frequency CoolSETTM Type Package Marking VDS Fsw RDSon1 220 V AC 20%2 85-300 V AC2 at DCM at DCM 85-300 V AC2 at CCM ICE5AR4770AG PG-DSO-12 5AR4770AG 700 V 100 kHz 4.73 27 W 15 W 16 W ICE5GR4780AG PG-DSO-12 5GR4780AG 800 V 125 kHz 4.13 27.5 W 15 W 16 W ICE5GR2280AG PG-DSO-12 5GR2280AG 800 V 125 kHz 2.13 41 W 23 W 24 W ICE5GR1680AG PG-DSO-12 5GR1680AG 800 V 125 kHz 1.53 48 W 27 W 28 W ICE5AR0680AG PG-DSO-12 5AR0680AG 800 V 100 kHz 0.71 68 W 40 W 42 W 1 Typ. at TJ =25 C (inclusive of low side MOSFET) 2 Calculated maximum output power rating in an open frame design at Ta=50 C, TJ=125 C (integrated high voltage MOSFET) and using minimum drain pin copper area in a 2 oz copper single sided PCB. The output power figure is for selection purpose only. The actual power can vary depending on particular designs. Please contact to a technical expert from Infineon for more information. Datasheet www.infineon.com Please read the Important Notice and Warnings at the end of this document page 2 of 42 V 2.2 2018-03-02 Fixed Frequency 700 V/800 V CoolSETTM - in DSO-12 Package Pin configuration and functionality Table of contents Product highlights ................................................................................................................................................. 1 Features ................................................................................................................................................................. 1 Applications ........................................................................................................................................................... 1 Product validation ................................................................................................................................................. 1 Description ............................................................................................................................................................ 1 Output power of 5th generation Fixed-Frequency CoolSETTM ................................................................................. 2 Table of contents ................................................................................................................................................... 3 1 Pin configuration and functionality ............................................................................................................. 5 2 Representative block diagram ..................................................................................................................... 7 3 Functional description ................................................................................................................................. 8 3.1 VCC pre-charging and typical VCC voltage during start-up ....................................................................... 8 3.2 Soft-start .................................................................................................................................................. 9 3.3 Normal operation .................................................................................................................................... 9 3.3.1 PWM operation and peak current mode control .............................................................................. 9 3.3.1.1 Switch-on determination.............................................................................................................. 9 3.3.1.2 Switch-off determination ............................................................................................................. 9 3.3.2 Current sense ................................................................................................................................... 10 3.3.3 Frequency reduction ........................................................................................................................ 11 3.3.4 Slope compensation ........................................................................................................................ 11 3.3.5 Oscillator and frequency jittering.................................................................................................... 12 3.3.6 Modulated gate drive ....................................................................................................................... 12 3.4 Peak current limitation ......................................................................................................................... 12 3.4.1 Propagation delay compensation ................................................................................................... 12 3.5 Active Burst Mode (ABM) with selectable power level ......................................................................... 14 3.5.1 Entering ABM operation ................................................................................................................... 14 3.5.2 During ABM operation ...................................................................................................................... 14 3.5.3 Leaving ABM operation .................................................................................................................... 14 3.5.4 ABM configuration............................................................................................................................ 16 3.6 Non-isolated/isolated configuration .................................................................................................... 16 3.7 Protection functions ............................................................................................................................. 17 3.7.1 Line over voltage .............................................................................................................................. 17 3.7.2 VCC over/under voltage ..................................................................................................................... 17 3.7.3 Overload/ open loop ........................................................................................................................ 17 3.7.4 Over temperature ............................................................................................................................. 17 3.7.5 CS short to GND ................................................................................................................................ 18 3.7.6 VCC short to GND................................................................................................................................ 18 3.7.7 Protection modes ............................................................................................................................. 18 4 4.1 4.2 4.3 4.4 4.5 4.6 4.7 4.8 Electrical characteristics ............................................................................................................................ 20 Absolute maximum ratings ................................................................................................................... 20 Operating range .................................................................................................................................... 21 Operating conditions ............................................................................................................................ 21 Internal voltage reference..................................................................................................................... 22 PWM section .......................................................................................................................................... 22 Error amplifier ....................................................................................................................................... 23 Current sense......................................................................................................................................... 23 Soft start ................................................................................................................................................ 23 Datasheet 3 of 42 V 2.2 2018-03-02 Fixed Frequency 700 V/800 V CoolSETTM - in DSO-12 Package Pin configuration and functionality 4.9 4.10 4.11 4.12 4.13 4.14 4.15 Active Burst Mode .................................................................................................................................. 24 Line over voltage protection ................................................................................................................. 24 VCC over voltage protection ................................................................................................................... 25 Overload protection .............................................................................................................................. 25 Thermal protection ............................................................................................................................... 25 CS short to GND protection ................................................................................................................... 25 CoolMOSTM section ................................................................................................................................. 26 5 CoolMOSTM performance characteristics .................................................................................................... 27 6 Output power curve ................................................................................................................................... 36 7 Outline dimension ..................................................................................................................................... 39 8 Marking ...................................................................................................................................................... 40 Revision history ................................................................................................................................................... 41 Datasheet 4 of 42 V 2.2 2018-03-02 Fixed Frequency 700 V/800 V CoolSETTM - in DSO-12 Package Pin configuration and functionality 1 Pin configuration and functionality The pin configuration is shown in Figure 3 and the functions are described in Table 2. VIN 1 VERR PG-DSO-12 12 GND 2 11 VCC FB 3 10 GATE CS 4 9 NC DRAIN 5 8 DRAIN DRAIN 6 7 DRAIN Figure 3 Pin configuration Table 2 Pin definitions and functions Pin Symbol Function 1 VIN Input Line Over Voltage Protection (LOVP) VIN pin is connected to the bus via resistor divider (see Figure 1) to sense the line voltage. Internally, it is connected to the line over voltage comparator which will stop the switching when LOVP condition occurs. To disable LOVP, connect this pin to GND. 2 VERR Error amplifier VERR pin is internally connected to the transconductance error amplifier for non-isolated flyback application. Connect this pin to GND for isolated flyback application. 3 FB Feedback and ABM entry/exit control FB pin combines the functions of feedback control, selectable burst entry/exit control and overload/open loop protection. 4 CS Current sense The CS pin is connected to the shunt resistor for the primary current sensing externally and to the PWM signal generator block for switch-off determination (together with the feedback voltage) internally. Moreover, CS short to ground protection is sensed via this pin. Datasheet 5 of 42 V 2.2 2018-03-02 Fixed Frequency 700 V/800 V CoolSETTM - in DSO-12 Package Pin configuration and functionality Pin Symbol Function 5, 6, 7, 8 DRAIN DRAIN(Drain of integrated CoolMOSTM) The DRAIN pin is connected to the drain of the integrated CoolMOSTM. 9 NC No connection 10 GATE Gate driver output The GATE pin is connected to the Gate of the internal CoolMOSTM and additionally, a pull up resistor is connected from bus voltage to turn on the internal CoolMOSTM for charging up the VCC capacitor during startup. 11 VCC VCC(Positive voltage supply) The VCC pin is the positive voltage supply to the IC. The operating range is between VVCC_OFF and VVCC_OVP. 12 GND Ground The GND pin is the common ground of the controller. Datasheet 6 of 42 V 2.2 2018-03-02 Fixed Frequency 700 V/800 V CoolSETTM - in DSO-12 Package Representative block diagram 2 Representative block diagram VCC Power Management Line Overvoltage Protection 250 s Blanking time VVIN_LOVP C7a VIN GATE 100 ns Blanking time Thermal Protection Undervoltage Lockout S Q Voltage Reference 16.0V Input OVP Mode 10.0V Internal Bias Tj > Tjcon_OT P 50 s Blanking time S R VVCC_OVP NonIsolated Detector OTP Mode C20 tVCC_OVP_B Tj < Tjcon_OTP-TjHYS_OTP Autorestart Protect CoolMOSTM fOSC_2 OSC with Jitter and Frequency Reduction Error Amplifier Q R Autorestart Protect DRAIN fOSC OSC D1 VERR ERR VERR_REF Gate Driver VREF RFB Burst Mode detect Gate Drive Protection and PWM Digital Control Overload Protection VFB_OLP/ VFB_LB C12 Gate Drive GND tFB_OLP_B VCS_BLP VCS_BHP C13 FB Active Burst Block C9 25k No burst Slope Comp Peak current limit Burst Mode Level Select VFB_EBHP VFB_EBLP VREF VCS_Nx C15 tFB_BEB Active Burst Mode 2pF V1 CPWM PWM Comparator 10k 1pF CS D2 C15a C10 Soft-start VFB_BOn PWM OP VPWM Delay tCS_STG GPWM C11 VFB_BOff Leading Edge Blanking tCS_LEB Current Mode C19 VCS_STG Slope Compensation/Current Limiting Figure 4 Representative block diagram Note: Junction temperature of the controller chip is sensed for over temperature protection. The CoolMOSTM is a separate chip from the controller chip in the same package. Please refer to the design guide and/or consult a technical expert for the proper thermal design. Datasheet 7 of 42 V 2.2 2018-03-02 Fixed Frequency 700 V/800 V CoolSETTM - in DSO-12 Package Functional description 3 Functional description 3.1 VCC pre-charging and typical VCC voltage during start-up As shown in Figure 1, once the line input voltage is applied, a rectified voltage appears across the capacitor CBUS. The pull up resistor RSTARTUP provides a current to charge the Ciss (input capacitance) of CoolMOSTM and gradually generate one voltage level. If the voltage over Ciss is high enough, CoolMOSTM on and VCC capacitor will be charged through primary inductance of transformer LP, CoolMOSTM and internal diode D1 with two steps constant current source IVCC_ Charge11 and IVCC_ Charge31. A very small constant current source (IVCC_Charge1) is charged to the VCC capacitor till VCC reach VCC_SCP to protect the controller from VCC pin short to ground during the start up. After this, the second step constant current source (IVCC_Charge3) is provided to charge the VCC capacitor further, until the VCC voltage exceeds the turned-on threshold VVCC_ON. As shown in the time phase I in Figure 5, the VCC voltage increase almost linearly with two steps. VVCC II I VVCC_ON III VVCC_OFF tA tB VVCC_SCP t IVCC IVCC_Normal t 0 IVCC_Charge1 IVCC_Charge2/3 -IVCC Figure 5 t1 t2 VCC voltage and current at startup The time taking for the VCC pre-charging can then be approximately calculated as: 1 = A + B = _ (_ - _ ) + _1 _3 (1) When the VCC voltage exceeds the VCC turn on threshold VVCC_ON at time t1, the IC begins to operate with soft-start. Due to power consumption of the IC and the fact that there is still no energy from the auxiliary winding to charge the VCC capacitor before the output voltage is built up, the VCC voltage drops (Phase II). Once the output voltage rises close to regulation, the auxiliary winding starts to charge the VCC capacitor from the time t2 onward and delivering the IVCC_ Normal2 to the CoolSETTM. The VCC then will reach a constant value depending on output load. 1 2 IVCC_ Charge1/2/3 is charging current from the controller to VCC capacitor during start up IVCC_ Normal is supply current from VCC capacitor or auxiliary winding to the CoolSETTM during normal operation Datasheet 8 of 42 V 2.2 2018-03-02 Fixed Frequency 700 V/800 V CoolSETTM - in DSO-12 Package Functional description 3.2 Soft-start As shown in Figure 6, the IC begins to operate with a soft-start at time ton. The switching stresses on the power MOSFET, diode and transformer are minimized during soft-start. The soft-start implemented in ICE5xRxxxxAG is a digital time-based function. The preset soft-start time is tSS (12 ms) with 4 steps. If not limited by other functions, the peak voltage on CS pin will increase step by step from 0.3 V to VCS_N (0.8 V) finally. The normal feedback loop will take over the control when the output voltage reaches its regulated value. Figure 6 Maximum current sense voltage during soft start 3.3 Normal operation The PWM controller during normal operation consists of a digital signal processing circuit including regulation control and an analog circuit including a current measurement unit and a comparator. Details about the full operation of the CoolSETTM in normal operation are illustrated in the following paragraphs. 3.3.1 PWM operation and peak current mode control 3.3.1.1 Switch-on determination The power MOSFET turn-on is synchronized with the internal oscillator with a switching frequency fSW that corresponds to the voltage level VFB (see Figure 8). 3.3.1.2 Switch-off determination In peak current mode control, the PWM comparator monitors voltage V1 (see Figure 4) which is the representation of the instantaneous current of the power MOSFET. When V1 exceeds VFB, the PWM comparator sends a signal to switch off the GATE of the power MOSFET. Therefore, the peak current of the power MOSFET is controlled by the feedback voltage VFB (see Figure 7). At switch on transient of the power MOSFET, a voltage spike across RCS can cause V1 to increase and exceed VFB. To avoid a false switch off, the IC has a blanking time tCS_LEB before detecting the voltage across RCS to mask the voltage spike. Therefore, the minimum turn on time of the power MOSFET is tCS_LEB. For some reason that the voltage level at V1 takes long time to exceed VFB, the IC has implemented a maximum duty cycle control to force the power MOSFET to switch off when DMAX = 0.75 is reached. Datasheet 9 of 42 V 2.2 2018-03-02 Fixed Frequency 700 V/800 V CoolSETTM - in DSO-12 Package Functional description Figure 7 Pulse width modulation 3.3.2 Current sense The power MOSFET current generates a voltage VCS across the current sense resistor RCS connected between the CS pin and the GND pin. VCS is amplified with gain GPWM, then, added with an offset VPWM to become V1 as described below in below equation 3. CS = D x CS (2) 1 = CS PWM + PWM (3) where, VCS : CS pin voltage ID : power MOSFET current RCS : resistance of the current sense resistor V1 : voltage level compared to VFB as described in section 3.3.1.2 GPWM : PWM-OP gain VPWM : offset for voltage ramp Datasheet 10 of 42 V 2.2 2018-03-02 Fixed Frequency 700 V/800 V CoolSETTM - in DSO-12 Package Functional description 3.3.3 Frequency reduction Frequency reduction is implemented in ICE5xRxxxxAG to achieve a better efficiency during the light load. At light load, the reduced switching frequency FSW improves efficiency by reducing the switching loses. When load decreases, VFB decreases as well. FSW is dependent on the VFB as shown in Figure 8. Therefore, FSW decreases as the load decreases. Typically, FSW at high load is 100 kHz/ 125 kHz and starts to decrease at VFB = 1.7V. There is no further frequency reduction once it reached the fOSCx_MIN even the load is further reduced. fSW(VFB) VCS (VFB) Vcs VCS_N 0.80 V Fsw fOSC2 / fOSC4 125 kHz / 100 kHz fOSC2_ABM / fOSC4_ABM 103 kHz / 83 kHz fOSC2_MIN / fOSC4_MIN 53 kHz / 43 kHz BM No B M BM VCS_BHP / VCS_BLP 0.27 V /0.22 V No B M 0.5 V VFB_EBxP 0.93 / 1.03 V Figure 8 Frequency reduction curve 3.3.4 Slope compensation 1.35 V 1.7 V VFB_OLP 2.73 V VFB ICE5xRxxxxAG can operate at Continuous Conduction Mode (CCM). At CCM operation, duty cycle greater than 50% may generate a sub-harmonic oscillation. To avoid the sub-harmonic oscillation, slope compensation is added to VCS pin when the gate of the power MOSFET is turned on for more than 40% of the switching cycle period. The relationship between VFB and the VCS for CCM operation is described in below equation 4: FB = CS PWM + PWM + COMP (ON - 40% PERIOD ) where, TON MCOMP (4) : gate turn on time of the power MOSFET : slope compensation rate TPERIOD : switching cycle period Slope compensation circuit is disabled and no slope compensation is added into the VCS pin during active burst mode to save the power consumption. Datasheet 11 of 42 V 2.2 2018-03-02 Fixed Frequency 700 V/800 V CoolSETTM - in DSO-12 Package Functional description 3.3.5 Oscillator and frequency jittering The oscillator generates a frequency of 100 kHz/ 125 kHz with frequency jittering of 4% at a jittering period of TJITTER (4 ms). The frequency jittering helps to reduce conducted EMI. A capacitor, a current source and current sink which determine the frequency are integrated. The charging and discharging current of the implemented oscillator capacitor are internally trimmed in order to achieve a highly accurate switching frequency. Once the soft-start period is over and when the IC goes into normal operating mode, the frequency jittering is enabled. There is also frequency jittering during frequency reduction. 3.3.6 Modulated gate drive The drive-stage is optimized for EMI consideration. The switch on speed is slowed down before it reaches the CoolMOSTM turn on threshold. That is a slope control of the rising edge at the output of driver (see Figure 9). Thus the leading switch spike during turn on is minimized. Figure 9 Gate rising waveform 3.4 Peak current limitation There is a cycle by cycle peak current limitation realized by the current limit comparator to provide primary over-current protection. The primary current generates a voltage VCS across the current sense resistor RCS connected between the CS pin and the GND pin. If the voltage VCS exceeds an internal voltage limit VCS_N, the comparator immediately turns off the gate drive. The primary peak current IPEAK_PRI can be calculated as below: PEAK_PRI = CS_NCS (5) To avoid mistriggering caused by MOSFET switch on transient voltage spikes, a leading edge blanking time (tCS_LEB) is integrated in the current sensing path. 3.4.1 Propagation delay compensation In case of overcurrent detection, there is always a propagation delay from sensing the VCS to switching the power MOSFET off. An overshoot on the peak current Ipeak caused by the delay depends on the ratio of dI/dt of the primary current (see Figure 10). Datasheet 12 of 42 V 2.2 2018-03-02 Fixed Frequency 700 V/800 V CoolSETTM - in DSO-12 Package Functional description Figure 10 Current limiting The overshoot of Signal2 is larger than Signal1 due to the steeper rising waveform. This change in the slope is depending on the AC input voltage. Propagation delay compensation is integrated to reduce the overshoot due to dI/dt of the rising primary current. Thus the propagation delay time between exceeding the current sense threshold VCS_N and the switching off of the power MOSFET is compensated over wide bus voltage range. Current limiting becomes more accurate which will result in a minimum difference of overload protection triggering power between low and high AC line input voltage. Under CCM operation, the same VCS do not result in the same power. In order to achieve a close overload triggering level for CCM, ICE5xRxxxxAG has implemented a 2 compensation curve as shown Figure 11. One of the curve is used for TON greater than 0.40 duty cycle and the other is for lower than 0.40 duty cycle. Figure 11 Dynamic voltage threshold VCS_N Similarly, the same concept of propagation delay compensation is also implemented in ABM with reduced level. With this implementation, the entry and exit burst mode power can be close between low and high AC line input voltage. Datasheet 13 of 42 V 2.2 2018-03-02 Fixed Frequency 700 V/800 V CoolSETTM - in DSO-12 Package Functional description 3.5 Active Burst Mode (ABM) with selectable power level At light load condition, the IC enters ABM operation to minimize the power consumption. Details about ABM operation are explained in the following paragraphs. 3.5.1 Entering ABM operation The sytem will enter into ABM operation when two conditions below are met: the FB voltage is lower than the threshold of VFB_EBLP/VFB_EBHP depending on burst configuration option setup and a certain blanking time tFB_BEB Once all of these conditions are fulfilled, the ABM flip-flop is set and the controller enters ABM operation. This multi-condition determination for entering ABM operation prevents mis-triggering of entering ABM operation, so that the controller enters ABM operation only when the output power is really low. 3.5.2 During ABM operation After entering ABM, the PWM section will be inactive making the VOUT start todecrease. As the VOUT decreases, VFB rises. Once VFB exceeded VFB_BOn, the internal circuit is again activated by the internal bias to start with the switching. If the PWM is still operating and the output load is still low, VOUT increases and VFB signal starts to decrease. When VFB reaches the low threshold VFB_BOff, the internal bias is reset again and the PWM section is disabled with no switching until VFB increases back to exceed VFB_BOn threshold. In ABM, VFB is like a sawtooth waveform swinging between VFB_BOff and VFB_BOn shown in Figure 12. During ABM, the switching frequency fOSCx_ABM is 83 kHz for 100 kHz version and 103 kHz for 125 kHz version IC. The peak current IPEAK_ABMof the power MOSFET is defined by: PEAK_ABM = CS_BxPCS (6) where VCS_BxP is the peak current limitation in ABM 3.5.3 Leaving ABM operation The FB voltage immediately increases if there is a sudden increase in the output load. When VFB exceeds VFB_LB, it will leave ABM and the peak current limitation trhreshold voltage will return back to VCS_N immediately. Datasheet 14 of 42 V 2.2 2018-03-02 Fixed Frequency 700 V/800 V CoolSETTM - in DSO-12 Package Functional description VFB Entering Active Burst Mode VFB_LB Leaving Active Burst Mode VFB_BOn VFB_BOff VFB_EBHP/VFB_EBLP Blanking Window (tFB_BEB) t VCS VCS_N Current limit level during Active Burst Mode VCS_BHP/VCS_BLP t VVCC VVCC_off t VO Max. Ripple < 1% t Burst Mode Operation Figure 12 Datasheet Signals in Active Burst Mode 15 of 42 V 2.2 2018-03-02 Fixed Frequency 700 V/800 V CoolSETTM - in DSO-12 Package Functional description 3.5.4 ABM configuration The burst mode entry level can be selected by changing the different resistance RSel at FB pin. There are 3 configuration options depending on RSel which corresponds to the options of no ABM (Option 1), low range of ABM power (Option 2) and high range of ABM power (Option 3). The table below shows the control logic for the entry and exit level with the FB voltage. Table 3 ABM configuration option setup Entry level Exit level VFB_EBxP VFB_LB - No ABM No ABM VFB_P_BIAS1 VFB_P_BIAS2 0.27V 1.03 V 2.73 V Option RSel VFB VCS_BxP 1 <470 k VFB < VFB_P_BIAS1 2 720 k ~ 790 k 3(Default) >1210 k During IC first startup, the controller preset the ABM selection to Option 3, the FB resistor (RFB) is turned off by internal switch S2 (see Figure 13)and a current source Isel is turned on instead.From VCC= 4.44 V to VCC on threshold, the FB pin will start to charge resistor RSel with current ISel to a certain voltage level. When VCC reaches VCC on threshold, the FB voltage is sensed. The burst mode option is then chosen according to the FB voltage level. After finishing the selection, any change on the FB level will not change the burst mode option and the current source (Isel) is turned off while the FB resistor (RFB) is connected back to the circuit (Figure 13). Figure 13 ABM detect and adjust 3.6 Non-isolated/isolated configuration ICE5xRxxxxAG has a VERR Pin, which is connected to the input of an integrated error amplifier to support nonisolated flyback application (see Figure 2). When VCC is charging and before reaching the VCC on threshold, a current source IERR_P_BIAS from VERR pin together with RF1 and RF2 will generate a voltage across it. If VERR voltage is more than VERR_P_BIAS (0.2 V), non-isolated configuration is selected, otherwise, isolated configuration is selected. In isolated configuration, the error amplifier output is disconnected from the FB pin. In case of non-isolated configuration, the voltage divider RF1 and RF2 is used to sense the output voltage and compared with the internal reference voltage VERR_REF. The difference between the sensed voltage and the reference voltage is converted as an output current by the error amplifier. The output current will charge/discharge the resistor and capacitor network connected at the FB pin for the loop compensation. Datasheet 16 of 42 V 2.2 2018-03-02 Fixed Frequency 700 V/800 V CoolSETTM - in DSO-12 Package Functional description 3.7 Protection functions The ICE5xRxxxxAG provides numerous protection functions which considerably improve the power supply system robustness, safety and reliability. The following table summarizes these protection functions and the corresponding protection mode whether as a non switch auto restart, auto restart or odd skip auto restart mode. Refer to Figure 14, Figure 15 and Figure 16 for the waveform illustration of protection modes. Table 4 Protection functions Protection Functions Normal Mode Burst Mode Protection Mode Burst ON Burst OFF Line over voltage Non switch auto restart VCC over voltage NA1 Odd skip auto restart VCC under voltage Auto restart Overload/ open loop NA1 NA1 Odd skip auto restart Over temperature Non switch auto restart CS short to GND NA1 Odd skip auto restart VCC short to GND No startup 3.7.1 Line over voltage The AC Line Over Voltage Protection (LOVP) is detected by sensing bus capacitor voltage through VIN pin via voltage divider resistors, Rl1 and Rl2 (Figure 1). Once VVIN voltage is higher than the line over voltage threshold (VVIN_LOVP), the controller enters into protection mode until VVIN is lower than VVIN_LOVP. This protection can be disabled by connecting VIN pin to GND. 3.7.2 VCC over/under voltage During operation, the VCC voltage is continuously monitored. If VCC is either below VVCC_OFF for 50 s (tVCC_OFF_B) or above VVCC_OVP for 55 s (tVCC_OVP_B), the power MOSFET is kept switch off. After the VCC voltage falls below the threshold VVCCoff, the new start up sequence is activated. The VCC capacitor is then charged up. Once the voltage exceeds the threshold VVCC_ON, the IC begins to operate with a new soft-start. 3.7.3 Overload/ open loop In case of open control loop or output overload, the FB voltage will be pulled up. When VFB exceeds VFB_OLP after a blanking time of tFB_OLP_B, the IC enters odd skip auto restart mode. The blanking time enables the converter to provide a peak power in case the increase in VFB is due to a sudden load increase. 3.7.4 Over temperature If the junction temperature of controller exceeds Tjcon_OTP, the IC enters into Over Temperature Protection (OTP) auto restart mode. The IC has also implemented with a 40 C hysteresis. That means the IC can only be recovered from OTP when the controller junction temperature is dropped 40 C lower than the over temperature trigger point. 1 Not Applicable Datasheet 17 of 42 V 2.2 2018-03-02 Fixed Frequency 700 V/800 V CoolSETTM - in DSO-12 Package Functional description 3.7.5 CS short to GND If the voltage at the current sense pin is lower than the preset threshold VCS_STG with certain blanking time tCS_STG_B for three consecutive pulses during on-time of the power switch, the IC enters CS short to GND protection. 3.7.6 VCC short to GND To limit the power dissipation of the startup circuit at VCC short to GND condition, the VCC charging current is limited to a minimum level of IVCC_ Charge1. With such low current, the power loss of the IC is limited to prevent overheating. 3.7.7 Protection modes All the protections are in auto restart mode with a new soft start sequence. The three auto restart modes are illustrated in the following figures. Fault detected VVCC Fault released Start up and detect at every charging cycle Switching start at the following restartt cycle VCC_ON VCC_OFF VCS t No switching t Figure 14 Datasheet Non switch auto restart mode 18 of 42 V 2.2 2018-03-02 Fixed Frequency 700 V/800 V CoolSETTM - in DSO-12 Package Functional description Fault detected Fault released Start up and detect at every charging cycle VVCC Switching start at the t cycle following restart VCC_ON VCC_OFF VCS t t Figure 15 Auto restart mode Fault detected Fault released Start up and detect at every even charging cycle VVCC No detect No detect Switching start at the following event restart cycle VCC_ON VCC_OFF VCS t t Figure 16 Datasheet Odd skip auto restart 19 of 42 V 2.2 2018-03-02 Fixed Frequency 700 V/800 V CoolSETTM - in DSO-12 Package Electrical characteristics 4 Electrical characteristics Attention: All voltages are measured with respect to ground (Pin 12). The voltage levels are valid if other ratings are not violated. 4.1 Absolute maximum ratings Attention: Stresses above the maximum values listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Maximum ratings are absolute ratings; exceeding any one of these values may cause irreversible damage to the integrated circuit. For the same reason, make sure that any capacitor that will be connected to pin 11 (VCC) is discharged before assembling the application circuit. Ta=25 C unless otherwise specified. Table 5 Absolute maximum ratings Parameter Symbol Limit Values Min. 1 2 Drain Voltage ICE5xRxx70AG ICE5xRxx80AG VDRAIN Pulse drain current ICE5AR4770AG ICE5GR4780AG ICE5GR2280AG ICE5GR1680AG ICE5AR0680AG ID,Pulse Avalanche energy, repetitive, tAR limited by max. TJ=150 C and TJ,Start = 25 C ICE5AR4770AG ICE5GR4780AG ICE5GR2280AG ICE5GR1680AG ICE5AR0680AG EAR Avalanche current, repetitive,tAR limited by max. TJ=150 C and TJ,Start = 25 C ICE5AR4770AG ICE5GR4780AG ICE5GR2280AG ICE5GR1680AG ICE5AR0680AG IAR VCC Supply Voltage GATE Voltage Unit Note / Test Condition Max. V - 700 800 - 2.2 2.61 5.82 5.82 5.82 Tj = 25 C A 1 mJ - 0.02 0.02 0.05 0.07 0.22 ID=0.14 A, VDD=50 V ID=0.20 A, VDD=50 V ID=0.40 A, VDD=50 V ID=0.60 A, VDD=50 V ID=1.80 A, VDD=50 V A - 0.14 0.20 0.40 0.60 1.80 VCC -0.3 27.0 V VGATE -0.3 27.0 V Pulse width tP limited by Tj,max Pulse width tP = 20 s and limited by Tj,max Datasheet 20 of 42 V 2.2 2018-03-02 Fixed Frequency 700 V/800 V CoolSETTM - in DSO-12 Package Electrical characteristics FB Voltage VFB -0.3 3.6 V VERR Voltage VERR -0.3 3.6 V CS Voltage VCS -0.3 3.6 V VIN Voltage VIN -0.3 3.6 V -10.0 10.0 mA Except DRAIN and CS pin According to EIA/JESD22 Maximum DC current on any pin ESD robustness HBM VESD_HBM - 2000 V ESD robustness CDM VESD_CDM - 500 V TJ -40 150 C Storage Temperature TSTORE -55 150 C Thermal Resistance (Junction- Ambient) ICE5AR4770AG ICE5GR4780AG ICE5GR2280AG ICE5GR1680AG ICE5AR0680AG RthJA Junction temperature range K/W - 104 105 98 95 94 Controller & CoolMOS Setup according to the JEDEC standard JESD51 and using minimum drain pin copper area in a 2 oz copper single sided PCB 4.2 Operating range Note: Within the operating range, the IC operates as described in the functional description. Table 6 Operating range Parameter Symbol VCC Supply Voltage Junction Temperature of controller Junction Temperature of CoolMOS Limit Values Unit Remark Min. Max. VVCC VVCC_OFF VVCC_OVP TjCon_op -40 TjCon_OTP C TjCoolMOS_op -40 150 C Max value limited due to OTP of controller chip 4.3 Operating conditions Note: The electrical characteristics involve the spread of values within the specified supply voltage and junction temperature range TJ from - 40 C to 125 C. Typical values represent the median values, which are related to 25 C. If not otherwise stated, a supply voltage of VCC = 18 V is assumed. Table 7 Operating conditions Parameter VCC Charge Current Current Consumption, Startup Current Datasheet Symbol Limit Values Unit Note / Test Condition Min. Typ. Max. IVCC_Charge1 -0.35 -0.20 -0.09 mA VVCC=0 V, RStartUp=50 M and VDRAIN=90 V IVCC_Charge2 - -3.2 - mA VVCC=3 V, RStartUp=50 M and VDRAIN=90 V IVCC_Charge3 -5 -3 -1 mA VVCC=15 V, RStartUp=50 M and VDRAIN=90 V IVCC_Startup - 0.25 - mA VVCC=15 V 21 of 42 V 2.2 2018-03-02 Fixed Frequency 700 V/800 V CoolSETTM - in DSO-12 Package Electrical characteristics Current Consumption, Normal IVCC_Normal - 0.9 - mA Current Consumption, Auto Restart IVCC_AR - 410 - A Current Consumption, Burst Mode - Isolated IVCC_Burst - 0.54 - mA - 0.61 - mA Mode_ISO Current Consumption, Burst Mode - Non-Isolated IVCC_Burst Mode_NISO VCC Turn-on Threshold Voltage VVCC_ON 15.3 16.0 16.5 V VCC Turn-off Threshold Voltage VVCC_OFF 9.4 10.0 10.4 V VCC Short Circuit Protection VVCC_SCP - 1.1 1.9 V VCC Turn-off blanking tVCC_OFF_B - 50 - s 4.4 Internal voltage reference Table 8 Internal voltage reference Parameter Symbol Internal Reference Voltage 4.5 PWM section Table 9 PWM section Parameter IFB=0 A (No gate switching) Limit Values Min. Typ. Max. 3.20 3.30 3.39 VREF Symbol Limit Values Unit Note / Test Condition V Measured at pin FB IFB=0 A Unit Note / Test Condition Min. Typ. Max. fOSC1 117 125 133 kHz fOSC2 fOSC3 119 92 125 100 131 108 kHz kHz Tj = 25 C fOSC4 fOSC2_ABM 94 91 100 103 106 114 kHz kHz Tj = 25 C Tj = 25 C fOSC4_ABM 71 83 94 kHz Tj = 25 C fOSC2_MIN 46 53 61 kHz Tj = 25 C fOSC4_MIN 36 43 51 kHz Tj = 25 C FJITTER - +/- 4 - % Tj = 25 C Frequency Jittering period TJITTER - 4 - ms Tj = 25 C Maximum Duty Cycle DMAX 70 75 80 % Feedback Pull-Up Resistor PWM-OP Gain RFB GPWM 11 1.91 15 2.03 20 2.16 k Offset for Voltage Ramp VPWM 0.42 0.50 0.58 V Slope Compensation rate - 125 kHz MCOMP 52.5 61.0 68.0 mV/s Fixed Oscillator Frequency - 125 kHz Fixed Oscillator Frequency - 100 kHz Fixed Oscillator Frequency - 125 kHz (Active Burst Mode) Fixed Oscillator Frequency - 100 kHz (Active Burst Mode) Fixed Oscillator Frequency - 125 kHz (Minimum Fsw) Fixed Oscillator Frequency - 100 kHz (Minimum Fsw) Frequency Jittering Range Datasheet 22 of 42 VCS=0 V V 2.2 2018-03-02 Fixed Frequency 700 V/800 V CoolSETTM - in DSO-12 Package Electrical characteristics Slope Compensation rate 100 kHz 4.6 Error amplifier Table 10 Error amplifier Parameter 41 50 Symbol 58 mV/s Values Unit Min. Typ. Max. Transconductance GERR_M 2.14 2.80 3.44 mA/V Transconductance - Burst Mode GERR_BM 6.9 9.2 11.6 mA/V IERR_SOURCE 85 150 223 A Error Amplifier Sink Current IERR_SINK 85 150 223 A Error Amplifier Reference Voltage VERR_REF 1.76 1.80 1.84 V Error Amplifier Output Dynamic Range of Transconductance VERR_DYN 0.05 - 3.15 V Error Amplifier Mode Bias Current IERR_P_BIAS 9.5 14.0 18.5 A Error Amplifier Mode Threshold VERR_P_BIAS 0.16 0.20 0.24 V Error Amplifier Source Current 4.7 Current sense Table 11 Current sense Parameter Symbol Limit Values Min. Typ. Max. VCS_N 0.72 0.80 0.88 V Peak current limitation in normal operation, 15% of TON VCS_N15 0.74 0.79 0.84 V Leading Edge Blanking time tCS_LEB 70 220 365 ns Peak Current Limitation in Active Burst Mode - High Power VCS_BHP 0.23 0.27 0.31 V Peak Current Limitation in Active Burst Mode - Low Power VCS_BLP 0.18 0.22 0.26 V Soft start Table 12 Soft start Parameter Soft-Start time Symbol tSS Soft-start time step tSS_S CS peak voltage at first step of soft start VSS11 1 Vcs=0 V Note / Test Condition Unit Note / Test Condition Peak current limitation in normal operation 4.8 1 MCOMP Limit Values dvsense/dt = 0.41V/ s Unit Note / Test Condition Min. Typ. Max. 7.3 - 12.0 ms 3 - - 0.30 - V ms CS peak voltage The parameter is not subjected to production test - verified by design/characterization Datasheet 23 of 42 V 2.2 2018-03-02 Fixed Frequency 700 V/800 V CoolSETTM - in DSO-12 Package Electrical characteristics Step increment of CS peak voltage in soft start VSS_S1 4.9 Active Burst Mode Table 13 Active Burst Mode Parameter 0.15 Symbol - V Limit Values CS peak voltage Unit Note / Test Condition Charging current to select burst mode Isel Min. 2.5 Burst mode selection reference voltage Threshold VFB_P_BIAS1 1.65 1.73 1.80 V Burst mode selection reference voltage Threshold VFB_P_BIAS2 2.76 2.89 3.01 V Feedback voltage for entering ABM for high power VFB_EBHP 0.98 1.03 1.08 V Feedback voltage for entering ABM for low power VFB_EBLP 0.88 0.93 0.98 V Blanking time for entering Active Burst Mode Feedback voltage for leaving Active Burst Mode tFB_BEB - 36 - ms VFB_LB 2.63 2.73 2.83 V Feedback voltage for burst-on - Isolated Case VFB_Bon_ISO 2.26 2.35 2.45 V Feedback voltage for burst-off - Isolated Case VFB_BOff_ISO 1.88 2.00 2.05 V Feedback voltage for burst-on - Non-Isolated Case VFB_Bon_NISO 1.88 1.95 2.05 V Feedback voltage for burst-off - Non-Isolated Case VFB_BOff_NISO 1.50 1.55 1.64 V 4.10 Line over voltage protection Table 14 Line OVP 1 - Typ. 3.0 Max. 3.5 A Parameter Symbol Limit Values Min. Typ. Max. Unit Note / Test Condition Line Over Voltage threshold VVIN_LOVP 2.75 2.85 2.95 V Line Over Voltage Blanking tVIN_LOVP_B - 250 - s The parameter is not subjected to production test - verified by design/characterization Datasheet 24 of 42 V 2.2 2018-03-02 Fixed Frequency 700 V/800 V CoolSETTM - in DSO-12 Package Electrical characteristics 4.11 VCC over voltage protection Table 15 VCC over voltage protection Parameter Symbol VCC Over Voltage threshold VCC Over Voltage blanking VVCC_OVP tVCC_OVP_B 4.12 Overload protection Table 16 Overload protection Parameter Min. 24.0 - Symbol Over Load Detection threshold for OLP protection at FB pin VFB_OLP Over Load Protection Blanking Time tFB_OLP_B 30 Thermal protection Table 17 Thermal protection Parameter Symbol Over temperature protection Tjcon_OTP Over temperature Hysteresis Over temperature Blanking Time TjHYS_OTP Tjcon_OTP_B 1 4.14 CS short to GND protection Table 18 CS short to GND protection Parameter Typ. 25.5 55 Unit Note / Test Condition Max. 27.0 - Limit Values Min. 2.63 4.13 V s Unit Note / Test Condition Typ. 2.73 Max. 2.83 V 54 - ms Limit Values Unit Note / Test Condition Min. 129 Typ. 140 Max. 150 C - 40 50 - C s Symbol Limit Values Junction temperature of the controller chip (not the CoolMOSTM chip) Unit Note / Test Condition CS Short to Gnd Protection VCS_STG Min. 0.06 CS Short to Gnd Consecutive Trigger PCS_STG - 3 - cycle tCS_STG_SAM tPERIOD * 0.36 tPERIOD * 0.4 tPERIOD * 0.44 s CS Short to Gnd Sample period 1 Limit Values Typ. 0.10 Max. 0.15 V The parameter is not subjected to production test - verified by design/characterization Datasheet 25 of 42 V 2.2 2018-03-02 Fixed Frequency 700 V/800 V CoolSETTM - in DSO-12 Package Electrical characteristics 4.15 CoolMOSTM section Table 19 ICE5xRxxxxAG Parameter Symbol Limit Values Min. Drain Source Breakdown Voltage ICE5xRxx70AG ICE5xRxx80AG Drain Source On-Resistance (inclusive of low side MOSFET) ICE5AR4770AG V 700 800 - - ICE5GR1680AG ICE5AR0680AG Effective output capacitance, energy related1 ICE5AR4770AG ICE5GR4780AG ICE5GR2280AG ICE5GR1680AG ICE5AR0680AG Co(er) Rise Time Fall Time Tj = 25C - RDSon ICE5GR2280AG 2 Max. V(BR)DSS ICE5GR4780AG 1 Typ. Unit Note / Test Condition 4.73 8.731 4.13 8.691 2.13 4.311 1.53 3.011 0.71 1.271 5.18 4.85 2.35 1.75 0.80 - Tj = 25C Tj=125C at ID =0.4A Tj = 25C Tj=125C at ID =0.4A Tj = 25C Tj=125C at ID =1A Tj = 25C Tj=125C at ID =1.4A Tj = 25C Tj=125C at ID =2A pF - 3.4 3 7 8 24 - VGS=0V, VDS=0~480V VGS=0V, VDS=0~500V VGS=0V, VDS=0~500V VGS=0V, VDS=0~500V VGS=0V, VDS=0~500V trise2 - 30 - ns tfall2 - 30 - ns The parameter is not subjected to production test - verified by design/characterization Measured in a typical flyback converter application Datasheet 26 of 42 V 2.2 2018-03-02 Fixed Frequency 700 V/800 V CoolSETTM - in DSO-12 Package CoolMOSTM performance characteristics 5 CoolMOSTM performance characteristics Figure 17 Safe Operating Area (SOA) curve for ICE5AR4770AG Figure 18 Safe Operating Area (SOA) curve for ICE5GR4780AG Datasheet 27 of 42 V 2.2 2018-03-02 Fixed Frequency 700 V/800 V CoolSETTM - in DSO-12 Package CoolMOSTM performance characteristics Figure 19 Safe Operating Area (SOA) curve for ICE5GR2280AG Figure 20 Safe Operating Area (SOA) curve for ICE5GR1680AG Datasheet 28 of 42 V 2.2 2018-03-02 Fixed Frequency 700 V/800 V CoolSETTM - in DSO-12 Package CoolMOSTM performance characteristics Figure 21 Safe Operating Area (SOA) curve for ICE5AR0680AG Figure 22 Power dissipation of ICE5AR4770AG; Ptot=f(Ta), (Maximum ratings as given in section 4.1 must not be exceeded) Datasheet 29 of 42 V 2.2 2018-03-02 Fixed Frequency 700 V/800 V CoolSETTM - in DSO-12 Package CoolMOSTM performance characteristics Figure 23 Power dissipation of ICE5GR4780AG; Ptot=f(Ta), (Maximum ratings as given in section 4.1 must not be exceeded) Figure 24 Power dissipation of ICE5GR2280AG; Ptot=f(Ta), (Maximum ratings as given in section 4.1 must not be exceeded) Datasheet 30 of 42 V 2.2 2018-03-02 Fixed Frequency 700 V/800 V CoolSETTM - in DSO-12 Package CoolMOSTM performance characteristics Figure 25 Power dissipation of ICE5GR1680AG; Ptot=f(Ta), (Maximum ratings as given in section 4.1 must not be exceeded) Figure 26 Power dissipation of ICE5AR0680AG; Ptot=f(Ta), (Maximum ratings as given in section 4.1 must not be exceeded) Datasheet 31 of 42 V 2.2 2018-03-02 Fixed Frequency 700 V/800 V CoolSETTM - in DSO-12 Package CoolMOSTM performance characteristics Figure 27 Drain-source breakdown voltage ICE5xRxx70AG; VBR(DSS)=f(TJ), ID=1 mA Figure 28 Drain-source breakdown voltage ICE5xRxx80AG; VBR(DSS)=f(TJ), ID=1 mA Datasheet 32 of 42 V 2.2 2018-03-02 Fixed Frequency 700 V/800 V CoolSETTM - in DSO-12 Package CoolMOSTM performance characteristics Figure 29 Typical CoolMOSTM capacitances of ICE5AR4770AG (C=f(VDS);VGS=0 V; f=1 MHz) Figure 30 Typical CoolMOSTM capacitances of ICE5GR4780AG (C=f(VDS);VGS=0 V; f=250 kHz) Datasheet 33 of 42 V 2.2 2018-03-02 Fixed Frequency 700 V/800 V CoolSETTM - in DSO-12 Package CoolMOSTM performance characteristics Figure 31 Typical CoolMOSTM capacitances of ICE5GR2280AG (C=f(VDS);VGS=0 V; f=250 kHz) Figure 32 Typical CoolMOSTM capacitances of ICE5GR1680AG (C=f(VDS);VGS=0 V; f=250 kHz) Datasheet 34 of 42 V 2.2 2018-03-02 Fixed Frequency 700 V/800 V CoolSETTM - in DSO-12 Package CoolMOSTM performance characteristics Figure 33 Datasheet Typical CoolMOSTM capacitances of ICE5AR0680AG (C=f(VDS);VGS=0 V; f=250 kHz) 35 of 42 V 2.2 2018-03-02 Fixed Frequency 700 V/800 V CoolSETTM - in DSO-12 Package Output power curve 6 Output power curve The calculated output power curves versus ambient temperature are shown below. The curves are derived based on a typical DCM/CCM flyback in an open frame design setting the maximum TJ of the integrated CoolMOSTM at 125 C, using minimum drain pin copper area in a 2 oz copper single sided PCB and steady state operation only (no design margins for abnormal operation modes are included). The output power figure is for selection purpose only. The actual power can vary depending on a particular design. In a power supply system, appropriate thermal design margins must be considered to make sure that the operation of the device is within the maximum ratings given in section 4.1. Figure 34 Datasheet Output power curve of ICE5AR4770AG 36 of 42 V 2.2 2018-03-02 Fixed Frequency 700 V/800 V CoolSETTM - in DSO-12 Package Output power curve Figure 35 Output power curve of ICE5GR4780AG Figure 36 Output power curve of ICE5GR2280AG Datasheet 37 of 42 V 2.2 2018-03-02 Fixed Frequency 700 V/800 V CoolSETTM - in DSO-12 Package Output power curve Figure 37 Output power curve of ICE5GR1680AG Figure 38 Output power curve of ICE5AR0680AG Datasheet 38 of 42 V 2.2 2018-03-02 Fixed Frequency 700 V/800 V CoolSETTM - in DSO-12 Package Outline dimension 7 Outline dimension Figure 39 PG-DSO-12 Datasheet 39 of 42 V 2.2 2018-03-02 Fixed Frequency 700 V/800 V CoolSETTM - in DSO-12 Package Marking 8 Marking Figure 40 Marking of PG-DSO-12 Datasheet 40 of 42 V 2.2 2018-03-02 Fixed Frequency 700 V/800 V CoolSETTM - in DSO-12 Package Revision history Revision history Document version Date of release Description of changes V 2.0 21 Nov 2017 First release V 2.1 27 Feb 2018 Page 1 Product validation text content revised V 2.2 2 Mar 2018 Page 21, Table 5 The symbol of parameter VIN voltage changed from VCS to VIN Datasheet 41 of 42 V 2.2 2018-03-02 Trademarks All referenced product or service names and trademarks are the property of their respective owners. Edition 2018-03-02 Published by Infineon Technologies AG 81726 Munich, Germany (c) 2018 Infineon Technologies AG. All Rights Reserved. Do you have a question about this document? Email: erratum@infineon.com Document reference ICE5xRxxxxAG IMPORTANT NOTICE The information contained in this application note is given as a hint for the implementation of the product only and shall in no event be regarded as a description or warranty of a certain functionality, condition or quality of the product. Before implementation of the product, the recipient of this application note must verify any function and other technical information given herein in the real application. Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind (including without limitation warranties of non-infringement of intellectual property rights of any third party) with respect to any and all information given in this application note. The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application. For further information on the product, technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies office (www.infineon.com). WARNINGS Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office. Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.