HIGH-SPEED 4K x 8 DUAL-PORT STATIC SRAM Features High-speed access - Military: 25/35/45/55/70ns (max.) - Industrial: 25/35/55ns (max.) - Commercial: 20/25/35/45/55/70ns (max.) Low-power operation - IDT7134SA Active: 700mW (typ.) Standby: 5mW (typ.) - IDT7134LA Active: 700mW (typ.) Standby: 1mW (typ.) IDT7134SA/LA Fully asynchronous operation from either port Battery backup operation--2V data retention (LA only) TTL-compatible; single 5V (10%) power supply Available in 48-pin DIP, LCC, Flatpack and 52-pin PLCC Military product compliant to MIL-PRF-38535 QML Industrial temperature range (-40C to +85C) is available for selected speeds Green parts available, see ordering information Functional Block Diagram R/WL CEL R/WR CER OEL OER I/O CONTROL I/O0L- I/O7L A0L- A11L ADDRESS DECODER I/O CONTROL MEMORY ARRAY I/O0R- I/O7R ADDRESS DECODER A0R- A11R 2720 drw 01 OCTOBER 2008 1 (c)2008 Integrated Device Technology, Inc. DSC-2720/13 IDT7134SA/LA High-Speed 4K x 8 Dual-Port Static SRAM Military, Industrial and Commercial Temperature Ranges Description 7 6 5 4 3 2 A1L A2L A3L A4L A5L A6L A7L A10R N/C A11R R/WR 11 12 OER 45 44 A0R A1R 43 42 A2R A3R IDT7134J J52-1(4) 41 40 A4R A5R A8L A9L 15 16 52-Pin PLCC 39 38 A6R A7R I/O0L 17 18 37 36 A8R A9R 19 20 35 34 21 22 23 24 25 26 27 28 29 30 31 32 33 6 5 4 3 A1L A2L 2 7 1 I/O6R 48 47 46 45 44 43 42 41 A3L 8 9 A4L 10 A5L 11 A6L A7L 12 13 N/C I/O7R 2720 drw 03 A0R 40 A1R A2R 39 IDT7134L48 or F L48-1(4) & F48-1(4) A3R 38 37 A4R 36 A6R 48-Pin LCC/Flatpack Top View(5) 35 A7R A8R A5R I/O2L 31 18 19 20 21 22 23 24 25 26 27 28 29 30 I/O6R I/O4R I/O5R I/O7R I/O3R 32 I/O2R 17 GND I/O0R I/O1R 16 I/O1L I/O7L I/O0L 34 33 I/O6L 14 15 I/O5L A8L A9L I/O3L I/O4L , A10R OER I/O3R I/O4R I/O5R A11R R/WR VCC CER A11L R/WL CEL A0L OEL A10L , INDEX N/C GND Top View(5) 2720 drw 02 2 52 51 50 49 48 47 46 13 14 I/O1L I/O2L I/O3L NOTES: 1. All VCC pins must be connected to the power supply. 2. All GND pins must be connected to the ground supply. 3. P48-1 package body is approximately .55 in x 2.43 in x .18 in. C48-2 package body is approximately .62 in x 2.43 in x .15 in. J52-1 package body is approximately .75 in x .75 in x .17 in. L48-1 package body is approximately .57 in x .57 in x .68 in. F48-1 package body is approxiamtely .75 in x .75 in x .11 in. 4. This package code is used to reference the package diagram. 5. This text does not indicate orientation of actual part-marking. 1 8 9 10 I/O0R I/O1R I/O2R VCC CER R/WR A11R A10R OER A0R A1R A2R A3R A4R A5R A6R A7R A8R A9R I/O7R I/O6R I/O5R I/O4R I/O3R I/O2R I/O1R I/O0R I/O6L I/O7L 1 48 2 47 3 46 4 45 5 44 6 43 7 42 8 IDT7134P or C 41 (4) P48-1 9 40 & 10 39 (4) 11 C48-2 38 12 37 48-Pin Top 13 View 36 (5) 14 35 15 34 16 33 17 32 18 31 19 30 20 29 21 28 22 27 23 26 24 25 I/O4L I/O5L CEL R/WL A11L A10L OEL A0L A1L A2L A3L A4L A5L A6L A7L A8L A9L I/O 0L I/O 1L I/O 2L I/O 3L I/O 4L I/O 5L I/O 6L I/O 7L GND VCC CER INDEX A10L A11L N/C A0L OEL Pin Configurations(1,2,3) R/WL CEL controlled by CE, permits the on-chip circuitry of each port to enter a very low standby power mode. Fabricated using IDT's CMOS high-performance technology, these Dual-Ports typically operate on only 700mW of power. Low-power (LA) versions offer battery backup data retention capability, with each port typically consuming 200W from a 2V battery. The IDT7134 is packaged on either a sidebraze or plastic 48-pin DIP, 48-pin LCC, 52-pin PLCC and 48-pin Flatpack. Military grade product is manufactured in compliance with the latest revision of MILPRF-38535 QML, making it ideally suited to military temperature applications demanding the highest level of performance and reliability. The IDT7134 is a high-speed 4K x 8 Dual-Port Static RAM designed to be used in systems where on-chip hardware port arbitration is not needed. This part lends itself to those systems which cannot tolerate wait states or are designed to be able to externally arbitrate or withstand contention when both sides simultaneously access the same Dual-Port RAM location. The IDT7134 provides two independent ports with separate control, address, and I/O pins that permit independent, asynchronous access for reads or writes to any location in memory. It is the user's responsibility to ensure data integrity when simultaneously accessing the same memory location from both ports. An automatic power down feature, A9R 2720 drw 04 ,, IDT7134SA/LA High-Speed 4K x 8 Dual-Port Static SRAM Military, Industrial and Commercial Temperature Ranges Recommended Operating Temperature and Supply Voltage(1,2) Absolute Maximum Ratings(1) Symbol Commercial & Industrial Military Unit Terminal Voltage with Respect to GND -0.5 to +7.0 -0.5 to +7.0 V TBIAS Temperature Under Bias -55 to +125 -65 to +135 o C TSTG Storage Temperature -65 to +150 -65 to +150 o C PT(3) Power Dissipation 1.5 1.5 W IOUT DC Output Current 50 50 mA V TERM(2) Rating Grade Military Ambient Temperature GND Vcc -55OC to +125OC 0V 5.0V + 10% 0OC to +70OC 0V 5.0V + 10% -40OC to +85OC 0V 5.0V + 10% Commercial Industrial 2720 tbl 03 NOTES: 1. This is the parameter TA. This is the "instant on" case temperature. 2720 tbl 01 NOTES: 1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. 2. VTERM must not exceed Vcc + 10% for more than 25%of the cycle time or 10 ns maximum, and is limited to < 20mA for the period of VTERM > Vcc +10%. 3. VTERM = 5.5V. Recommended DC Operating Conditions Symbol Symbol CIN COUT Parameter Input Capacitance Output Capacitance Conditions(2) Max. Unit V IN = 3dV 11 pF V OUT = 3dV 11 VCC Supply Voltage GND Ground VIH Input High Voltage VIL Capacitance(1) (TA = +25C, f = 1.0MHz) Parameter Min. Typ. Max. Unit 4.5 5.0 5.5 V 0 0 0 V 2.2 ____ 6.0(2) V ____ 0.8 (1) Input Low Voltage -0.5 V 2720 tbl 04 NOTES: 1. VIL (min.) > -1.5V for pulse width less than 10ns. 2. VTERM must not exceed Vcc + 10%. pF 2720 tbl 02 NOTES: 1. This parameter is determined by device characterization but is not production tested. 2. 3dV references the interpolated capacitance when the input and output signals switch from 0V to 3V and from 3V to 0V. DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range (VCC = 5V 10%) 7134SA Symbol Parameter (1) Test Conditions Min. 7134LA Max. Min. Max. Unit 10 ___ 5 A |ILI| Input Leakage Current VCC = 5.5V, VIN = 0V to V CC ___ |ILO | Output Leakage Current CE - VIH, VOUT = 0V to V CC ___ 10 ___ 5 A VOL Output Low Voltage IOL = 6mA ___ 0.4 ___ 0.4 V IOL = 8mA ___ 0.5 ___ 0.5 V IOH = -4mA 2.4 ___ 2.4 ___ V VOH Output High Voltage 2720 tbl 05 NOTES: 1. At Vcc < 2.0V input leakages are undefined. 3 IDT7134SA/LA High-Speed 4K x 8 Dual-Port Static SRAM Military, Industrial and Commercial Temperature Ranges DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range(1,2) (VCC = 5.0V 10%) 7134X20 Com'l Only Symbol ICC ISB1 ISB2 ISB3 ISB4 Parameter Dynamic Operating Current (Both Ports Active) Standby Current (Both Ports - TTL Level Inputs) Standby Current (One Port - TTL Level Inputs) Full Standby Current (Both Ports CMOS Level Inputs) Full Standby Current (One Port CMOS Level Inputs) Test Condition Version CE = VIL Outputs Disabled f = fMAX(3) CEL and CER = VIH f = fMAX(3) CE"A" = VIL and CE"B" = VIH Active Port Outputs Disabled, f=fMAX(3) Both Ports CEL and CER > VCC - 0.2V VIN > VCC - 0.2V or VIN < 0.2V, f = 0(3) One Port CE"A" or CE"B" > VCC - 0.2V VIN > VCC - 0.2V or V IN < 0.2V Active Port Outputs Disabled, f = fMAX(3) 7134X25 Com'l, Ind & Military 7134X35 Com'l, Ind & Military Typ. Max. Typ. Max. Typ. Max. Unit COM'L SA LA 170 170 280 240 160 160 280 220 150 150 260 210 mA MIL & IND SA LA ____ ____ ____ ____ 160 160 310 260 150 150 300 250 COM'L SA LA 25 25 100 80 25 25 80 50 25 25 75 45 MIL & IND SA LA ____ ____ ____ ____ 25 25 100 80 25 25 75 55 COM'L SA LA 105 105 180 150 95 95 180 140 85 85 170 130 MIL & IND SA LA ____ ____ ____ ____ 95 95 210 170 85 85 200 160 COM'L SA LA 1.0 0.2 15 4.5 1.0 0.2 15 4.0 1.0 0.2 15 4.0 MIL & IND SA LA ____ ____ ____ ____ 1.0 0.2 30 10 1.0 0.2 30 10 COM'L SA LA 105 105 170 130 95 95 170 120 85 85 160 110 MIL & IND SA LA ____ ____ ____ ____ 95 95 210 150 85 85 190 130 mA mA mA mA 2720 tbl 06a 7134X45 Com'l & Military Symbol ICC ISB1 ISB2 ISB3 ISB4 Parameter Dynamic Operating Current (Both Ports Active) Standby Current (Both Ports - TTL Level Inputs) Standby Current (One Port - TTL Level Inputs) Full Standby Current (Both Ports CMOS Level Inputs) Full Standby Current (One Port CMOS Level Inputs) Test Condition Version 7134X55 Com'l, Ind & Military 7134X70 Com'l & Military Typ. Max. Typ. Max. Typ. Max. Unit CE = VIL Outputs Disabled f = fMAX(3) COM'L SA LA 140 140 240 200 140 140 240 200 140 140 240 200 mA MIL & IND SA LA 140 140 280 240 140 140 270 220 140 140 270 220 CEL and CER = VIH f = fMAX(3) COM'L SA LA 25 25 70 40 25 25 70 40 25 25 70 40 MIL & IND SA LA 25 25 70 50 25 25 70 50 25 25 70 50 CE"A" = VIL and CE"B" = VIH Active Port Outputs Disabled, f=fMAX(3) COM'L SA LA 75 75 160 130 75 75 160 130 75 75 160 130 MIL & IND SA LA 75 75 190 150 75 75 180 150 75 75 180 150 Both Ports CEL and CER > VCC - 0.2V V IN > VCC - 0.2V or V IN < 0.2V, f = 0(3) COM'L SA LA 1.0 0.2 15 4.0 1.0 0.2 15 4.0 1.0 0.2 15 4.0 MIL & IND SA LA 1.0 0.2 30 10 1.0 0.2 30 10 1.0 0.2 30 10 One Port CE"A" or CE"B" > VCC - 0.2V V IN > VCC - 0.2V or V IN < 0.2V Active Port Outputs Disabled, f = fMAX(3) COM'L SA LA 75 75 150 100 75 75 150 100 75 75 150 100 MIL & IND SA LA 75 75 180 120 75 75 170 120 75 75 170 120 mA mA mA mA 2720 tbl 06b NOTES: 1. 'X' in part number indicates power rating (SA or LA). 2. VCC = 5V, TA = +25C for typical, and parameters are not production tested. 3. fMAX = 1/tRC = All inputs cycling at f = 1/tRC (except Output Enable). f = 0 means no address or control lines change. Applies only to inputs at CMOS level standby ISB3. 4 IDT7134SA/LA High-Speed 4K x 8 Dual-Port Static SRAM Military, Industrial and Commercial Temperature Ranges Data Retention Characteristics Over All Temperature Ranges (LA Version Only) VLC = 0.2V, VHC = VCC - 0.2V Symbol Parameter Test Condition Min. Typ.(1) Max. Unit 2.0 ___ ___ V A VDR VCC for Data Retention VCC = 2V ICCDR Data Retention Current CE > VHC MIL. & IND. ___ 100 4000 VIN > VHC or < VLC COM'L. ___ 100 1500 0 ___ ___ ns tRC(2) ___ ___ ns tCDR(3) Chip Dese lect to Data Retention Time tR(3) Operation Recovery Time 2720 tbl 07 NOTES: 1. VCC = 2V, TA = +25C, and are not production tested. 2. tRC = Read Cycle Time. 3. This parameter is guaranteed by device characterization, but not production tested. Data Retention Waveform DATA RETENTION MODE VCC 4.5V 4.5V VDR 2V tCDR CE tR VDR VIH VIH 2720 drw 05 AC Test Conditions Input Pulse Levels GND to 3.0V Input Rise/Fall Times 5ns Input Timing Reference Levels 1.5V Output Reference Levels 1.5V Output Load Figures 1 and 2 2720 tbl 08 +5V +5V 1250 1250 DATAOUT 775 DATAOUT 30pF 775 2720 drw 06 , 5pF * 2720 drw 07 Figure 1. AC Output Test Load Figure 2. Output Test Load (for tLZ , tHZ, t WZ, tOW) *Including scope and jig 5 , IDT7134SA/LA High-Speed 4K x 8 Dual-Port Static SRAM Military, Industrial and Commercial Temperature Ranges AC Electrical Characteristics Over the Operating Temperature and Supply Voltage(3) 7134X20 Com'l Only Symbol Parameter 7134X25 Com'l, Ind & Military 7134X35 Com'l, Ind & Military Min. Max. Min. Max. Min. Max. Unit Read Cycle Time 20 ____ 25 ____ 35 ____ ns Address Access Time ____ 20 ____ 25 ____ 35 ns tACE Chip Enable Access Time ____ 20 ____ 25 ____ 35 ns tAOE Output Enable Access Time ____ 15 ____ 15 ____ 20 ns tOH Output Hold from Address Change 0 ____ 0 ____ 0 ____ ns 0 ____ 0 ____ 0 ____ ns ____ 15 ____ 15 ____ 20 ns 0 ____ 0 ____ 0 ____ ns ____ 20 ____ 25 ____ 35 ns READ CYCLE tRC tAA Output Low-Z Time tLZ (1,2) Output High-Z Time tHZ (1,2) (2) tPU Chip Enable to Power Up Time tPD Chip Disable to Power Down Time (2) 2720 tbl 09a 7134X45 Com'l & Military Symbol Parameter 7134X55 Com'l, Ind & Military 7134X70 Com'l & Military Min. Max. Min. Max. Min. Max. Unit Read Cycle Time 45 ____ 55 ____ 70 ____ ns Address Access Time ____ 45 ____ 55 ____ 70 ns tACE Chip Enable Access Time ____ 45 ____ 55 ____ 70 ns tAOE Output Enable Access Time ____ 25 ____ 30 ____ 40 ns tOH Output Hold from Address Change 0 ____ 0 ____ 0 ____ ns 5 ____ 5 ____ 5 ____ ns ____ 20 ____ 25 ____ 30 ns 0 ____ 0 ____ 0 ____ ns ____ 45 ____ 50 ____ 50 ns READ CYCLE tRC tAA tLZ tHZ Output Low-Z Time (1,2) Output High-Z Time (1,2) (2) tPU Chip Enable to Power Up Time tPD Chip Disable to Power Down Time(2) 2720 tbl 09b NOTES: 1. Transition is measured 0mV from Low or High-impedance voltage with the Output Test Load (Figure 2). 2. This parameter is guaranteed by device characterization, but is not production tested. 3. 'X' in part number indicates power rating (SA or LA). 6 IDT7134SA/LA High-Speed 4K x 8 Dual-Port Static SRAM Military, Industrial and Commercial Temperature Ranges Timing Waveform of Read Cycle No. 1, Either Side(1,2,4) tRC ADDRESS tAA(5) tOH tOH PREVIOUS DATA VALID DATAOUT DATA VALID 2720 drw 08 Timing Waveform of Read Cycle No. 2, Either Side(1,3) tACE CE tHZ(2) tAOE(4) OE tHZ(2) tLZ(1) VALID DATA(4) DATAOUT tLZ(1) ICC CURRENT ISB tPU tPD 50% 50% 2720 drw 09 NOTES: 1. Timing depends on which signal is asserted last, OE or CE. 2. Timing depends on which signal is de-asserted first, OE or CE. 3. R/W = VIH. 4. Start of valid data depends on which timing becomes effective, tAOE, tACE or tAA 5. tAA for RAM Address Access and tSAA for Semaphore Address Access. 7 IDT7134SA/LA High-Speed 4K x 8 Dual-Port Static SRAM Military, Industrial and Commercial Temperature Ranges AC Electrical Characteristics Over the Operating Temperature and Supply Voltage(5) 7134X20 Com'l Only Symbol Parameter 7134X25 Com'l, Ind & Military 7134X35 Com'l, Ind & Military Min. Max. Min. Max. Min. Max. Unit WRITE CYCLE tWC Write Cycle Time 20 ____ 25 ____ 35 ____ ns tEW Chip Enable to End-of-Write 15 ____ 20 ____ 30 ____ ns 15 ____ 20 ____ 30 ____ ns 0 ____ 0 ____ 0 ____ ns 15 ____ 20 ____ 25 ____ ns 0 ____ 0 ____ 0 ____ ns 15 ____ 15 ____ 20 ____ ns ____ 15 ____ 15 ____ 20 ns 0 ____ 0 ____ 3 ____ ns ____ 15 ____ 15 ____ 20 ns 3 ____ 3 ____ 3 ____ ns 40 ____ 50 ____ 60 ns 30 ____ 30 ____ 35 tAW Address Valid to End-of-Write Address Set-up Time tAS Write Pulse Width tWP tWR tDW Write Recovery Time Data Valid to End-of-Write Output High-Z Time tHZ tDH Data Hold Time (1,2) (3) (1,2) Write Enable to Output in High-Z tWZ tOW tWDD tDDD Output Active from End-of-Write Write Pulse to Data Delay (1,2,3) (4) ____ Write Data Valid to Read Data Delay (4,6) ____ ns 2720 tbl 10a 7134X45 Com'l & Military Symbol Parameter 7134X55 Com'l, Ind & Military 7134X70 Com'l & Military Min. Max. Min. Max. Min. Max. Unit WRITE CYCLE tWC Write Cycle Time 45 ____ 55 ____ 70 ____ ns tEW Chip Enable to End-of-Write 40 ____ 50 ____ 60 ____ ns tAW Address Valid to End-of-Write 40 ____ 50 ____ 60 ____ ns tAS Address Set-up Time 0 ____ 0 ____ 0 ____ ns tWP Write Pulse Width 40 ____ 50 ____ 60 ____ ns tWR Write Recovery Time 0 ____ 0 ____ 0 ____ ns tDW Data Valid to End-of-Write 20 tHZ tDH tWZ tOW tWDD tDDD Output High-Z Time Data Hold Time (1,2) (3) (1,2) Write Enable to Output in High-Z Output Active from End-of-Write Write Pulse to Data Delay (1,2,3) (4) Write Data Valid to Read Data Delay ____ 25 ____ 30 ____ ns ____ 20 ____ 25 ____ 30 ns 3 ____ 3 ____ 3 ____ ns ____ 20 ____ 25 ____ 30 ns 3 ____ 3 ____ 3 ____ ns 70 ____ 80 ____ 90 ns 45 ____ 55 ____ 70 ____ (4,6) ____ ns 2720 tbl 10b NOTES: 1. Transition is measured 0mV from Low or High-impedance voltage with Output Test Load (Figure 2). 2. This parameter is guaranteed by device characterization, but is not production tested. 3. The specification for tDH must be met by the device supplying write data to the RAM under all operating conditions. Although tDH and t OW values will vary over voltage and temperature, the actual tDH will always be smaller than the actual tOW. 4. Port-to-port delay through RAM cells from writing port to reading port, refer to "Timing Waveform of Write with Port-to-Port Read". 5. 'X' in part number indicates power rating (SA or LA). 6. tDDD = 35ns for military temperature range. 8 IDT7134SA/LA High-Speed 4K x 8 Dual-Port Static SRAM Military, Industrial and Commercial Temperature Ranges Timing Waveform of Write with Port-to-Port Read(1,2,3) tWC ADDR "A" MATCH tWP tAW (1) R/W "A" tDW VALID DATAIN "A" MATCH ADDR "B" tWDD VALID DATAOUT "B" tDDD 2720 drw 10 NOTES: 1. Write cycle parameters should be adhered to, in order to ensure proper writing. 2. CEL = CER = VIL. OE"B" = VIL. 3. Port "A" may be either left or right port. Port "B" is the opposite from port "A". Timing Waveform of Write Cycle No. 1, R/W Controlled Timing(1,5,8) tWC ADDRESS OE tAS(6) tWR(3) tAW CE tHZ (7) tWP(2) R/W (7) tWZ (7) tLZ DATAOUT tOW (4) tHZ(7) (4) tDW tDH DATAIN 2720 drw 11 NOTES: 1. R/W or CE must be HIGH during all address transitions. 2. A write occurs during the overlap (tEW or tWP ) of a CE =V IL and R/W = VIL. 3. tWR is measured from the earlier of CE or R/W going to VIH to the end-of-write cycle. 4. During this period, the I/O pins are in the output state, and input signals must not be applied. 5. If the CE = VIL transition occurs simultaneously with or after the R/W = VIL transition, the outputs remain in the High-impedance state. 6. Timing depends on which enable signal (CE or R/W) is asserted last. 7. This parameter is guaranteed by device characterization, but is not production tested. Transition is measured 0mV from steady state with the Output Test Load (Figure 2). 8. If OE = VIL during a R/W controlled write cycle, the write pulse width must be the larger of tWP or (tWZ + tDW) to allow the I/O drivers to turn off data to be placed on the bus for the required t DW. If OE = VIH during an R/W controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified tWP . 9 IDT7134SA/LA High-Speed 4K x 8 Dual-Port Static SRAM Military, Industrial and Commercial Temperature Ranges Timing Waveform of Write Cycle No. 2, CE Controlled Timing(1,4) tWC ADDRESS tAW CE tAS(5) tEW(2) tWR(3) R/W tDW tDH DATAIN 2720 drw 12 NOTES: 1. R/W or CE must be HIGH during all address transitions. 2. A write occurs during the overlap (tEW or tWP ) of a CE =V IL and R/W = VIL. 3. tWR is measured from the earlier of CE or R/W going HIGH to the end-of-write cycle. 4. If the CE LOW transition occurs simultaneously with or after the R/W LOW transition, the outputs remain in the High-impedance state. 5. Timing depends on which enable signal (CE or R/W) is asserted last. Truth Table I - Read/Write Control Functional Description The IDT7134 provides two ports with separate control, address, and I/O pins that permit independent access for reads or writes to any location in memory. These devices have an automatic power down feature controlled by CE. The CE controls on-chip power down circuitry that permits the respective port to go into standby mode when not selected (CE HIGH). When a port is enabled, access to the entire memory array is permitted. Each port has its own Output Enable control (OE). In the read mode, the port's OE turns on the output drivers when set LOW. Non-contention READ/WRITE conditions are illustrated inTruth Table I. Left or Right Port(1) R/W CE OE D0-7 X H X Z Port Deselected and in Power-Down Mode, ISB2 or ISB4 X H X Z CER = CEL = H, Power Down Mode ISB1 or ISB3 L L X DATAIN H L L DATAOUT X X H Z Function Data on port written into memory Data in memory output on port High impedance outputs NOTE: 1. A0L - A11L A0R - A11R "H" = VIH, "L" = VIL, "X" = Don't Care, and "Z" = High Impedance 10 2720 tbl 11 IDT7134SA/LA High-Speed 4K x 8 Dual-Port Static SRAM Military, Industrial and Commercial Temperature Ranges Ordering Information XXXX A 999 A Device Type Power Speed Package A A Process/ Temperature Range Blank I(1) B (2) G (3) Commercial (0C to +70C) Industrial (-40C to +85C) Military (-55C to +125C) Compliant to MIL-PRF-38535 QML Green P C J L48 F 48-pin Plastic DIP (P48-1) 48-pin Ceramic DIP (C48-2) 52-pin PLCC (J52-1) 48-pin LCC (L48-1) 48-pin Ceramic Flatpack (F48-1) 20 25 35 45 55 70 Commercial Only Commercial, Industrial & Military Commercial, Industrial & Military Commercial & Military Commercial, Industrial & Military Commercial & Military LA SA Low Power Standard Power 7134 32K (4K x 8-Bit) Dual-Port RAM Speed in nanoseconds 2720 drw 13 NOTES: 1. Contact your local sales office for industrial temp. range for other speeds, packages and powers. 2. Green parts available. For specific speeds, packages and powers contact your local sales office. 3. For "P", plastic DIP, when ordering green package the suffix is "PDG". Datasheet Document History 03/25/99: Pages 2 060/9/99: 10/01/99: 11/10/99: 12/22/99: 03/03/00: 01/12/00: 01/17/06: 08/12/08: 10/21/08: Page 1 Pages 1 2 Page 1 Page 2 Page 3 Page 4 Page 10 Page 1 Page 11 Page 1 & 11 Page 11 Page 11 Initiated datasheet document history Converted to new format Cosmetic and typographical corrections Added additional notes to pin configurations Changed drawing format Added Industrial Temperature Ranges and removed corresponding notes Replaced IDT logo Made corrections to drawing Corrected block diagram and pin configurations Changed 500mV to 0mV Moved "Description to page 2 and adjusted page layout Added "LA only)" to paragraph Fixed P48-1 package description Increased storage temperature parameters Clarified TA parameter DC Electrical parameters-changed wording from "open" to "disabled" Fixed Truth Table specification in "Functional Description" paragraph Added green availability to features Added green indicator to ordering information Replaced old IDTTM with new IDTTM logo Corrected typo in the ordering information Removed "IDT" from orderable part number CORPORATE HEADQUARTERS 6024 Silver Creek Valley Road San Jose, CA 95138 for SALES: 800-345-7015 or 408-284-8200 fax: 408-284-2775 www.idt.com The IDT logo is a registered trademark of Integrated Device Technology, Inc. 11 for Tech Support: 408-284-2794 DualPortHelp@idt.com