
11-75
Absolute Maximum Ratings Thermal Information
VSUPPLY(+) to VSUPPLY(-) . . . . . . . . . . . . . . . . . . . . . . . . . . . . +44V
VSUPPLY(+) to GND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . +22V
VSUPPLY(-) to GND. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . +25V
Digital Input Overvoltage
+VEN, +VA . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . +VSUPPLY +4V
-VEN, -VA . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -VSUPPLY -4V
or 20mA, Whichever Occurs First
Analog Signal Overvoltage
+VS. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . +VSUPPLY +20V
-VS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -VSUPPLY -20V
Continuous Current, S or D . . . . . . . . . . . . . . . . . . . . . . . . . . .20mA
Peak Current, S or D . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .40mA
Pulsed at 1ms, 10% Duty Cycle (Max)
Operating Conditions
Temperature Ranges
HI-506A/507A/508A/509A-2, -8 . . . . . . . . . . . . . . -55oC to 125oC
HI-506A/507A/508A/509A-5, -7 . . . . . . . . . . . . . . . . 0oC to 75 oC
Thermal Resistance (Typical, Note 1) θJA (oC/W) θJC (oC/W)
28 Ld CERDIP Package
(HI-506A, HI-507A) . . . . . . . . . . . . . 55 18
16 Ld CERDIP Package
(HI-508A, HI-509A) . . . . . . . . . . . . . 85 32
28 Ld PDIP Package
(HI-506A, HI-507A) . . . . . . . . . . . . . 60 N/A
16 Ld PDIP Package
(HI-508A, HI-509A) . . . . . . . . . . . . . 100 N/A
Maximum Junction Temperature
CERDIP Package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 175oC
PDIP Package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 150oC
Maximum Storage Temperature Range . . . . . . . . . .-65oC to 150oC
Maximum Lead Temperature (Soldering 10s). . . . . . . . . . . . .300oC
CAUTION: Stresses above those listed in “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress only rating and operation
of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.
NOTE:
1. θJA is measured with the component mounted on an evaluation PC board in free air.
Electrical Specifications Supplies = +15V, -15V; VREF Pin = Open; VAH (Logic Level High) = +4V; VAL (Logic Lev el Lo w) = +0.8V,
Unless Otherwise Specified. For Test Conditions, Consult Performance Curves
PARAMETER TEMP
(oC)
HI-50XA-2, -8 HI-50XA-5, -7
UNITSMIN TYP MAX MIN TYP MAX
SWITCHING CHARACTERISTICS
Access Time, tA (Note 2) 25 - 0.5 - - 0.5 - µs
Full - - 1.0 - - 1.0 µs
Break-Before-Make Delay, tOPEN (Note 2) 25 25 80 - 25 80 - ns
Enable Delay (ON), tON(EN) (Note 2) 25 - 300 500 - 300 - ns
Full - - 1000 - - 1000 ns
Enable Delay (OFF), tOFF(EN) (Note 2) 25 - 300 500 - 300 - ns
Full - - 1000 - - 1000 ns
Settling Time to 0.1%, tS (HI-506A and HI-507A) 25 - 1.2 - - 1.2 - µs
Settling Time to 0.01%, tS (HI-506A and HI-507A) 25 - 3.5 - - 3.5 - µs
Settling Time to 0.1%, tS (HI-508A and HI-509A) 25 - 1.2 - - 1.2 - µs
Settling Time to 0.01%, tS (HI-508A and HI-509A) 25 - 3.5 - - 3.5 - µs
“Off Isolation” (Note 7) 25 50 68 - 50 68 - dB
Channel Input Capacitance, CS(OFF) 25-12- -12-pF
Channel Output Capacitance, CD(OFF) (HI-506A) 25 - 52 - - 52 - pF
Channel Output Capacitance, CD(OFF) (HI-507A) 25 - 30 - - 30 - pF
Channel Output Capacitance, CD(OFF) (HI-508A) 25 - 25 - - 25 - pF
Channel Output Capacitance, CD(OFF) (HI-509A) 25 - 12 - - 12 - pF
Digital Input Capacitance, CA25-10- -10-pF
Input to Output Capacitance, CDS(OFF) 25 - 0.1 - - 0.1 - pF
DIGITAL INPUT CHARACTERISTICS
Input Low Threshold, TTL Drive, VAL (Note 2) Full - - +0.8 - - +0.8 V
Input High Threshold, VAH (Notes 2, 9) Full +4.0 - - +4.0 - - V
HI-506A, HI-507A, HI-508A, HI-509A