RT8293A 3A, 23V, 340kHz Synchronous Step-Down Converter General Description Features The RT8293A is a high efficiency, monolithic synchronous step-down DC/DC converter that can deliver up to 3A output current from a 4.5V to 23V input supply. The RT8293A's current mode architecture and external compensation allow the transient response to be optimized over a wide range of loads and output capacitors. Cycle-by-cycle current limit provides protection against shorted outputs and soft-start eliminates input current surge during start-up. The RT8293A also provides output under voltage protection and thermal shutdown protection. The low current (<3A) shutdown mode provides output disconnection, enabling easy power management in battery-powered systems. The RT8293A is available in an SOP-8 (Exposed Pad) package. z z z z z z z z z z z z z z z 1.5% High Accuracy Feedback Voltage 4.5V to 23V Input Voltage Range 3A Output Current Integrated N-MOSFET Switches Current Mode Control Fixed Frequency Operation : 340kHz Output Adjustable from 0.8V to 20V Up to 95% Efficiency Programmable Soft-Start Stable with Low-ESR Ceramic Output Capacitors Cycle-by-Cycle Over Current Protection Input Under Voltage Lockout Output Under Voltage Protection Thermal Shutdown Protection RoHS Compliant and Halogen Free Ordering Information Applications RT8293A Package Type SP : SOP-8 (Exposed Pad-Option 1) Lead Plating System G : Green (Halogen Free and Pb Free) Z : ECO (Ecological Element with Halogen Free and Pb free) H : UVP Hiccup L : UVP Latch-Off Wireless AP/Router Set-Top-Box z Industrial and Commercial Low Power Systems z LCD Monitors and TVs z Green Electronics/Appliances z Point of Load Regulation of High-Performance DSPs z z Pin Configurations Note : (TOP VIEW) Richtek products are : RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020. 8 BOOT Suitable for use in SnPb or Pb-free soldering processes. VIN 2 SW GND 3 GND EN 6 COMP 5 FB 9 4 SS 7 SOP-8 (Exposed Pad) Marking Information RT8293AxZSP RT8293AxGSP RT8293AxZSP : Product Number RT8293AxGSP : Product Number RT8293Ax GSPYMDNN x : H or L RT8293Ax ZSPYMDNN x : H or L YMDNN : Date Code YMDNN : Date Code DS8293A-03 March 2011 www.richtek.com 1 RT8293A Typical Application Circuit VIN 4.5V to 23V CIN 10F x 2 2 VIN BOOT RT8293A SW REN 100k CSS 0.1F 1 7 EN 8 SS 4, 9 (Exposed Pad) GND 3 FB 5 COMP 6 CBOOT L 100nF 10H R1 75k CC 3.3nF RC 13k R2 24k VOUT 3.3V/3A COUT 22F x 2 CP Open Table 1. Recommended Component Selection VOUT (V) R1 (k) R2 (k) RC (k) CC (nF) L (H) COUT (F) 8 27 3 33 3.3 22 22 x 2 5 3.3 62 75 11.8 24 20 13 3.3 3.3 15 10 22 x 2 22 x 2 2.5 1.5 25.5 10.5 12 12 9.1 5.6 3.3 3.3 6.8 3.6 22 x 2 22 x 2 1.2 1 12 3 24 12 4.3 3.6 3.3 3.3 3.6 2 22 x 2 22 x 2 Functional Pin Description Pin No. Pin Name 1 BOOT 2 VIN 3 SW 4, 9 (Exposed Pad) GND 5 FB 6 COMP 7 EN 8 SS www.richtek.com 2 Pin Function Bootstrap for high side gate driver. Connect a 0.1F or greater ceramic capacitor from BOOT to SW pins. Input Supply Voltage, 4.5V to 23V. Must bypass with a suitably large ceramic capacitor. Phase Node. Connect to external L-C filter. Ground. The exposed pad must be soldered to a large PCB and connected to GND for maximum power dissipation. Feedback Input pin. This pin is connected to the converter output. It is used to set the output of the converter to regulate to the desired value via an internal resistive voltage divider. For an adjustable output, an external resistive voltage divider is connected to this pin. Compensation Node. COMP is used to compensate the regulation control loop. Connect a series RC network from COMP to GND. In some cases, an additional capacitor from COMP to GND is required. Enable Input Pin. A logic high enables the converter; a logic low forces the RT8293A into shutdown mode reducing the supply current to less than 3A. Attach this pin to VIN with a 100k pull up resistor for automatic startup. Soft-Start Control Input. SS controls the soft-start period. Connect a capacitor from SS to GND to set the soft-start period. A 0.1F capacitor sets the soft-start period to 13.5ms. DS8293A-03 March 2011 RT8293A Function Block Diagram VIN Internal Regulator Oscillator Slope Comp Shutdown Comparator VA VCC 1.2V + Foldback Control - EN 5k + UV Comparator Current Sense Amplifier + - VA 0.4V Lockout Comparator + 2.7V 3V VCC BOOT S + R Current Comparator Q 85m Q 85m SW GND 6A 0.8V SS FB DS8293A-03 March 2011 + +EA - COMP www.richtek.com 3 RT8293A Absolute Maximum Ratings (Note 1) Supply Voltage, VIN ---------------------------------------------------------------------------------------Input Voltage, SW -----------------------------------------------------------------------------------------l VBOOT - VSW ------------------------------------------------------------------------------------------------l Other Pins Voltage -----------------------------------------------------------------------------------------l Power Dissipation, PD @ TA = 25C SOP-8 (Exposed Pad) ------------------------------------------------------------------------------------l Package Thermal Resistance (Note 2) SOP-8 (Exposed Pad), JA -------------------------------------------------------------------------------SOP-8 (xposed Pad), JC ------------------------------------------------------------------------------l Lead Temperature (Soldering, 10 sec.) ----------------------------------------------------------------l Junction Temperature -------------------------------------------------------------------------------------l Storage Temperature Range -----------------------------------------------------------------------------l ESD Susceptibility (Note 3) HBM (Human Body Mode) -------------------------------------------------------------------------------MM (Machine Mode) --------------------------------------------------------------------------------------l l Recommended Operating Conditions l l l -0.3V to 25V -0.3V to (VIN + 0.3V) -0.3V to 6V -0.3V to 6V 1.333W 75C/W 15C/W 260C 150C -65C to 150C 2kV 200V (Note 4) Supply Voltage, VIN ---------------------------------------------------------------------------------------- 4.5V to 23V Junction Temperature Range ----------------------------------------------------------------------------- -40C to 125C Ambient Temperature Range ----------------------------------------------------------------------------- -40C to 85C Electrical Characteristics (VIN = 12V, TA = 25C, unless otherwise specified) Parameter Symbol Test Conditions Min Typ Max Unit Shutdown Supply Current VEN = 0V -- 0.5 3 A Supply Current VEN = 3 V, VFB = 0.9V -- 0.8 1.2 mA 0.788 0.8 0.812 V -- 940 -- A/V RDS(ON)1 -- 85 -- m RDS(ON)2 -- 85 -- m VEN = 0V, VSW = 0V -- 0 10 A Min. Duty Cycle, VBOOT - VSW = 4.8V -- 5.1 -- A From Drain to Source -- 1.5 -- A GCS -- 5.4 -- A/V fOSC1 300 340 380 kHz Feedback Voltage Error Amplifier Transconductance High Side Switch On-Resistance Low Side Switch On-Resistance High Side Switch Leakage Current Upper Switch Current Limit Lower Switch Current Limit COMP to Current Sense Transconductance Oscillation Frequency Short Circuit Oscillation Frequency Maximum Duty Cycle Minimum On Time VFB 4.5V VIN 23V GEA IC = 10A fOSC2 VFB = 0V -- 100 -- kHz DMAX VFB = 0.7V -- 93 -- % -- 100 -- ns tON To be continued www.richtek.com 4 DS8293A-03 March 2011 RT8293A Parameter EN Input Threshold Voltage Symbol Test Conditions Min Typ Max Unit Logic-High VIH 2.7 -- 5.5 Logic-Low VIL -- -- 0.4 3.8 4.2 4.5 V -- 320 -- mV Input Under Voltage Lockout Threshold Input Under Voltage Lockout Threshold Hysteresis VUVLO VIN Rising VUVLO V Soft-Start Current I SS VSS = 0V -- 6 -- A Soft-Start Period t SS C SS = 0.1F -- 13.5 -- ms Thermal Shutdown T SD -- 150 -- C Note 1. Stresses listed as the above "Absolute Maximum Ratings" may cause permanent damage to the device. These are for stress ratings. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may remain possibility to affect device reliability. Note 2. JA is measured in natural convection at T A = 25C on a high effective thermal conductivity four-layer test board of JEDEC 51-7 thermal measurement standard. The measurement case position of JC is on the exposed pad of the package. Note 3. Devices are ESD sensitive. Handling precaution is recommended. Note 4. The device is not guaranteed to function outside its operating conditions. DS8293A-03 March 2011 www.richtek.com 5 RT8293A Typical Operating Characteristics Reference Voltage vs. Input Voltage Efficiency vs. Output Current 0.820 100 Efficiency (%) 80 Reference Voltage (V) 90 VIN = 4.5V VIN = 12V VIN = 23V 70 60 50 40 30 0.815 0.810 0.805 0.800 0.795 0.790 20 0.785 10 VOUT = 3.3V VOUT = 3.3V, IOUT = 0A 0.780 0 0 0.5 1 1.5 2 2.5 4 3 6 8 10 Output Current (A) Reference Voltage vs. Temperature 16 18 20 22 24 3.36 3.35 0.815 3.34 0.810 Output Voltage (V) Reference Voltage (V) 14 Output Voltage vs. Output Current 0.820 0.805 0.800 0.795 0.790 3.33 3.32 3.31 VIN = 4.5V VIN = 12V VIN = 23V 3.30 3.29 3.28 3.27 3.26 0.785 3.25 0.780 VOUT = 3.3V 3.24 -50 -25 0 25 50 75 100 125 0 0.3 0.6 0.9 Temperature (C) 1.2 1.5 1.8 2.1 2.4 2.7 3 Output Current (A) Frequency vs. Input Voltage Frequency vs. Temperature 380 380 370 370 360 360 Frequency (kHz)1 Frequency (kHz)1 12 Input Voltage (V) 350 340 330 320 350 340 330 320 310 310 300 300 VIN = 12V, VOUT = 3.3V, IOUT = 0A 4 6 8 10 12 14 16 18 Input Voltage (V) www.richtek.com 6 20 22 24 -50 -25 0 25 50 75 100 125 Temperature (C) DS8293A-03 March 2011 RT8293A Load Transient Response Current Limit vs. Temperature 8.0 Current Limit (A) 7.5 VOUT (200mV/Div) 7.0 6.5 6.0 IOUT (2A/Div) 5.5 5.0 4.5 VIN = 12V, VOUT = 3.3V, IOUT = 0A to 3A VIN = 12V, VOUT = 3.3V 4.0 -50 -25 0 25 50 75 100 Time (100s/Div) 125 Temperature (C) Load Transient Response Switching VOUT (10mV/Div) VOUT (200mV/Div) VSW (10V/Div) IOUT (2A/Div) VIN = 12V, VOUT = 3.3V, IOUT = 3A to 1.5A IL (2A/Div) VIN = 12V, VOUT = 3.3V, IOUT = 3A Time (100s/Div) Time (1s/Div) Power On from VIN Power Off from VIN VIN (5V/Div) VIN (5V/Div) VOUT (2V/Div) VOUT (2V/Div) IL (2A/Div) VIN = 12V, VOUT = 3.3V, IOUT = 3A Time (10ms/Div) DS8293A-03 March 2011 IL (2A/Div) VIN = 12V, VOUT = 3.3V, IOUT = 3A Time (10ms/Div) www.richtek.com 7 RT8293A Power Off from EN Power On from EN VEN (5V/Div) VEN (5V/Div) VOUT (2V/Div) VOUT (2V/Div) IL (2A/Div) IL (2A/Div) www.richtek.com 8 VIN = 12V, VOUT = 3.3V, IOUT = 3A VIN = 12V, VOUT = 3.3V, IOUT = 3A Time (5ms/Div) Time (5ms/Div) DS8293A-03 March 2011 RT8293A Application Information The RT8293A is a synchronous high voltage buck converter that can support the input voltage range from 4.5V to 23V and the output current can be up to 3A. Output Voltage Setting The resistive divider allows the FB pin to sense the output voltage as shown in Figure 1. Soft-Start The RT8293A contains an external soft-start clamp that gradually raises the output voltage. The soft-start timing can be programmed by the external capacitor between SS pin and GND. The chip provides a 6A charge current for the external capacitor. If 0.1F capacitor is used to set the soft-start, the period will be 13.5ms(typ.). VOUT Chip Enable Operation R1 FB RT8293A R2 GND Figure 1. Output Voltage Setting The output voltage is set by an external resistive voltage divider according to the following equation : VOUT = VFB 1+ R1 R2 where VFB is the feedback reference voltage (0.8V typ.). External Bootstrap Diode Connect a 100nF low ESR ceramic capacitor between the BOOT pin and SW pin. This capacitor provides the gate driver voltage for the high side MOSFET. It is recommended to add an external bootstrap diode between an external 5V and BOOT pin for efficiency improvement when input voltage is lower than 5.5V or duty ratio is higher than 65% .The bootstrap diode can be a low cost one such as IN4148 or BAT54. The external 5V can be a 5V fixed input from system or a 5V output of the RT8293A. Note that the external boot voltage must be lower than 5.5V. 5V BOOT RT8293A 100nF SW Figure 2. External Bootstrap Diode DS8293A-03 March 2011 The EN pin is the chip enable input. Pulling the EN pin low (<0.4V) will shut down the device. During shutdown mode, the RT8293A quiescent current drops to lower than 3A. Driving the EN pin high (>2.7V, < 5.5V) will turn on the device again. For external timing control (e.g.RC), the EN pin can also be externally pulled high by adding a REN* resistor and CEN* capacitor from the VIN pin (see Figure 5). An external MOSFET can be added to implement digital control on the EN pin when no system voltage above 2.5V is available, as shown in Figure 3. In this case, a 100k pull-up resistor, REN, is connected between VIN and the EN pin. MOSFET Q1 will be under logic control to pull down the EN pin. 2 VIN VIN REN 100k Chip Enable CIN BOOT 1 CBOOT RT8293A 7 EN VOUT L SW 3 R1 Q1 8 SS CSS 4, 9 (Exposed Pad) GND COUT FB 5 COMP 6 CC RC R2 CP Figure 3. Enable Control Circuit for Logic Control with Low Voltage To prevent enabling circuit when VIN is smaller than the VOUT target value, a resistive voltage divider can be placed between the input voltage and ground and connected to the EN pin to adjust IC lockout threshold, as shown in Figure 4. For example, if an 8V output voltage is regulated from a 12V input voltage, the resistor, REN2, can be selected to set input lockout threshold larger than 8V. www.richtek.com 9 RT8293A 2 VIN 12V REN1 100k CIN 10F BOOT VIN 1 CBOOT L RT8293A 7 EN SW 3 VOUT 8V R1 REN2 8 SS CSS 4, 9 (Exposed Pad) GND COUT FB 5 COMP 6 CC RC R2 CP Figure 4. The Resistors can be Selected to Set IC Lockout Threshold Under Voltage Protection Hiccup Mode For the RT8293AH, Hiccup Mode Under Voltage Protection (UVP) is provided. When the FB voltage drops below half of the feedback reference voltage, VFB, the UVP function will be triggered and the RT8293AH will shut down for a period of time and then recover automatically. The Hiccup Mode UVP can reduce input current in short-circuit conditions. Latch-Off Mode ripple current stays below the specified maximum, the inductor value should be chosen according to the following equation : VOUT VOUT L = x 1- f x IL(MAX) VIN(MAX) The inductor's current rating (caused a 40C temperature rising from 25C ambient) should be greater than the maximum load current and its saturation current should be greater than the short circuit peak current limit. Please see Table 2 for the inductor selection reference. Table 2. Suggested Inductors for Typical Application Circuit Component Supplier Series Dimensions (mm) TDK VLF10045 10 x 9.7 x 4.5 TDK TAIYO YUDEN SLF12565 12.5 x 12.5 x 6.5 NR8040 8x8x4 CIN and COUT Selection The input capacitance, C IN, is needed to filter the trapezoidal current at the source of the high side MOSFET. To prevent large ripple current, a low ESR input capacitor sized for the maximum RMS current should be used. The RMS current is given by : For the RT8293AL, Latch-Off Mode Under Voltage Protection (UVP) is provided. When the FB voltage drops below half of the feedback reference voltage, VFB, UVP will be triggered and the RT8293AL will shutdown in LatchOff Mode. In shutdown condition, the RT8293AL can be reset via the EN pin or power input VIN. This formula has a maximum at VIN = 2VOUT , where Inductor Selection IRMS = I OUT / 2. This simple worst-case condition is commonly used for design because even significant The inductor value and operating frequency determine the ripple current according to a specific input and output voltage. The ripple current IL increases with higher VIN and decreases with higher inductance. V V IL = OUT x 1 - OUT VIN f xL Having a lower ripple current reduces not only the ESR losses in the output capacitors but also the output voltage ripple. High frequency with small ripple current can achieve highest efficiency operation. However, it requires a large inductor to achieve this goal. For the ripple current selection, the value of IL = 0.24(IMAX) will be a reasonable starting point. The largest ripple current occurs at the highest VIN. To guarantee that the www.richtek.com 10 V IRMS = IOUT(MAX) OUT VIN VIN -1 VOUT deviations do not offer much relief. Choose a capacitor rated at a higher temperature than required. Several capacitors may also be paralleled to meet size or height requirements in the design. For the input capacitor,two 10F low ESR ceramic capacitors are recommended. For the recommended capacitor, please refer to table 3 for more detail. The selection of COUT is determined by the required ESR to minimize voltage ripple. Moreover, the amount of bulk capacitance is also a key for COUT selection to ensure that the control loop is stable. Loop stability can be checked by viewing the load transient response as described in a later section. DS8293A-03 March 2011 RT8293A The output ripple, VOUT , is determined by : inrush of current through the long wires can potentially cause a voltage spike at VIN large enough to damage the part. 1 VOUT IL ESR + 8fCOUT The output ripple will be highest at the maximum input Checking Transient Response voltage since IL increases with input voltage. Multiple capacitors placed in parallel may be needed to meet the ESR and RMS current handling requirement. Dry tantalum, special polymer, aluminum electrolytic and ceramic capacitors are all available in surface mount packages. Special polymer capacitors offer very low ESR value. However, it provides lower capacitance density than other types. Although Tantalum capacitors have the highest capacitance density, it is important to only use types that pass the surge test for use in switching power supplies. Aluminum electrolytic capacitors have significantly higher ESR. However, it can be used in cost-sensitive applications for ripple current rating and long term reliability considerations. Ceramic capacitors have excellent low ESR characteristics but can have a high voltage coefficient and audible piezoelectric effects. The high Q of ceramic capacitors with trace inductance can also lead to significant ringing. The regulator loop response can be checked by looking at the load transient response. Switching regulators take several cycles to respond to a step in load current. When a load step occurs, VOUT immediately shifts by an amount equal to ILOAD (ESR) and COUT also begins to be charged or discharged to generate a feedback error signal for the regulator to return VOUT to its steady-state value. During this recovery time, VOUT can be monitored for overshoot or ringing that would indicate a stability problem. EMI Consideration Since parasitic inductance and capacitance effects in PCB circuitry would cause a spike voltage on SW pin when high side MOSFET is turned-on/off, this spike voltage on SW may impact on EMI performance in the system. In order to enhance EMI performance, there are two methods to suppress the spike voltage. One way is to by placing an R-C snubber between SW and GND and locating them as close as possible to the SW pin (see Figure 5). Another method is by adding a resistor in series with the bootstrap capacitor, CBOOT , but this method will decrease the driving capability to the high side MOSFET. It is strongly recommended to reserve the R-C snubber during PCB layout for EMI improvement. Moreover, reducing the SW trace area and keeping the main power in a small loop will be helpful on EMI performance. For detailed PCB layout guide, please refer to the section Layout Considerations. Higher values, lower cost ceramic capacitors are now becoming available in smaller case sizes. Their high ripple current, high voltage rating and low ESR make them ideal for switching regulator applications. However, care must be taken when these capacitors are used at input and output. When a ceramic capacitor is used at the input and the power is supplied by a wall adapter through long wires, a load step at the output can induce ringing at the input, VIN. At best, this ringing can couple to the output and be mistaken as loop instability. At worst, a sudden 2 VIN 4.5V to 23V CIN 10F x 2 R EN* Chip Enable VIN BOOT 1 SW 3 RS* CEN* * : Optional CBOOT L 100nF 10H RT8293A 7 EN CSS 0.1F RBOOT* 8 SS 4, 9 (Exposed Pad) GND VOUT 3.3V/3A R1 75k CS* COUT 22Fx2 FB 5 COMP 6 CC 3.3nF RC 13k R2 24k CP NC Figure 5. Reference Circuit with Snubber and Enable Timing Control DS8293A-03 March 2011 www.richtek.com 11 RT8293A For continuous operation, do not exceed the maximum operation junction temperature 125C. The maximum power dissipation depends on the thermal resistance of IC package, PCB layout, the rate of surroundings airflow and temperature difference between junction to ambient. The maximum power dissipation can be calculated by following formula : PD(MAX) = (TJ(MAX) - TA ) / JA where T J(MAX) is the maximum operation junction temperature , TA is the ambient temperature and the JA is the junction to ambient thermal resistance. resistance JA. For RT8293A packages, the derating curves in Figure 7 allow the designer to see the effect of rising ambient temperature on the maximum power dissipation. 2.2 Four Layer PCB 2.0 Power Dissipation (W) Thermal Considerations 1.8 1.6 Copper Area 70mm2 50mm2 30mm2 10mm2 Min.Layout 1.4 1.2 1.0 0.8 0.6 0.4 0.2 For recommended operating conditions specification of RT8293A, the maximum junction temperature is 125C. The junction to ambient thermal resistance JA is layout dependent. For SOP-8 (Exposed Pad) package, the thermal resistance JA is 75C/W on the standard JEDEC 51-7 four-layers thermal test board. The maximum power dissipation at TA = 25C can be calculated by following formula : 0.0 0 25 50 75 100 125 Ambient Temperature(C) Figure 7. Derating Curves for RT8293A Package PD(MAX) = (125C - 25C) / (75C/W) = 1.333W (min.copper area PCB layout) P D(MAX) = (125C - 25C) / (49C/W ) = 2.04W (70mm2copper area PCB layout) (a) Copper Area = (2.3 x 2.3) mm2, JA = 75C/W The thermal resistance JA of SOP-8 (Exposed Pad) is determined by the package architecture design and the PCB layout design. However, the package architecture design had been designed. If possible, it's useful to increase thermal performance by the PCB layout copper design. The thermal resistance JA can be decreased by adding copper area under the exposed pad of SOP-8 (Exposed Pad) package. As shown in Figure 6, the amount of copper area to which the SOP-8 (Exposed Pad) is mounted affects thermal performance. W hen mount ed to the standard SOP-8 (Exposed Pad) pad (Figure 6.a), JA is 75C/W. Adding copper area of pad under the SOP-8 (Exposed Pad) (Figure 6.b) reduces the JA to 64C/W. Even further increasing the copper area of pad to 70mm2 (Figure 6.e) reduces the JA to 49C/W. (b) Copper Area = 10mm2, JA = 64C/W (c) Copper Area = 30mm2 , JA = 54C/W The maximum power dissipation depends on operating ambient temperature for fixed T J(MAX) and thermal www.richtek.com 12 DS8293A-03 March 2011 RT8293A Layout Consideration Follow the PCB layout guidelines for optimal performance of the RT8293A. } (d) Copper Area = 50mm2 , JA = 51C/W Keep the traces of the main current paths as short and wide as possible. } Put the input capacitor as close as possible to the device pins (VIN and GND). } SW node is with high frequency voltage swing and should be kept at small area. Keep analog components away from the SW node to prevent stray capacitive noise pickup. } Connect feedback network behind the output capacitors. (e) Copper Area = 70mm2 , JA = 49C/W Keep the loop area small. Place the f eedback components near the RT8293A. Figure 6. Themal Resistance vs. Copper Area Layout Design } Connect all analog grounds to a command node and then connect the command node to the power ground behind the output capacitors. } An example of PCB layout guide is shown in Figure 8 for reference. VIN GND Input capacitor must be placed as close to the IC as possible. VOUT SW GND VIN REN CS CIN L1 CS* BOOT VIN SW GND 2 3 GND CC 8 SS 7 EN 6 COMP 5 FB 9 4 RS* The feedback components must be connected as close to the device as possible. CP RC R1 R2 VOUT COUT GND SW should be connected to inductor by wide and short trace. Keep sensitive components away from this trace. Figure 8. PCB Layout Guide DS8293A-03 March 2011 www.richtek.com 13 RT8293A Table 3. Suggested Capacitors for CIN and COUT Location Component Supplier Part No. Capacitance (F) Case Size CIN MURATA GRM31CR61E106K 10 1206 CIN TDK C3225X5R1E106K 10 1206 CIN TAIYO YUDEN TMK316BJ106ML 10 1206 COUT MURATA GRM31CR60J476M 47 1206 COUT TDK C3225X5R0J476M 47 1210 COUT MURATA GRM32ER71C226M 22 1210 COUT TDK C3225X5R1C22M 22 1210 www.richtek.com 14 DS8293A-03 March 2011 RT8293A Outline Dimension H A M EXPOSED THERMAL PAD (Bottom of Package) Y J X B F C I D Dimensions In Millimeters Dimensions In Inches Symbol Min Max Min Max A 4.801 5.004 0.189 0.197 B 3.810 4.000 0.150 0.157 C 1.346 1.753 0.053 0.069 D 0.330 0.510 0.013 0.020 F 1.194 1.346 0.047 0.053 H 0.170 0.254 0.007 0.010 I 0.000 0.152 0.000 0.006 J 5.791 6.200 0.228 0.244 M 0.406 1.270 0.016 0.050 X 2.000 2.300 0.079 0.091 Y 2.000 2.300 0.079 0.091 X 2.100 2.500 0.083 0.098 Y 3.000 3.500 0.118 0.138 Option 1 Option 2 8-Lead SOP (Exposed Pad) Plastic Package Richtek Technology Corporation Richtek Technology Corporation Headquarter Taipei Office (Marketing) 5F, No. 20, Taiyuen Street, Chupei City 5F, No. 95, Minchiuan Road, Hsintien City Hsinchu, Taiwan, R.O.C. Taipei County, Taiwan, R.O.C. Tel: (8863)5526789 Fax: (8863)5526611 Tel: (8862)86672399 Fax: (8862)86672377 Email: marketing@richtek.com Information that is provided by Richtek Technology Corporation is believed to be accurate and reliable. Richtek reserves the right to make any change in circuit design, specification or other related things if necessary without notice at any time. No third party intellectual property infringement of the applications should be guaranteed by users when integrating Richtek products into any application. No legal responsibility for any said applications is assumed by Richtek. DS8293A-03 March 2011 www.richtek.com 15