LM1972 LM1972 Pot 2-Channel 78 dB Audio Attenuator with Mute Literature Number: SNAS094C LM1972 PotTM 2-Channel 78dB Audio Attenuator with Mute General Description Key Specifications The LM1972 is a digitally controlled 2-channel 78dB audio attenuator fabricated on a CMOS process. Each channel has attenuation steps of 0.5dB from 0dB-47.5dB, 1.0dB steps from 48dB-78dB, with a mute function attenuating 104dB. Its logarithmic attenuation curve can be customized through software to fit the desired application. The performance of a Pot is demonstrated through its excellent Signal-to-Noise Ratio, extremely low (THD+N), and high channel separation. Each Pot contains a mute function that disconnects the input signal from the output, providing a minimum attenuation of 96dB. Transitions between any attenuation settings are pop free. The LM1972's 3-wire serial digital interface is TTL and CMOS compatible; receiving data that selects a channel and the desired attenuation level. The Data-Out pin of the LM1972 allows multiple Pots to be daisy-chained together, reducing the number of enable and data lines to be routed for a given application. Typical Application Connection Diagram Total Harmonic Distortion + Noise: 0.003% (max) Frequency response: 100 kHz (-3dB) (min) Attenuation range (excluding mute): 78dB (typ) Differential attenuation: 0.25dB (max) Signal-to-noise ratio (ref. 4 Vrms): 110dB (min) Channel separation: 100dB (min) Features 3-wire serial interface Daisy-chain capability 104dB mute attenuation Pop and click free attenuation changes Applications Automated studio mixing consoles Music reproduction systems Sound reinforcement systems Electronic music (MIDI) Personal computer audio control Dual-In-Line Plastic or Surface Mount Package 1197801 FIGURE 1. Typical Audio Attenuator Application Circuit 1197802 Top View Order Number LM1972M or LM1972N See NS Package Number M20B or N20A PotTM and OvertureTM are trademarks of National Semiconductor Corporation. (c) 2007 National Semiconductor Corporation 11978 www.national.com LM1972 Pot 2-Channel 78dB Audio Attenuator with Mute November 2006 LM1972 Soldering Information N Package (10 sec.) Storage Temperature Absolute Maximum Ratings (Notes 2, 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications. Supply Voltage (VDD-VSS) Voltage at Any Pin Power Dissipation (Note 3) ESD SusceptabiIity (Note 4) Junction Temperature +260C -65C to +150C Operating Ratings 15V VSS - 0.2V to VDD + 0.2V 150 mW 2000V 150C (Notes 1, 2) TMIN TA TMAX Temperature Range TMIN TA TMAX Supply Voltage (VDD - VSS) 0C TA +70C 4.5V to 12V Electrical Characteristics (Notes 1, 2) The following specifications apply for all channels with VDD = +6V, VSS = -6V, VIN = 5.5 Vpk, and f = 1 kHz, unless otherwise specified. Limits apply for TA = 25C. Digital inputs are TTL and CMOS compatible. Symbol Parameter Conditions IS Supply Current Inputs are AC Grounded THD+N Total Harmonic Distortion plus Noise VIN = 0.5 Vpk @ 0dB Attenuation XTalk Crosstalk (Channel Separation) 0dB Attenuation for VIN LM1972 Units (Limits) Typical (Note 5) Limit (Note 6) 2 4 mA (max) 0.0008 0.003 % (max) 110 100 dB (min) 120 110 dB (min) VCH measured @ -78dB SNR AM Signal-to-Noise Ratio Inputs are AC Grounded @ -12dB Attenuation A-Weighted Mute Attenuation 104 Attenuation Step Size Error 0dB to -47.5dB -48dB to -78dB Absolute Attenuation Error Attenuation @ 0dB Attenuation @ -20dB Attenuation @ -40dB Attenuation @ -60dB Attenuation @ -78dB Channel-to-Channel Attenuation Tracking Error Attenuation @ 0dB, -20dB, -40dB, -60dB Attenuation @ -78dB ILEAK Analog Input Leakage Current Inputs are AC Grounded RIN AC Input Impedance Pins 4, 20, VIN = 1.0 Vpk, f = 1 kHz @ Pins 9, 10, 11 @ 0V < VIN < 5V 96 dB (min) 0.05 0.25 dB (max) dB (max) 0.5 19.0 38.5 57.5 74.5 dB (min) dB (min) dB (min) dB (min) dB (min) 0.5 0.75 dB (max) dB (max) 10.0 100 nA (max) 40 20 k (min) 60 k (max) 100 nA (max) 0.03 19.8 39.5 59.3 76.3 IIN Input Current 1.0 fCLK Clock Frequency 2 MHz (max) VIH High-Level Input Voltage @ Pins 9, 10, 11 2.0 V (min) VIL Low-Level Input Voltage @ Pins 9, 10, 11 0.8 V (max) Data-Out Levels (Pin 12) VDD=6V, VSS=0V 0.1 V (max) 5.9 V (min) 3 Note 1: All voltages are measured with respect to GND pins (1, 3, 5, 6, 14, 16, 19), unless otherwise specified. Note 2: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. Electrical Characteristics state DC and AC electrical specifications under particular test conditions which guarantee specific performance limits. This assumes that the device is within the Operating Ratings. Specifications are not guaranteed for parameters where no limit is given, however, the typical value is a good indication of device performance. Note 3: The maximum power dissipation must be derated at elevated temperatures and is dictated by TJMAX, JA, and the ambient temperature TA. The maximum allowable power dissipation is PD = (TJMAX - TA)/JA or the number given in the Absolute Maximum Ratings, whichever is lower. For the LM1972, TJMAX = +150 C, and the typical junction-to-ambient thermal resistance, when board mounted, is 65C/W. Note 4: Human body model, 100 pF discharged through a 1.5 k resistor. Note 5: Typicals are measured at 25C and represent the parametric norm. Note 6: Limits are guaranteed to National's AOQL (Average Output Quality Level). www.national.com 2 LM1972 Timing Diagram 1197803 FIGURE 2. Timing Diagram controller that will be latched and decoded to change a channel's attenuation level. Data-Out (12): This pin is used in daisy-chain mode where more than one Pot is controlled via the same data line. As the data is clocked into the chain from the C, the preceding data in the shift register is shifted out the DATA-OUT pin to the next Pot in the chain or to ground if it is the last Pot in the chain. The LOAD/SHIFT line goes high once all of the new data has been shifted into each of its respective registers. Pin Descriptions Signal Ground (3, 19): Each input has its own independent ground, GND1 and GND2. Signal Input (4, 20): There are 2 independent signal inputs, IN1 and IN2. Signal Output (2, 17): There are 2 independent signal outputs, OUT1 and OUT2. Voltage Supply (13, 15): Positive voltage supply pins, VDD1 and VDD2. Voltage Supply (7, 18): Negative voltage supply pins, VSS1 and VSS2. To be tied to ground in a single supply configuration. AC Ground (1, 5, 6, 14, 16): These five pins are not physically connected to the die in any way (i.e., No bondwires). These pins must be AC grounded to prevent signal coupling between any of the pins nearby. Pin 14 should be connected to pins 13 and 15 for ease of wiring and the best isolation, as an example. Logic Ground (8): Digital signal ground for the interface lines; CLOCK, LOAD/SHIFT, DATA-IN and DATA-OUT. Clock (9): The clock input accepts a TTL or CMOS level signal. The clock input is used to load data into the internal shift register on the rising edge of the input clock waveform. Load/Shift (10): The load/shift input accepts a TTL or CMOS level signal. This is the enable pin of the device, allowing data to be clocked in while this input is low (0V). Data-In (11): The data-in input accepts a TTL or CMOS level signal. This pin is used to accept serial data from a micro- Connection Diagram 1197804 Typical Performance Characteristics 3 www.national.com LM1972 Supply Current vs Supply Voltage Supply Current vs Temperature 1197815 1197816 Noise Floor Spectrum by FFT Amplitude vs Frequency THD vs Freq by FFT VDD - VSS = 12V 1197817 1197818 THD vs VOUT at 1 KHz by FFT VDD - VSS = 12V Crosstalk Test 1197820 1197819 www.national.com 4 LM1972 THD + N vs Frequency and Amplitude FFT of 1 kHz THD 1197822 1197821 FFT of 20 kHz THD THD + N vs Amplitude 1197824 1197823 THD + N vs Amplitude THD + N vs Amplitude 1197825 1197826 5 www.national.com LM1972 LM1972 Channel Attenuation vs Digital Step Value (Programmed 2.0dB Steps) Application Information ATTENUATION STEP SCHEME The fundamental attenuation step scheme for the LM1972 Pot is shown in Figure 3. This attenuation step scheme, however, can be changed through programming techniques to fit different application requirements. One such example would be a constant logarithmic attenuation scheme of 1dB steps for a panning function as shown in Figure 4. The only restriction to the customization of attenuation schemes are the given attenuation levels and their corresponding data bits shown in Table 1. The device will change attenuation levels only when a channel address is recognized. When recognized, the attenuation level will be changed corresponding to the data bits shown in Table 1. As shown in Figure 6, an LM1972 can be configured as a panning control which separates the mono signal into left and right channels. This circuit may utilize the fundamental attenuation scheme of the LM1972 or be programmed to provide a constant 1dB logarithmic attenuation scheme as shown in Figure 4. 1197808 FIGURE 5. LM1972 2.0dB Attenuation Step Scheme LM1972 Channel Attenuation vs Digital Step Value 1197809 FIGURE 6. Mono Panning Circuit INPUT IMPEDANCE The input impedance of a Pot is constant at a nominal 40 k. To eliminate any unwanted DC components from propagating through the device it is common to use 1 F input coupling caps. This is not necessary, however, if the dc offset from the previous stage is negligible. For higher performance systems, input coupling caps are preferred. 1197806 FIGURE 3. LM1972 Attenuation Step Scheme LM1972 Channel Attenuation vs Digital Step Value (Programmed 1.0dB Steps) OUTPUT IMPEDANCE The output of a Pot varies typically between 25 k and 35 k and changes nonlinearly with step changes. Since a Pot is made up of a resistor ladder network with a logarithmic attenuation, the output impedance is nonlinear. Due to this configuration, a Pot cannot be considered as a linear potentiometer, but can be considered only as a logarithmic attenuator. It should be noted that the linearity of a Pot cannot be measured directly without a buffer because the input impedance of most measurement systems is not high enough to provide the required accuracy. Due to the low impedance of the measurement system, the output of the Pot would be loaded down and an incorrect reading will result. To prevent loading from occurring, a JFET input op amp should be used as the buffer/amplifier. The performance of a Pot is limited only by the performance of the external buffer/amplifier. 1197807 FIGURE 4. LM1972 1.0dB Attenuation Step Scheme www.national.com 6 LM1972 MUTE FUNCTION One major feature of a Pot is its ability to mute the input signal to an attenuation level of 104dB as shown in Figure 3. This is accomplished internally by physically isolating the output from the input while also grounding the output pin through approximately 2 k. The mute function is obtained during power-up of the device or by sending any binary data of 01111111 and above (to 11111111) serially to the device. The device may be placed into mute from a previous attenuation setting by sending any of the above data. This allows the designer to place a mute button onto his system which could cause a microcontroller to send the appropriate data to a Pot and thus mute any or all channels. Since this function is achieved through software, the designer has a great amount of flexibility in configuring the system. TABLE 1. LM1972 Micropot Attenuator Register Set Description MSB: LSB Address Register (Byte 0) 0000 0000 Channel 1 0000 0001 Channel 2 0000 0010 Channel 3 Data Register (Byte 1) DC INPUTS Although the Pot was designed to be used as an attenuator for signals within the audio spectrum, the device is capable of tracking an input DC voltage. The device will track DC voltages to a diode drop above each supply rail. One point to remember about DC tracking is that with a buffer at the output of the Pot, the resolution of DC tracking will depend upon the gain configuration of that output buffer and its supply voltage. It should also be remembered that the output buffer's supply voltage does not have to be the same as the Pot's supply voltage. This could allow for more resolution when DC tracking. SERIAL DATA FORMAT The LM1972 uses a 3-wire serial communication format that is easily controlled by a microcontroller. The timing for the 3wire set, comprised of DATA-IN, CLOCK, and LOAD/SHIFT is shown in Figure 2. Figure 9 exhibits in block diagram form how the digital interface controls the tap switches which select the appropriate attenuation level. As depicted in Figure 2, the LOAD/SHIFT line is to go low at least 150 ns before the rising edge of the first clock pulse and is to remain low throughout the transmission of each set of 16 data bits. The serial data is comprised of 8 bits for channel selection and 8 bits for attenuation setting. For both address data and attenuation setting data, the MSB is sent first and the 8 bits of address data are to be sent before the 8 bits of attenuation data. Please refer to Figure 7 to confirm the serial data format transfer process. Contents Attenuation Level dB 0000 0000 0.0 0000 0001 0.5 0000 0010 1.0 0000 0011 1.5 ::::: :: 0001 1110 15.0 0001 1111 15.5 0010 0000 16.0 0010 0001 16.5 0010 0010 17.0 ::::: :: 0101 1110 47.0 0101 1111 47.5 0110 0000 48.0 0110 0001 49.0 0110 0010 50.0 ::::: :: 0111 1100 76.0 0111 1101 77.0 0111 1110 78.0 0111 1111 100.0 (Mute) 1000 0000 100.0 (Mute) ::::: :: 1111 1110 100.0 (Mute) 1111 1111 100.0 (Mute) 1197810 FIGURE 7. Serial Data Format Transfer Process Pot SYSTEM ARCHITECTURE The Pot's digital interface is essentially a shift register, where serial data is shifted in, latched, and then decoded. As new data is shifted into the DATA-IN pin, the previously latched data is shifted out the DATA-OUT pin. Once the data is shifted in, the LOAD/SHIFT line goes high, latching in the new data. The data is then decoded and the appropriate switch is activated to set the desired attenuation level for the selected channel. This process is continued each and every time an attenuation change is made. Each channel is updated, only, when that channel is selected for an attenuator change or the system is powered down and then back up again. When the Pot is powered up, each channel is placed into the muted mode. 7 www.national.com LM1972 Pot LADDER ARCHITECTURE Each channel of a Pot has its own independent resistor ladder network. As shown in Figure 8, the ladder consists of multiple R1/R2 elements which make up the attenuation scheme. Within each element there are tap switches that se- lect the appropriate attenuation level corresponding to the data bits in Table 1. It can be seen in Figure 8 that the input impedance for the channel is a constant value regardless of which tap switch is selected, while the output impedance varies according to the tap switch selected. 1197812 FIGURE 8. Pot Ladder Architecture only one DATA and one LOAD/SHIFT line per chain, thus simplifying PCB trace layouts. In order to provide the highest level of channel separation and isolate any of the signal lines from digital noise, the DATAOUT pin should be terminated through a 2 k resistor if not used. The pin may be left floating, however, any signal noise on that line may couple to adjacent lines creating higher noise specs. DIGITAL LINE COMPATIBILITY The Pot's digital interface section is compatible with either TTL or CMOS logic due to the shift register inputs acting upon a threshold voltage of 2 diode drops or approximately 1.4V. DIGITAL DATA-OUT PIN The DATA-OUT pin is available for daisy-chain system configurations where multiple Pots will be used. The use of the daisy-chain configuration allows the system designer to use 1197811 FIGURE 9. Pot System Architecture the LOAD/SHIFT line goes high; latching the data into each of their corresponding Pots. The data is then decoded according to the address (channel selection) and the appropriate tap switch controlling the attenuation level is selected. DAISY-CHAIN CAPABILITY Since the Pot's digital interface is essentially a shift register, multiple Pots can be programmed utilizing the same data and load/shift lines. As shown in Figure 11, for an n-Pot daisy-chain, there are 16n bits to be shifted and loaded for the chain. The data loading sequence is the same for n-Pots as it is for one Pot. First the LOAD/SHIFT line goes low, then the data is clocked in sequentially while the preceding data in each Pot is shifted out the DATA-OUT pin to the next Pot in the chain or to ground if it is the last Pot in the chain. Then www.national.com CROSSTALK MEASUREMENTS The crosstalk of a Pot as shown in the Typical Performance Characteristics section was obtained by placing a signal on one channel and measuring the level at the output of another channel of the same frequency. It is important to be sure that 8 Clicks and pops can be avoided by using a JFET input buffer/ amplifier such as an LF412ACN. The LF412 has a high input impedance and exhibits both a low noise floor and low THD +N throughout the audio spectrum which maintains signal integrity and linearity for the system. The performance of the system solution is entirely dependent upon the quality and performance of the JFET input buffer/amplifier. CLICKS AND POPS So, why is that output buffer needed anyway? There are three answers to this question, all of which are important from a system point of view. The first reason to utilize a buffer/amplifier at the output of a Pot is to ensure that there are no audible clicks or pops due to attenuation step changes in the device. If an on-board bipolar op amp had been used for the output stage, its requirement of a finite amount of DC bias current for operation would cause a DC voltage "pop" when the output impedance of the Pot changes. Again, this phenomenon is due to the fact that the output impedance of the Pot is changing with step changes and a bipolar amplifier requires a finite amount of DC bias current for its operation. As the impedance changes, so does the DC bias current and thus there is a DC voltage "pop". Secondly, the Pot has no drive capability, so any desired gain needs to be accomplished through a buffer/non-inverting amplifer. Third, the output of a Pot needs to see a high impedance to prevent loading and subsequent linearity errors from ocurring. A JFET input buffer provides a high input impedance to the output of the Pot so that this does not occur. LOGARITHMIC GAIN AMPUFIER The Pot is capable of being used in the feedback loop of an amplifier, however, as stated previously, the output of the Pot needs to see a high impedance in order to maintain its high performance and linearity. Again, loading the output will change the values of attenuation for the device. As shown in Figure 10, a Pot used in the feedback loop creates a logarithmic gain amplifier. In this configuration the attenuation levels from Table 1, now become gain levels with the largest possible gain value being 78dB. For most applications 78dB of gain will cause signal clipping to occur, however, because of the Pot's versatility the gain can be controlled through programming such that the clipping level of the system is never obtained. An important point to remember is that when in mute mode the input is disconnected from the output. In this configuration this will place the amplifier in its open loop gain state, thus resulting in severe comparator action. Care should be taken with the programming and design of this type of circuit. To provide the best performance, a JFET input amplifier should be used. 1197814 FIGURE 10. Digitally-Controlled Logarithmic Gain Amplifier Circuit 1197813 FIGURE 11. n-Pot Daisy-Chained Circuit 9 www.national.com LM1972 the signal level being measured is of the same frequency such that a true indication of crosstalk may be obtained. Also, to ensure an accurate measurement, the measured channel's input should be AC grounded through a 1 F capacitor. LM1972 Physical Dimensions inches (millimeters) unless otherwise noted Surface Mount Package Order Number LM1972M NS Package Number M20B Dual-In-Line Plastic Package Order Number LM1972N NS Package Number N20A www.national.com 10 LM1972 Notes 11 www.national.com LM1972 Pot 2-Channel 78dB Audio Attenuator with Mute Notes THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS. EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness. National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders. Copyright(c) 2007 National Semiconductor Corporation For the most current product information visit us at www.national.com National Semiconductor Americas Customer Support Center Email: new.feedback@nsc.com Tel: 1-800-272-9959 www.national.com National Semiconductor Europe Customer Support Center Fax: +49 (0) 180-530-85-86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +49 (0) 870 24 0 2171 Francais Tel: +33 (0) 1 41 91 8790 National Semiconductor Asia Pacific Customer Support Center Email: ap.support@nsc.com National Semiconductor Japan Customer Support Center Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560 IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: Products Applications Audio www.ti.com/audio Communications and Telecom www.ti.com/communications Amplifiers amplifier.ti.com Computers and Peripherals www.ti.com/computers Data Converters dataconverter.ti.com Consumer Electronics www.ti.com/consumer-apps DLP(R) Products www.dlp.com Energy and Lighting www.ti.com/energy DSP dsp.ti.com Industrial www.ti.com/industrial Clocks and Timers www.ti.com/clocks Medical www.ti.com/medical Interface interface.ti.com Security www.ti.com/security Logic logic.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Power Mgmt power.ti.com Transportation and Automotive www.ti.com/automotive Microcontrollers microcontroller.ti.com Video and Imaging RFID www.ti-rfid.com OMAP Mobile Processors www.ti.com/omap Wireless Connectivity www.ti.com/wirelessconnectivity TI E2E Community Home Page www.ti.com/video e2e.ti.com Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright (c) 2011, Texas Instruments Incorporated