© Semiconductor Components Industries, LLC, 2017
March, 2020 Rev. 6
1Publication Order Number:
NCP4306/D
Secondary Side
Synchronous Rectification
Driver for High Efficiency
SMPS Topologies
NCP4306
The NCP4306 is high performance driver tailored to control a
synchronous rectification MOSFET in switch mode power supplies.
Thanks to its high performance drivers and versatility, it can be used in
various topologies such as DCM or CCM flyback, quasi resonant
flyback, forward and half bridge resonant LLC.
The combination of externally or fixed adjustable minimum
off-time and on-time blanking periods helps to fight the ringing
induced by the PCB layout and other parasitic elements. A reliable and
noise less operation of the SR system is insured due to the Self
Synchronization feature. The NCP4306 also utilizes Kelvin
connection of the driver to the MOSFET to achieve high efficiency
operation at full load and utilizes a light load detection architecture to
achieve high efficiency at light load.
The precise turnoff threshold, extremely low turnoff delay time
and high sink current capability of the driver allow the maximum
synchronous rectification MOSFET conduction time and enables
maximum SMPS efficiency. The high accuracy driver and 5 V gate
clamp enables the use of GaN MOSFETs.
Features
SelfContained Control of Synchronous Rectifier in CCM, DCM and
QR for Flyback or LLC Applications
Precise True Secondary Zero Current Detection
Typically 15 ns Turn off Delay from Current Sense Input to Driver
Rugged Current Sense Pin (up to 200 V)
Ultrafast Turnoff Trigger Interface / Disable Input (10.5 ns)
Adjustable or Fixed Minimum ONTime
Adjustable or Fixed Minimum OFF-Time with Ringing Detection
Improved Robust Self Synchronization Capability
7 A / 2 A Peak Current Sink / Source Drive Capability
Operating Voltage Range up to VCC = 35 V
Automatic Lightload Disable Mode
GaN Transistor Driving Capability
Low Startup and Disable Current Consumption
Maximum Operation Frequency up to 1 MHz
TSOP6, SOIC8, DFN8 4x4 and DFN8 2x2.2 Packages
This is a PbFree Device
Typical Applications
Notebook Adapters
High Power Density AC / DC Power Supplies (Cell Phone Chargers)
LCD TVs
All SMPS with High Efficiency Requirements
www.onsemi.com
SOIC8 NB
CASE 75107
MARKING DIAGRAMS
TSOP6
CASE 318G02
1
8
XXXXX = Specific Device Code
A = Assembly Location
L = Wafer Lot
Y = Year
W = Work Week
M = Date Code
G= PbFree Package
XXXXXXXX
ALYWX
G
1
8
XXXAYWG
G
1
(Note: Microdot may be in either location)
1
SOIC8 NB TSOP6
See detailed ordering and shipping information on page 2 of
this data sheet.
ORDERING INFORMATION
DFN8, 4x4
CASE 488AF
DFN8, 2.0x2.2, 0.5P
CASE 506BP
1
8
1
XXXXXX
XXXXXX
ALYWG
G
XXMG
G
1
DFN8, 4x4 DFN8, 2.0x2.2, 0.5P
See detailed marking information on page 2 of this
data sheet.
NCP4306
www.onsemi.com
2
ORDERING INFORMATION TABLE
Table 1. AVAILABLE DEVICES
Device Package Marking Package Shipping
NCP4306AAAZZZADR2G 6AAAZZZA
SOIC8
(PbFree) 2500 / Tape and Reel
NCP4306AADZZZADR2G 6AADZZZA
NCP4306AAHZZZADR2G 6AAHZZZA
NCP4306DADZZDASNT1G 6AC
TSOP6
(PbFree) 3000 / Tape and Reel
NCP4306DAHZZAASNT1G 6AD
NCP4306DADZZBASNT1G 6AK
NCP4306AAAZZZAMNTWG 4306AAAZZZA DFN8 4x4
(PbFree) 4000 / Tape and Reel
NCP4306AADZZZAMNTWG 4306AADZZZA
NCP4306AAAZZZAMN1TBG 6A DFN8 2x2.2
(PbFree) 3000 / Tape and Reel
NCP4306AADZZZAMN1TBG 6D
For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging
Specification Brochure, BRD8011/D.
See the ON Semiconductor Device Nomenclature document (TND310/D) for a full description of the naming convention
used for image sensors. For reference documentation, including information on evaluation kits, please visit our web site at
www.onsemi.com.
Figure 1. Typical Application Example – LLC Converter with optional LLD and Trigger Utilization
+VBULK
LLC
STAGE
CONTROL
M1
M2 N1
C1
OK1
N3
N2
Tr1
R1 C3
+VOUT
RTN
D1
R2
C4
M4
M3
C2
NCP4306
VCC
MIN_TOFF
MIN_TON
LLD
DRV
GND
CS
TRIG
VCC
MIN_TOFF
MIN_TON
LLD
DRV
GND
CS
TRIG
NCP4306
RMIN_TOFF
RMIN_TON
RLLD
RMIN_TOFF
RMIN_TON
RLLD
NCP4306
www.onsemi.com
3
Figure 2. Typical Application Example – DCM, CCM or QR Flyback Converter with
optional LLD and disabled TRIG
VBULK
FLYBACK
CONTROL
CIRCUITRY
M1
C1
OK1
R1
D3
C2
TR1
R3
M2
GND
C4
D5
NCP4306
RMIN_TOFF
RLLD
R2
DRV
CSFB
VCC
C3
D4
C5
MIN_TOFF
MIN_TON
LLD
+VOUT
VBULK
FLYBACK
CONTROL
CIRCUITRY
M1
C1
OK1
R1
D3
C2
TR1
R3
M2
GND
C4
D5
NCP4306
RMIN_TON
RLLD
R2
DRV
CSFB
VCC
C3
D4
C5
VCC DRV
GND
CS
TRIG
+VOUT
Figure 3. Typical Application Example – DCM, CCM or QR Flyback Converter with
NCP4306 in TSOP6 (v Cxxxxxx)
VBULK
C1 R1
D3
C2
TR1
FLYBACK
CONTROL
CIRCUITRY
M1
DRV
CSFB
VCC
C3
OK1
M2
D4
R3
C4 GND
C5
D5
NCP4306
RMIN_TOFF
RLLD
+VOUT
VCC
MIN_TOFF
LLD
GND
CS
DRV
NCP4306
www.onsemi.com
4
Figure 4. Typical Application Example – Primary Side Flyback Converter and NCP4306 in TSOP6
VBULK
C1 R1
D3
C2
TR1
C6
M2
R5 C8
GND
+VOUT
C7
R3
R4
C5
C4 R3
ZCD
C3
D4
VCC
DRV M1
R2
CSCOMP
VCC
MIN_TOFF
GND
CS
DRV
MIN_TON
NCP4306
RMIN_TOFF
RMIN_TON
PRIMARY
SIDE
FLYBACK
CONTROLLER
PIN FUNCTION DESCRIPTION
Table 2. PIN FUNCTION DESCRIPTION
TSOP6
Bxxxxxx
TSOP6
Cxxxxxx
TSOP6
Dxxxxxx
TSOP6
Exxxxxx
TSOP6
Fxxxxxx
TSOP6
Gxxxxxx
SOIC8,
DFN8
Axxxxxx
Pin Name Description
6 6 6 6 6 6 1 VCC Supply voltage pin
5552 MIN_TOFF Adjust the minimum off time
period by connecting resistor to
ground
5453 MIN_TON Adjust the minimum on time
period by connecting resistor to
ground
44 4 4 LLD This input modulates the driver
clamp level and / or turns the driv-
er off during light load conditions
−−−4 4 5 5 TRIG / DIS Ultrafast turnoff input that can be
used to turn off the SR MOSFET
in CCM applications in order to
improve efficiency. Activates
disable mode if pulledup for
more than 100 μs
3 3 3 3 3 3 6 CS Current sense pin detects if the
current flows through the SR
MOSFET and / or its body diode
2 2 2 2 2 2 7 GND Ground connection for the SR
MOSFET driver and VCC
decoupling capacitor. Ground
connection for minimum tON and
tOFF adjust resistors, LLD and
trigger inputs.
GND pin should be wired directly
to the SR MOSFET source
terminal / soldering point using
Kelvin connection. DFN8 exposed
flag should be connected to GND.
1 1 1 1 1 1 8 DRV Driver output for the SR MOSFET
NCP4306
www.onsemi.com
5
Figure 5. Internal Circuit Architecture – NCP4306
Minimum ON time
generator
MIN_TON
CS
detection
CS
MIN_TOFF
TRIG/DIS
DRV
VCC
GND
VCC managment
UVLO
DRIVER
VDD
LLD
Disable detection
ELAPSED
EN
Minimum OFF
time generator
RESET
ELAPSED
Control logic
EN
DISABLE
Disable detection
DISABLE
DISABLE
TRIG
dV/dt
Exception time
generator
EN
ELAPSED
10 μAVTRIG
DRVOUT
EXT_ADJ
INT_ADJ
EXT_ADJ
INT_ADJ
INT_ADJ
CS_ON
CS_OFF
CS_RESET
NCP4306
www.onsemi.com
6
ABSOLUTE MAXIMUM RATINGS
Table 3. ABSOLUTE MAXIMUM RATINGS
Rating Symbol Value Unit
Supply Voltage VCC 0.3 to 37.0 V
TRIG / DIS, MIN_TON, MIN_TOFF, LLD Input Voltage (Note 3) VTRIG / DIS, VMIN_TON, VMIN_TOFF
, VLLD 0.3 to VCC V
Driver Output Voltage VDRV 0.3 to 17.0 V
Current Sense Input Voltage VCS 4 to 200 V
Current Sense Dynamic Input Voltage (tPW = 200 ns) VCS_DYN 10 to 200 V
MIN_TON, MIN_TOFF, LLD, TRIG Input Current IMIN_TON, IMIN_TOFF
, ILLD, ITRIG 10 to 10 mA
DRV Pin Current (tPW = 10 μs) IDRV_DYN 3 to 12 A
VCC Pin Current (tPW = 10 μs) IVCC_DYN 3A
Junction to Air Thermal Resistance, 1 oz 1 in2 Copper Area,
SOIC8
RθJA_SOIC8 200 °C / W
Junction to Air Thermal Resistance, 1 oz 1 in2 Copper Area
TSOP6
RθJA_TSOP6 250 °C / W
Junction to Air Thermal Resistance, 1 oz 1 in2 Copper Area
DFN8 4x4
RθJA_DFN8_4x4 80 °C / W
Junction to Air Thermal Resistance, 1 oz 1 in2 Copper Area
DFN8 2x2.2
RθJA_DFN8_2x2.2 85 °C / W
Maximum Junction Temperature TJMAX 150 °C
Storage Temperature TSTG 60 to 150 °C
ESD Capability, Human Body Model (except pin CS) (Note 1) ESDHBM 2000 V
ESD Capability, Human Body Model Pin CS ESDHBM 600 V
ESD Capability, Machine Model (Note 1) ESDMM 200 V
ESD Capability, Charged Device Model (Note 1) ESDCDM Class C1 -
Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality
should not be assumed, damage may occur and reliability may be affected.
1. This device series contains ESD protection and exceeds the following tests:
Except pin CS: Human Body Model 2000 V per JEDEC Standard JESD22A114E.
All pins: Machine Model Method 200 V per JEDEC Standard JESD22A115A
Charged Machine Model per JEDEC Standard JESD22C101F
2. This device meets latchup tests defined by JEDEC Standard JESD78D.
3. If voltage higher than 22 V is connected to pin, pin input current increases. Internal ESD clamp contains 24 V Zener diode with 3 kΩ in series.
It is recommended to add serial resistance in case of higher input voltage to limit input pin current.
Table 4. RECOMMENDED OPERATING CONDITION
Parameter Symbol Min Max Unit
Maximum Operating Voltage VCC 35 V
Operating Junction Temperature TJ40 125 °C
NCP4306
www.onsemi.com
7
ELECTRICAL CHARACTERISTICS
Table 5. ELECTRICAL CHARACTERISTICS
40 ºC TJ 125 ºC; VCC = 12 V; CDRV = 0 nF; RMIN_TON = RMIN_TOFF = 10 kΩ or internally set values; VLLD = 3.0 V or LLD internally
disabled; VTRIG / DIS = 0 V; VCS = 4 V, unless otherwise noted. Typical values are at TJ = +25 ºC
Parameter Test Conditions Symbol Min Typ Max Unit
SUPPLY SECTION
VCC UVLO VCC rising VCCON 3.7 4.0 4.2 V
VCC falling VCCOFF 3.2 3.5 3.7
VCC UVLO Hysteresis VCCHYS 0.5 V
Startup Delay VCC rising from 0 to VCCON + 1 V @ tr
= 10 μs
tSTART_DEL 50 80 μs
Current Consumption,
tMIN_TON = tMIN_TOFF = 1 μs,
tLLD = 130 μs
CDRV = 0 nF,
fCS = 100 kHz
xAxxxxx ICC 1.8 2.5 mA
xBxxxxx 1.7 2.4
CDRV = 1 nF,
fCS = 100 kHz
xAxxxxx 2.8 4.0
xBxxxxx 2.1 3.4
CDRV = 10 nF,
fCS = 100 kHz
xAxxxxx 12 15
xBxxxxx 6.7 9.0
Current Consumption ICC 1.4 2.2 mA
Current Consumption below UVLO VCC = VCCOFF – 0.1 V ICC_UVLO 35 60 μA
Current Consumption in Disable Mode t > tLLD , VLLD = 0.55 V ICC_DIS 60 100 μA
VTRIG / DIS = 5 V; VLLD = 0.55 V 60 100
t > tLLD, LLD set internally 37 80
VTRIG / DIS = 5 V, LLD set internally 37 80
DRIVER OUTPUT
Output Voltage RiseTime CDRV = 10 nF, 10 % to 90 % VDRVMAX,
VCS = 4 to 1 V
tr60 100 ns
Output Voltage FallTime CDRV = 10 nF, 90 % to 10 % VDRVMAX,
VCS = 1 to 4 V
tf25 45 ns
Driver Source Resistance RDRV_SOURCE 2Ω
Driver Sink Resistance RDRV_SINK 0.5 Ω
Output Peak Source Current IDRV_SOURCE 2 A
Output Peak Sink Current IDRV_SINK 7 A
Maximum Driver Pulse Length tDRV_ON_MAX 4 ms
Maximum Driver Output Voltage VCC = 35 V, CDRV > 1 nF,
(ver. xAxxxxx)
VDRVMAX 9 10 11 V
VCC = 35 V, CDRV > 1 nF,
(ver. xBxxxxx)
4.5 5.0 5.5
Minimum Driver Output Voltage VCC = VCCOFF + 200 mV,
(ver. xAxxxxxx)
VDRVMIN 3.4 3.7 3.9 V
VCC = VCCOFF + 200 mV,
(ver. xBxxxxxx)
3.4 3.7 3.9
CS INPUT
Total Propagation Delay From CS to
DRV Output On
VCS goes down from 4 to 1 V,
tf_CS <= 5 ns
tPD_ON 30 60 ns
Total Propagation Delay From CS to
DRV Output Off
VCS goes up from 1 to 4 V,
tr_CS <= 5 ns
tPD_OFF 13 23 ns
Turn On CS Threshold Voltage VTH_CS_ON 120 75 40 mV
Turn Off CS Threshold Voltage Guaranteed by Design VTH_CS_OFF 1 0 mV
Turn Off Timer Reset Threshold Volt-
age
VTH_CS_RESET 0.4 0.5 0.6 V
CS Leakage Current VCS = 200 V ICS_LEAKAGE 500 nA
dV / dt Detector High Threshold VCS_DVDT_H 3.0 V
NCP4306
www.onsemi.com
8
Table 5. ELECTRICAL CHARACTERISTICS (continued)
40 ºC TJ 125 ºC; VCC = 12 V; CDRV = 0 nF; RMIN_TON = RMIN_TOFF = 10 kΩ or internally set values; VLLD = 3.0 V or LLD internally
disabled; VTRIG / DIS = 0 V; VCS = 4 V, unless otherwise noted. Typical values are at TJ = +25 ºC
Parameter UnitMaxTypMinSymbolTest Conditions
CS INPUT
dV / dt Detector Low Threshold VCS_DVDT_L 0.5 V
dV / dt Detector Threshold (Note 4) ver. xxDxxxx tdV / dt 13 25 37 ns
TRIGGER DISABLE INPUT
Minimum Trigger Pulse Duration VTRIG / DIS = 5 V; Shorter pulses may
not be proceeded
tTRIG_PW_MIN 10 ns
Trigger Threshold Voltage VTRIG_TH 1.6 2.0 2.2 V
Trigger to DRV Propagation Delay VTRIG / DIS goes from 0 to 5 V,
tr_TRIG / DIS <= 5 ns
tPD_TRIG 10.0 16.5 ns
Trigger Blank Time After DRV Turnon
Event
VCS drops below VTH_CS_ON tTRIG_BLANK 30 55 80 ns
Delay to Disable Mode VTRIG / DIS goes from 0 to 5 V tDIS_TIM 75 100 125 μs
Disable Recovery Timer VTRIG / DIS goes down from 5 to 0 V;
tMIN_TOFF = 130 ns
tDIS_REC 1.5 3.0 μs
Minimum Pulse Duration to Disable
Mode End
VTRIG / DIS = 0 V; Shorter pulses may
not be proceeded
tDIS_END 200 ns
Pull Down Current VTRIG / DIS = 5 V ITRIG / DIS 711 15 μA
Maximum Transition Time VTRIG / DIS goes from 1 to 3 V or from
3 to 1 V
tTRIG_TRAN 10 μs
MINIMUM TON AND TOFF ADJUST
Minimum tON time RMIN_TON = 0 Ω (ver. xxxZxxx) tON_MIN 55 ns
Minimum tOFF time RMIN_TOFF = 0 Ω (ver. xxxxZxx) tOFF_MIN 70 ns
Minimum tON time RMIN_TON = 10 kΩ (ver. xxxZxxx) tON_MIN 0.90 1.00 1.10 μs
Minimum tOFF time RMIN_TOFF = 10 kΩ (ver. xxxxZxx) tOFF_MIN 0.90 1.00 1.10 μs
Minimum tON time RMIN_TON = 50 kΩ (ver. xxxZxxx) tON_MIN 4.50 5.00 5.50 μs
Minimum tOFF time RMIN_TOFF = 50 kΩ (ver. xxxxZxx) tOFF_MIN 4.40 4.90 5.40 μs
Internal minimum tON time tON_MIN = 130 ns, (ver. xxxAxxx) tON_MIN 20% tON_MIN +20% ns
tON_MIN = 220, 310, 400 ns (ver.
xxx[BD]xxx)
tON_MIN 15% tON_MIN +15% ns
tON_MIN = 500, 600, 700, 800, 1000,
1200, 1400, 1700, 2000 ns
(ver. xxx[EM]xxx)
tON_MIN 10% tON_MIN +10% ns
Internal minimum tOFF time tOFF_MIN = 0.9, 1.0, 1.1, 1.2, 1.4, 1.6,
1.8, 2.0, 2.2, 2.4, 2.6, 2.9, 3.2, 3.5,
3.9 μs (ver. xxxx[AO]xx)
tOFF_MIN 10% tOFF_MI
N
+10% μs
LLD ADJUST
LLD Pull Up Current (ver. xxxxxZx) ILLD 21 20 19 μA
LLD Time Selection IC disabled VLLD 0.3 V
tLLD = 68 μs 0.40 0.51 0.63
tLLD = 130 μs 0.75 0.89 1.03
tLLD = 280 μs 1.15 1.32 1.50
tLLD = 540 μs 1.68 1.82 1.97
tLLD = 1075 μs 2.20 2.50 2.70
LLD function disabled 3.10
LLD Main Time VLLD = 0.51 V or ver. xxxxxAx tLLD 53 68 83 μs
VLLD = 0.89 V or ver. xxxxxBx 100 130 160
VLLD = 1.32 V or ver. xxxxxCx 220 280 340
VLLD = 1.82 V or ver. xxxxxDx 420 540 660
VLLD = 2.45 V or ver. xxxxxEx 840 1075 1310
NCP4306
www.onsemi.com
9
Table 5. ELECTRICAL CHARACTERISTICS (continued)
40 ºC TJ 125 ºC; VCC = 12 V; CDRV = 0 nF; RMIN_TON = RMIN_TOFF = 10 kΩ or internally set values; VLLD = 3.0 V or LLD internally
disabled; VTRIG / DIS = 0 V; VCS = 4 V, unless otherwise noted. Typical values are at TJ = +25 ºC
Parameter UnitMaxTypMinSymbolTest Conditions
LLD ADJUST
LLD Reduced Time Disable mode activated tLLD_RED 0.5 ×
tLLD
μs
LLD Blanking Time tLLD_BLK 0.25 ×
tLLD
μs
Disable Recovery Time tMIN_TOFF = 130 ns tLLD_DIS_REC 1.5 3.0 μs
EXCEPTION TIMER
Exception Time (ver. xxHxxxx) tEXC 4 ×
tMIN_TON
μs
Exception Timer Ratio Accuracy RatioEXC 15 +15 %
4. Test signal:
VCS [V]
4.0
1.5
1.0 t [ns]
tdV/dt
VCS_DVDT_H
VCS_DVDT_L
Figure 6. Test Signal
NCP4306
www.onsemi.com
10
TYPICAL CHARACTERISTICS
3,3
3,4
3,5
3,6
3,7
3,8
3,9
4,0
4,1
4,2
40 20 0 20 40 60 80 100 120
VCC on
VCC off
Figure 7. VCCON and VCCOFF Levels
TJ[°C]
VCC[V]
0,0
0,2
0,4
0,6
0,8
1,0
1,2
1,4
1,6
0 5 10 15 20 25 30 35
TJ = 125 °C
TJ = 85 °C
TJ = 55 °C
TJ = 25 °C
TJ = 0 °C
TJ = 20 °C
TJ = 40 °C
0,0
0,5
1,0
1,5
2,0
2,5
3,0
3,5
0 5 10 15 20 25 30 35
TJ = 125 °C
TJ = 105 °C
TJ = 85 °C
TJ = 55 °C
TJ = 25 °C
TJ = 0 °C
TJ = 20 °C
TJ = 40 °C
Figure 8. Current Consumption VCS = 4 V
VCC[V]
ICC[mA]
Figure 9. Current Consumption,
fCS = 100 kHz, CDRV = 1 nF, Ver. xAxxxxx
Figure 10. Current Consumption,
fCS = 100 kHz, Ver. xAxxxxx
VCC[V]
ICC[mA]
0
2
4
6
8
10
12
14
40 200 20406080100120
CDRV = 0 nF
CDRV = 1 nF
CDRV = 10 nF
ICC[mA]
TJ[°C]
0,0
0,5
1,0
1,5
2,0
2,5
0 5 10 15 20 25 30 35
Figure 11. Current Consumption,
fCS = 100 kHz, Ver. xBxxxxx
0
1
2
3
4
5
6
7
8
9
10
40 20 0 20 40 60 80 100 120
Figure 12. Current Consumption,
fCS = 100 kHz, CDRV = 1 nF, Ver. xBxxxx
ICC[mA]
TJ[°C]
ICC[mA]
VCC[V]
TJ = 125 °C
TJ = 105 °C
TJ = 85 °C
TJ = 55 °C
TJ = 25 °C
TJ = 0 °C
TJ = 125 °C
TJ = 105 °C
TJ = 85 °C
TJ = 55 °C
TJ = 25 °C
TJ = 0 °C
TJ = 20 °C
TJ = 40 °C
TJ = 125 °C
TJ = 105 °C
TJ = 85 °C
TJ = 55 °C
TJ = 25 °C
TJ = 0 °C
CDRV = 0 nF
CDRV = 1 nF
CDRV = 10 nF
NCP4306
www.onsemi.com
11
0
10
20
30
40
50
60
40 20 0 20 40 60 80 100 120
20
30
40
50
60
70
80
90
100
40 20 0 20 40 60 80 100 120
Figure 13. Current Consumption below UVLO,
VCC = VCCOFF 0.1 V
TJ[°C]
ICC_UVLO[μA]
ICC_DIS[μA]
TJ[°C]
Figure 14. Current Consumption in Disable Mode
VCS = 4 V, t > tLLD
20
30
40
50
60
70
80
90
100
40 200 20406080100120
0
20
40
60
80
100
120
0 5 10 15 20 25 30 35
Figure 15. Current Consumption in Disable Mode,
VTRIG/DIS = 5 V
Figure 16. Current Consumption in Disable Mode,
VCS = 4 V, t > tLLD
20
30
40
50
60
70
80
90
100
0 5 10 15 20 25 30 35 1,0
0,9
0,8
0,7
0,6
0,5
0,4
0,3
0,2
0,1
0,0
10,8 0,6 0,4 0,2 0 0,2 0,4 0,6 0,8 1
Figure 17. Current Consumption in Disable Mode,
VTRIG/DIS = 5 V
Figure 18. CS Input Current
ICC_DIS[μA]
ICC_DIS[μA]
ICC_DIS[μA]
ICS[mA]
TJ[°C] VCC[V]
VCS[V]VCC[V]
TJ = 125 °C
TJ = 105 °C
TJ = 85 °C
TJ = 55 °C
TJ = 25 °C
TJ = 0 °C
TJ = 20 °C
TJ = 40 °C
TJ = 125 °C
TJ = 105 °C
TJ = 85 °C
TJ = 55 °C
TJ = 25 °C
TJ = 0 °C
TJ = 20 °C
TJ = 40 °C
TJ = 125 °C
TJ = 105 °C
TJ = 85 °C
TJ = 55 °C
TJ = 25 °C
TJ = 0 °C
TJ = 20 °C
TJ = 40 °C
TJ = 125 °C
TJ = 105 °C
TJ = 85 °C
TJ = 55 °C
TJ = 25 °C
TJ = 0 °C
NCP4306
www.onsemi.com
12
Figure 19. Supply Current vs. CS Voltage
120
110
100
90
80
70
60
50
40
40 20 0 20 40 60 80 100 120
0,0
0,2
0,4
0,6
0,8
1,0
1,2
1,4
1,6
1,8
2,0
2,2
1,0 0,8 0,6 0,4 0,2 0,0 0,2 0,4 0,6 0,8 1,0
Figure 20. CS Turnon Threshold
ICC[mA]
VCS[V]
VTH_CS_ON[mV]
TJ[°C]
2,0
1,5
1,0
0,5
0,0
0,5
1,0
40 200 20406080100120
0,40
0,45
0,50
0,55
0,60
40 20 0 20 40 60 80 100 120
0
100
200
300
400
500
40 20 0 20 40 60 80 100 120
10
15
20
25
30
35
40
45
50
55
60
40 20 0 20 40 60 80 100 120
Figure 21. CS turnoff Threshold Figure 22. CS Reset Threshold
Figure 23. CS Input Leakage VCS = 200 V Figure 24. Propagation Delay from CS
to DRV Output On
TJ[°C]
TJ[°C]
TJ[°C]
TJ[°C]
VTH_CS_OFF[mV]
VTH_CS_RESET[V]
ICS_LEAKAGE[nA]
tPD_ON[ns]
TJ = 125 °C
TJ = 105 °C
TJ = 85 °C
TJ = 55 °C
TJ = 25 °C
TJ = 0 °C
TJ = 20 °C
TJ = 40 °C
NCP4306
www.onsemi.com
13
Figure 25. Propagation Delay from CS
to DRV Output Off
4
6
8
10
12
14
16
18
20
22
24
40 200 20406080100120
Figure 26. Trigger Pin Threshold
1,0
1,2
1,4
1,6
1,8
2,0
2,2
0 5 10 15 20 25 30 35
TJ[°C]
tPD_OFF[ns]
VCC[V]
VTRIG_TH[V]
1,7
1,8
1,9
2,0
2,1
2,2
2,3
40 20 0 20 40 60 80 100 120
7
8
9
10
11
12
13
14
15
40 20 0 20 40 60 80 100 120
Figure 27. Trigger Pin Threshold Figure 28. Trigger Pin Pull Down Current
3
5
7
9
11
13
15
17
40 20 0 20 40 60 80 100 120
TJ[°C] TJ[°C]
TJ[°C]
Figure 29. Propagation Delay from TRIG
to DRV Output Off
Figure 30. Delay to Disable Mode,
VTRIG/DIS = 5 V
VTRIG_TH[V]
ITRIG/DIS[μA]
tPD_TRIG[ns]
80
85
90
95
100
105
110
115
120
40 20 0 20 40 60 80 100 120
tDIS_TIM[μs]
TJ[°C]
TJ = 125 °C
TJ = 105 °C
TJ = 85 °C
TJ = 55 °C
TJ = 25 °C
TJ = 0 °C
TJ = 20 °C
TJ = 40 °C
TJ = 125 °C
TJ = 105 °C
TJ = 85 °C
TJ = 55 °C
TJ = 25 °C
TJ = 0 °C
NCP4306
www.onsemi.com
14
Figure 31. Minimum on Time RMIN_TON = 10 kW
0,90
0,92
0,94
0,96
0,98
1,00
1,02
1,04
1,06
1,08
1,10
40 20 0 20 40 60 80 100 120
4,5
4,6
4,7
4,8
4,9
5,0
5,1
5,2
5,3
5,4
5,5
40 20 0 20 40 60 80 100 120
Figure 32. Minimum on Time RMIN_TON = 50 kW
0,90
0,92
0,94
0,96
0,98
1,00
1,02
1,04
1,06
1,08
1,10
40 20 0 20 40 60 80 100 120
4,4
4,5
4,6
4,7
4,8
4,9
5,0
5,1
5,2
5,3
5,4
40 20 0 20 40 60 80 100 120
Figure 33. Minimum on Time RMIN_TOFF = 10 kWFigure 34. Minimum on Time RMIN_TOFF = 50 kW
25,0
20,0
15,0
10,0
5,0
0,0
0 5 10 15 20 25 30 35
Figure 35. LLD Current, VLLD = 3.0 V Figure 36. LLD current, VLLD = 2.5 V
TJ[°C]
tMIN_TON[μs]tMIN_TOFF[μs]ILLD[μA]
TJ[°C]
tMIN_TON[μs]
TJ[°C]TJ[°C]
VCC[V]
tMIN_TOFF[μs]
TJ = 125 °C
TJ = 105 °C
TJ = 85 °C
TJ = 55 °C
TJ = 25 °C
TJ = 0 °C
TJ = 20 °C
TJ = 40 °C
TJ = 125 °C
TJ = 105 °C
TJ = 85 °C
TJ = 55 °C
TJ = 25 °C
TJ = 0 °C
22,0
21,5
21,0
20,5
20,0
19,5
19,0
18,5
18,0
0 5 10 15 20 25 30 35
ILLD[μA]
VCC[V]
TJ = 125 °C
TJ = 105 °C
TJ = 85 °C
TJ = 55 °C
TJ = 25 °C
TJ = 0 °C
TJ = 20 °C
TJ = 40 °C
NCP4306
www.onsemi.com
15
Figure 37. LLD Current Figure 38. LLD Time, VLLD = 1.82 V (or Internal Option)
440
460
480
500
520
540
560
580
600
620
640
40 200 20406080100120
0 0.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0
15.0
16.0
17.0
18.0
19.0
20.0
21.0
22.0
23.0
24.0
25.0
VLLD[V]
ILLD[μA]
TJ[°C]
tLLD[μs]
9,0
9,2
9,4
9,6
9,8
10,0
10,2
10,4
40 20 0 20 40 60 80 100 120
VCC = 12 V, CDRV = 0 nF
VCC = 12 V, CDRV = 1 nF
VCC = 12 V, CDRV = 10 nF
VCC = 35 V, CDRV = 0 nF
VCC = 35 V, CDRV = 1 nF
VCC = 35 V, CDRV = 10 nF
4,3
4,5
4,7
4,9
5,1
5,3
5,5
40 20 0 20 40 60 80 100 120
VDRV[V]
TJ[°C] TJ[°C]
VDRV[V]
13
18
23
28
33
38
40 20 0 20 40 60 80 100 120
Figure 39. Driver Output Voltage, Ver. xAxxxxx Figure 40. Driver Output Voltage, Ver. xBxxxxx
3,4
3,6
3,8
4,0
4,2
4,4
4,6
40 20 0 20 40 60 80 100 120
Figure 41. dV/dt Detector Time Threshold,
Ver. xxDxxxx
Figure 42. Exception Timer Ratio to tMIN_TON,
Ver. xxHxxxx
TJ[°C] TJ[°C]
tdV/dt[ns]
RatioEXC[]
TJ = 125 °C
TJ = 105 °C
TJ = 85 °C
TJ = 55 °C
TJ = 25 °C
TJ = 0 °C
TJ = 20 °C
TJ = 40 °C
VCC = 12 V, CDRV = 0 nF
VCC = 12 V, CDRV = 1 nF
VCC = 12 V, CDRV = 10 nF
VCC = 35 V, CDRV = 0 nF
VCC = 35 V, CDRV = 1 nF
VCC = 35 V, CDRV = 10 nF
NCP4306
www.onsemi.com
16
GENERAL DESCRIPTION
The NCP4306 is designed to operate either as a standalone
IC or as a companion IC to a primary side controller to help
achieve efficient synchronous rectification in switch mode
power supplies. This controller features a high current gate
driver along with highspeed logic circuitry to provide
appropriately timed drive signals to a synchronous
rectification MOSFET. With its novel architecture, the
NCP4306 has enough versatility to keep the synchronous
rectification system efficient under any operating mode.
The NCP4306 works from an available voltage with range
from 4.0 / 3.5 V to 35 V (typical). The wide VCC range
allows direct connection to the SMPS output voltage of most
adapters such as notebooks, cell phone chargers and LCD
TV adapters.
Precise turnoff threshold of the current sense comparator
together with an accurate offset current source allows the
user to adjust for any required turnoff current threshold of
the SR MOSFET switch using a single resistor. Compared
to other SR controllers that provide turnoff thresholds in
the range of 10 mV to 5 mV, the NCP4306 offers a
turnoff threshold of 0 mV. When using a low RDS_ON SR
(1 m) MOSFET our competition, with a 10 mV turn off,
will turn off with 10 A still flowing through the SR FET,
while our 0 mV turn off turns off the FET at 0 A;
significantly reducing the turnoff current threshold and
improving efficiency. Many of the competitor parts
maintain a drain source voltage across the MOSFET causing
the SR MOSFET to operate in the linear region to reduce
turnoff time. Thanks to the 6 A sink current of the
NCP4306 significantly reduces turn off time allowing for a
minimal drain source voltage to be utilized and efficiency
maximized.
To overcome false triggering issues after turnon and
turnoff events, the NCP4306 provides adjustable minimum
ontime and offtime blanking periods. Blanking times can
be set internally during production or adjusted
independently of IC VCC using external resistors connected
to GND (internal or external option depends on IC variant).
If needed, externally set blanking periods can be modulated
using additional components.
An extremely fast turnoff comparator, implemented on
the current sense pin, allows for NCP4306 implementation
in CCM applications without any additional components or
external triggering.
An ultrafast trigger input offers the possibility to further
increase efficiency of synchronous rectification systems
operated in CCM mode (for example, CCM flyback or
forward). The time delay from trigger input to driver turn off
event is tPD_TRIG. Additionally, the trigger input can be used
to disable the IC and activate a low consumption standby
mode. This feature can be used to decrease standby
consumption of an SMPS. If the trigger input is not wanted
than the trigger pin can be tied to GND.
An output driver features capability to keep SR transistor
turnedoff even when there is no supply voltage for the
NCP4306. SR transistor drain voltage goes up and down
during SMPS operation and this is transferred through drain
gate capacitance to gate and may open transistor. The
NCP4306 keeps DRV pin pulled low even without any
supply voltage and thanks to this the risk of turnedon SR
transistor before enough VCC is applied to the NCP4306 is
eliminated.
Finally, the NCP4306 features a Light Load Detection
function that can be set internally or externally at LLD pin
by resistor connected to ground. This function detects light
load or no load conditions and during them between
conduction phases it decreases current consumption. This
helps to improve SMPS efficiency. If LLD function is not
needed pin can be left open.
NCP4306
www.onsemi.com
17
SUPPLY SECTION
Supply voltage should be connected to VCC pin.
Minimum voltage for proper operation is 4.0 / 3.5 V
typically and maximum level is 35 V. Decoupling capacitor
between VCC and GND pin is needed for proper operation
and its recommended value is 1 μF. If IC is supplied from
SMPS output voltage, few ohm resistor is recommended
between SMPS output voltage and VCC pin. Resistor task
is to divide decoupling cap from output to avoid closing HF
currents through NCP4306 decoupling cap, because these
currents may causes drops at GND connection that affects
SR transistor sensing and incorrect SR transistor turnoff.
SR transistor is usually used in low side configuration
(placed in return path), but it may be also used in high side
configuration (placed in positive line). It is not possible to
use SMPS VOUT for SR supply in high side configuration so
it is needed to provide supply differently. One possibility is
to use auxiliary winding as shown in Figure 43. Voltage from
auxiliary winding is rectified, filtered and use as supply
voltage.
Figure 43. High Side Configuration Supplied from Auxiliary Winding
C1
GND
+VOUT
D5
OK1
R3
M2
M1
R1
CS
FB
VCC
D1
DRV D2
C3
C1 R2 C2
D3
C5
C4
R6
D4
TR1
R7
R8
R9
NCP4306
FLYBACK
CONTROL
CIRCUITRY
If auxiliary winding is not acceptable, transformer
forward voltage can be used as supply source (Figure 44).
Forward voltage is regulated by simple voltage regulator to
fit NCP4306 VCC restriction. Penalty for this solution is
slightly lower efficiency.
Figure 44. High Side Configuration Supplied from Transformer Forward Voltage
VBULK
+VOUT
C1 R2 C2
FB CS
DRV D2
C3 D1
D3
M1
R1
R3
OK1 D6 GND
C6
M2
D4 D5
R6 R7
C4 C5
R8
R9
FLYBACK
CONTROLL
NCP4306
NCP4306
www.onsemi.com
18
Auxiliary winding or forward voltage can be used as
supply source also for low side configuration if VOUT is not
high enough (Figure 45). Do not focus just on SR controller
UVLO, but also on SR transistor characteristics. Some
transistors may be not turnedon enough even at 5 V so in
these case SR controller supply voltage should be increased.
Figure 45. Low Side Configuration Supplied from Transformer Forward Voltage for Low VOUT SMPS
C6
R2
R5
C5
C4 R4
ZCD
R3 C1 R1
C2
D3
D4
C3
VCC
DRV M1
CS
COMP
VBULK
D4 R6
R7
M2 D5 R8
C7
C8
+VOUT < 5V
GND
C9
NCP4306
PRIMARY
SIDE
FLYBACK
CONTROLLER
Current Sense Input
Figure 46 shows the internal connection of the CS
circuitry on the current sense input. When the voltage on the
secondary winding of the SMPS reverses, the body diode of
M1 starts to conduct current and the voltage of M1’s drain
drops approximately to 1 V. Once the voltage on the CS pin
is lower than VTH_CS_ON threshold, M1 is turnedon.
Because of parasitic impedances, significant ringing can
occur in the application. To overcome false sudden turnoff
due to mentioned ringing, the minimum conduction time of
the SR MOSFET is activated. Minimum conduction time
can be adjusted using the RMIN_TON resistor or can be
chosen from internal fixed values.
Figure 46. Current Sensing Circuitry Functionality
SR MOSFET
+ VOUT
M1
To Internal logic
CS_RESET
High dV / dt
CS_OFF
CS_ON
VTH_CS_RESET
dV / dt
Detector
VTH_CS_ON
+
NCP4306
www.onsemi.com
19
The SR MOSFET is turnedoff as soon as the voltage on
the CS pin is higher than VTH_CS_OFF (typically 0.5 mV).
For the same ringing reason, a minimum offtime timer is
asserted once the VCS goes above VTH_CS_RESET. The
minimum offtime can be externally adjusted using
RMIN_TOFF resistor or can be chosen from internally fixed
values (depends on version). The minimum offtime
generator can be retriggered by MIN_TOFF reset
comparator if some spurious ringing occurs on the CS input
after SR MOSFET turnoff event. This feature significantly
simplifies SR system implementation in flyback converters.
In an LLC converter the SR MOSFET M1 channel
conducts while secondary side current is decreasing (refer to
Figure 47). Therefore the turnoff current depends on
MOSFET RDSON. The 0.5 mV threshold provides an
optimum switching period usage while keeping enough time
margin for the gate turnoff. To ensure proper switching, the
min_tOFF timer is reset, when the VDS of the MOSFET rings
and falls down past the VTH_CS_RESET. The minimum
offtime needs to expire before another drive pulse can be
initiated. Minimum offtime timer is started again when
VDS rises above VTH_CS_RESET.
Figure 47. CS Input Comparators Thresholds and Blanking Periods Timing in LLC
VDS = VCS
ISEC
VTH_CS_RESET
VTH_CS_OFF
VDRV
Min ONtime
Min OFFtime
VTH_CS_ON
Turn on delay Turn off delay
tMIN_TON
tMIN_TOFF
Min tOFF timer was
stopped here because of
VCS<VTH_CS_RESET
NCP4306
www.onsemi.com
20
Figure 48. CS Input Comparators Thresholds and Blanking Periods Timing in Flyback
VTH_CS_RESET
VTH_CS_OFF
VDRV
Min ONtime
Min OFFtime
VTH_CS_ON
Turn on delay Turn off delay
Min tOFF timer was
stopped here because of
VCS<VTH_CS_RESET
VDS = VCS
ISEC
tMIN_TON
tMIN_TOFF
SR Transistor Selection
An SMPS designer should consider all important SR
MOSFET parameters for its optimum selection in given
application and not stick only to the lowest RDS(ON)
requirement. The lower RDS(ON) device is selected the more
significant role the lead parasitic inductances play in turnof
threshold sensing i.e. the more premature turnoff will
happen (refer to section below for parasitic inductance
impact to VDS sensing). The lower RDS(ON) switch also
usually features higher input capacitance that increases
driving losses. The higher output capacitance and higher
reverse recovery charge of body diode then results in higher
drainto source voltage peaks in CCM applications. Thus
the higher RDS(ON) MOSFET can usually provide better or
at least same efficiency result when compare to a switch
which was selected with minimum available RDS(ON)
resistance requirement only.
Sensing VDS drop across the SR transistor, which is
ideally product of transistors RDS(ON) and secondary side
current, is affected by voltage drop at parasitic inductance of
package (bonding, leads, ) and PCB layout(refer to
Figure 49). The current that flows through the SR MOSFET
experiences a high Δi(t) / Δt that induces an error voltage on
the SR MOSFET bonds and leads due to their parasitic
inductance. This error voltage is proportional to the
derivative of the SR MOSFET current; and shifts the CS
input voltage to zero when significant current still flows
through the MOSFET channel. As a result, the SR MOSFET
is turnedoff prematurely and the efficiency of the SMPS is
not optimized – refer to Figure 50 for a better understanding.
NCP4306
www.onsemi.com
21
Figure 49. SR System Connection Including MOSFET and Layout Parasitic Inductances in a) LLC and b) Flyback
Application
VL_LAYOUT VL_DRAIN VRDS_ON VL_SOURCE VL_LAYOUT
ISEC
VDS
LLAYOUT
To VCC
LSOURCE
RDS_ON
LDRAIN
MOSFET equivalent circuit
NCP4306
100 nF 1 μF
Decoupling
Capacitors
VL_LAYOUT VL_DRAIN VRDS_ON VL_SOURCE VL_LAYOUT
ISEC
VDS
LLAYOUT
LSOURCE
RDS_ON
LDRAIN
MOSFET equivalent circuit
NCP4306
Decoupling
Capacitors
LLAYOUT
To VCC
VL_LAYOUT VL_DRAIN VRDS_ON VL_SOURCE VL_LAYOUT
ISEC
VDS
LLAYOUT
LSOURCE
RDS_ON
LDRAIN
MOSFET equivalent circuit
NCP4306
Decoupling
Capacitors
LLAYOUT
1 μF
100 nF
a)
b)
NCP4306
www.onsemi.com
22
Figure 50. Waveforms from SR System Implemented in a) LLC and b) Flyback Application and Using MOSFET in
TO220 Package With Long Leads – SR MOSFET channel Conduction Time is Reduced
a) b)
Note that the efficiency impact caused by the error voltage
due to the parasitic inductance increases with lower
MOSFETs RDS_ON and / or higher operating frequency.
It is thus beneficial to minimize SR MOSFET package
leads length in order to maximize application efficiency. The
optimum solution for applications with high secondary
current Δi / Δt and high operating frequency is to use
leadless SR MOSFET i.e. SR MOSFET in SMT package.
The parasitic inductance of a SMT package is negligible
causing insignificant CS turnoff threshold shift and thus
minimum impact to efficiency (refer to Figure 51).
Figure 51. Waveforms from SR System Implemented in a) LLC b) Flyback Application and Using MOSFET in SMT
Package with Minimized Parasitic Inductance – SR MOSFET Channel Conduction Time is Optimized
a) b)
NCP4306
www.onsemi.com
23
It can be deduced from the above paragraphs on the
induced error voltage and parameter tables that turnoff
threshold precision is quite critical. If we consider a SR
MOSFET with RDS_ON of 1 mΩ, the 1 mV error voltage on
the CS pin results in a 1 A turnoff current threshold
difference; thus the PCB layout is very critical when
implementing the SR system. Note that the CS turnoff
comparator is referred to the GND pin. Any parasitic
impedance (resistive or inductive – even on the magnitude
of mΩ and nH values) can cause a high error voltage that is
then evaluated by the CS comparator. Ideally the CS
turn–off comparator should detect voltage that is caused by
secondary current directly on the SR MOSFET channel
resistance. In reality there will be small parasitic impedance
on the CS path due to the bonding wires, leads and soldering.
To assure the best efficiency results, a Kelvin connection of
the SR controller to the power circuitry should be
implemented. The GND pin should be connected to the SR
MOSFET source soldering point and current sense pin
should be connected to the SR MOSFET drain soldering
point refer to Figure 49. Using a Kelvin connection will
avoid any impact of PCB layout parasitic elements on the SR
controller functionality; SR MOSFET parasitic elements
will still play a role in attaining an error voltage. Figure 52
and Figure 53 show examples of SR system layouts using
MOSFETs in D2PAK and SO8FL packages.
Figure 52. Recommended Layout When Using SR
MOSFET in D2PAK Package
Figure 53. Recommended Layout When Using SR
MOSFET in SMT Package SO8 FL
Trigger / Disable input
The NCP4306 features an ultrafast trigger input that
exhibits a maximum of tPD_TRIG delay from its activation to
the start of SR MOSFET turnoff of process. This input can
be used in applications operated in deep Continues
Conduction Mode (CCM) to further increase efficiency and
/ or to activate disable mode of the SR driver in which the
consumption of the NCP4306 is reduced to maximum of
ICC_DIS.
NCP4306 is capable to turnoff the SR MOSFET reliably
in CCM applications just based on CS pin information only,
without using the trigger input. However, natural delay of
the ZCD comparator and DRV turnoff delay increase
overlap between primary and secondary MOSFETs
switching (also known as cross conduction). If one wants to
achieve absolutely maximum efficiency with deep CCM
applications, then the trigger signal coming from the
primary side should be applied to the trigger pin. It is good
to set trigger pulse in way there is just short overlap between
primary and secondary switches. Short overlap is usually
advantageous than leaving end of conduction phase on body
diode. Reason is body diode has usually longer recovery
time and resulting overlap time (simultaneously conduction
primary and secondary side switches) is longer. There are
several possibilities for transferring the trigger signal from
the primary to the secondary side – refer to Figure 68 and
Figure 69.
The trigger signal is blanked for tTRIG_BLANK after the
DRV turnon process has begun. The blanking technique is
used to increase trigger input noise immunity against the
parasitic ringing that is present during the turn on process
due to the SMPS layout. The trigger input is supersedes the
CS input except trigger blanking period. TRIG / DIS signal
turns the SR MOSFET off or prohibits its turnon when the
TRIG / DIS pin is pulled above VTRIG_TH.
The SR controller enters disable mode when the trigger
pin is pulledup for more than tDIS_TIM. In disable mode the
IC consumption is significantly reduced. To recover from
disable mode and enter normal operation, the TRIG / DIS
pin has to be pulled low at least for tDIS_END.
NCP4306
www.onsemi.com
24
VDS = VCS
VTH_CS_ON
VTRIG / DIS
VDRV
VTH_CS_OFF
VTH_CS_RESET
t1 t2 t3 t4 t5 t6 t7 t8 t9 t
Figure 54. Trigger Input Functionality Waveforms Using the Trigger to Turnoff and Block the DRV Signal
Figure 54 shows basic TRIG / DIS input functionality. At
t1 the TRIG / DIS pin is pulled low to enter into normal
operation. At t2 the CS pin is dropped below the
VTH_CS_ON, signaling to the NCP4306 to start to turn the SR
MOSFET on. At t3 the NCP4306 begins to drive the
MOSFET. At t4, the SR MOSFET is conducting and the
TRIG / DIS pin is pulled high. This high signal on the TRIG
/ DIS pin almost immediately turns off the drive to the SR
MOSFET, turning off the MOSFET. The DRV is not
turnedon in other case (t6) because the trigger pin is high
in the time when CS pin signal crosses turnon threshold.
This figure clearly shows that the DRV can be asserted only
on falling edge of the CS pin signal in case the trigger input
is at low level (t2).
Figure 55. Trigger Input Functionality Waveforms – Trigger Blanking
VDS = VCS
VTH_CS_ON
VTRIG / DIS
VDRV
VTH_CS_OFF
VTH_CS_RESET
t1 t2 t3 t
TRIG / DIS blank
Min ONtime
tTRIGBLANK
In Figure 55 above, at time t1 the CS pin falls below the
VTH_CS_ON while the Trigger is low setting in motion the
DRV signal that appears at t2. At time t2 the DRV signal and
Trigger blanking clock begin. TRIG / DIS signal goes high
shortly after time t2. Due to the Trigger blanking clock
(tTRIG_BLANK) the Triggers high signal does not affect the
DRV signal until the tTRIG_BLANK timer has expired. At
time t3 the TRIG / DIS signal is reevaluated and the DRV
NCP4306
www.onsemi.com
25
signal is turned off. The TRIG / DIS input is blanked for
tTRIG_BLANK after DRV set signal to avoid undesirable
behavior during SR MOSFET turnon event. The blanking
time in combination with high threshold voltage
(VTRIG_TH) prevent triggering on ringing and spikes that are
present on the TRIG / DIS input pin during the SR MOSFET
turnon process. Controllers response to the narrow pulse
on the TRIG / DIS pin is depicted in Figure 55 – this short
trigger pulse enables to turn the DRV on for tTRIG_BLANK.
Note that this case is valid only if device not entered disable
mode before.
Figure 56. Trigger Input Functionality Waveforms – Trigger Blanking Acts Like a Filter
VDS = VCS
VTH_CS_ON
VTRIG / DIS
VDRV
VTH_CS_OFF
VTH_CS_RESET
TRIG / DIS blank
MIN ONTIME
VTRIG_BLANK
t1 t2 t3 t4 t5 t6t0 t
Figure 56 above shows almost the same situation as in
Figure 55 with one main exception; the TRIG / DIS signal
was not high after trigger blanking timer expired so the DRV
signal remains high. The advantage of the trigger blanking
time during DRV turnon is evident from Figure 56 since it
acts like a filter on the TRIG / DIS pin. Rising edge of the
DRV signal may cause spikes on the trigger input. If it wasn’t
for the TRIG / DIS blanking these spikes, in combination
with ultrafast performance of the trigger logic, could turn
the SR MOSFET off in an inappropriate time.
Figure 57. Trigger Input Functionality Waveforms – Trigger over Ride, CS Turn Off and Min Ontime
VDS = VCS
VTH_CS_ON
VTRIG / DIS
VDRV
VTH_CS_OFF
VTH_CS_RESET
Min ONtime
t1 t2t3 t4 t5 t6t0 t
t7 t8
NCP4306
www.onsemi.com
26
Figure 57 depicts all possible driver turnoff events in
details when correct VCC is applied. Controller driver is
disabled based on TRIG / DIS input signal in time t2; the
TRIG / DIS input overrides the minimum ontime period.
Driver is turnedoff according to the CS (VDS) signal (t5
marker) and when minimum ontime period elapsed
already. TRIG / DIS signal needs to be low during this event.
If the CS (VDS) voltage reaches VTH_CS_OFF threshold
before minimum ontime period ends (t7) and the TRIG /
DIS pin is low the DRV is turnedoff on the falling edge of
the minimum ontime period (t8 time marker in Figure 57).
This demonstrates the fact that the Trigger over rides the
minimum ontime. Minimum ontime has higher priority
than the CS signal.
In Figure 58 the TRIG / DIS input is low the whole time
and the DRV pulses are purely a function of the CS signal
and the minimum ontime. The first DRV pulse terminated
based on the CS signal and another two DRV pulses are
prolonged till the minimum ontime period end despite the
CS signal crosses the VTH_CS_OFF threshold earlier.
If a minimum ontime is too long the situation that occurs
after time marker t6 Figure 58 can occur, is not correct and
should be avoided. The minimum tON period should be
selected shorter to overcome situation that the SR MOSFET
is turnedon for too long time. The secondary current then
changes direction and energy flows back to the transformer
that result in reduced application efficiency and also in
excessive ringing on the primary and secondary MOSFETs.
Figure 58. Minimum OnTime Priority
VDS = VCS
VTH_CS_ON
VTRIG / DIS
VDRV
VTH_CS_OFF
VTH_CS_RESET
Min ONtime
t1 t2 t3 t4 t5 t6t0 t
t7 t8 t9
Figure 59 shows IC behavior in case the trigger signal
features two pulses during one cycle of the VDS (CS) signal.
The TRIG / DIS goes low enables the DRV just before time
t1 and DRV turnson because the VDS voltage drops under
VTH_CS_ON threshold voltage. The TRIG / DIS signal
disables driver at time t2. The TRIG / DIS drops down to
LOW level in time t3, but IC waits for complete minimum
offtime. Minimum offtime execution is blocked until CS
pin voltage goes above VTH_CS_RESET threshold. Next cycle
starts in time t6. The TRIG / DIS goes low and enables the
DRV before VDS drops below VTH_CS_ON threshold voltage
thus the DRV turnson in time t6. The TRIG / DIS signal
rises up to HIGH level at time t7, consequently DRV
turnsoff and IC waits for high CS voltage to start minimum
offtime execution.
NCP4306
www.onsemi.com
27
Figure 59. TRIG / DIS Input Functionality Waveforms – Two Pulses at One Cycle
VDS =V
CS
VTH_CS_RESET
VTH_CS_OFF
VTH_CS_ON
VTRIG/DIS
VDRV
Min OFFtime
Min ONtime
t1 t2 t3 t4 t5 t6t0
t
t7 t8 t9 t10
Figure 60. Trigger Input Functionality Waveforms – Disable Mode Activation
Power
consumption
VDS = VCS
VTH_CS_ON
VTRIG / DIS
VDRV
VTH_CS_OFF
VTH_CS_RESET
Min ONtime
t1 t2 t3 t4t0
t
tDIS_TIM
In Figure 60 above, at t2 the CS pin rises to VTH_CS_OFF
and the SR MOSFET is turnedoff. At t3 the TRIG / DIS
signal is held high for more than tDIS_TIM. NCP4306 enters
disable mode after tDIS_TIM. Driver output is disabled in
disable mode. The DRV stays low (disabled) during
transition to disable mode. Figure 61 shows disable mode
transition 2nd case – i.e. when trigger rising edge comes
during the trigger blank period. Figure 62 shows entering
into disable mode and back to normal sequences.
NCP4306
www.onsemi.com
28
Figure 61. Trigger Input Functionality Waveforms – Disable Mode Clock Initiation
VDS = VCS
VTH_CS_ON
VTRIG / DIS
VDRV
VTH_CS_OFF
VTH_CS_RESET
Min ONtime
t1 t2 t3t0 t
Power
consumption
tTRIGBLANK
tDIS_TIM
Figure 62. Trigger Input Functionality Waveforms – Disable and Normal Modes
VDS = VCS
VTH_CS_ON
VTRIG / DIS
VDRV
VTH_CS_OFF
VTH_CS_RESET
Min OFFtime
t1 t2 t3t0 t
Power
consumption
tDIS_TIM
tDIS_REC
Disable Mode
t4
NCP4306
www.onsemi.com
29
Figure 63 and Figure 64 shows exit from disable mode in
detail. NCP4306 requires time up to tDIS_REC to recover all
internal circuitry to normal operation mode when
recovering from disable mode. The driver is then enabled
after complete tMIN_TOFF period when CS (VDS) voltage is
over VTH_CS_RESET threshold. Driver turnson in the next
cycle on CS (VDS) falling edge signal only (t5 Figure 63).
The DRV stays low during recovery time period. TRIG / DIS
input has to be low at least for tDIS_END time to end disable
mode and start with recovery. Trigger can go back high after
tDIS_END without recovery interruption.
Figure 63. Trigger Input Functionality Waveforms – Exit from Disable Mode before the Falling
Edge of the CS Signal
VDS = VCS
VTH_CS_ON
VTRIG / DIS
VDRV
VTH_CS_OFF
VTH_CS_RESET
Min ONtime
t1 t2 t3t0
t
Power
consumption
t4 t5 t6 t7 t8
Disable Mode
Normal Mode
time
Rec Waits for
complete
tMIN_TOFF
Note: Rec Time = Recovery Time
NCP4306
www.onsemi.com
30
Figure 64. Trigger Input Functionality Waveforms
Disable Mode Normal Mode
time
Rec Waits for
complete
tMIN_TOFF
tDIS_END
VDS = VCS
VTH_CS_ON
VTRIG / DIS
VDRV
VTH_CS_OFF
VTH_CS_RESET
Min OFFtime
t1 t2t0
Power
consumption
t3 t5t4
t
Note: Rec Time = Recovery Time
Figure 65. Trigger Input Functionality Waveforms
Disable Mode
Normal Mode
Recovery
tMIN_TOFF
VDS = VCS
VTH_CS_ON
VTRIG / DIS
VDRV
VTH_CS_OFF
VTH_CS_RESET
Min OFFtime
t1 t2t0
t
Power
consumption
t3 t5t4
t
tDIS_REC
t6 t7 t8
Waits for
complete
tMIN_TOFF
NCP4306
www.onsemi.com
31
Figure 65 shows detail IC behavior after disable mode is
ended. The trigger pin voltage goes low at t1 and after
tDIS_REC IC leaves disable mode (t2). Time interval between
t2 and t3 is too short for complete minimum offtime so
normal mode doesn’t start. VDS voltage goes high again at
time t4 and this event starts new minimum offtime timer
execution. Next VDS falling edge below VTH_CS_ON level
activates driver.
Figure 66. Trigger Input Functionality Waveforms
VDS = VCS
VTH_CS_ON
VTRIG / DIS
VDRV
VTH_CS_OFF
VTH_CS_RESET
Min OFFtime
t1 t2t0
Power
consumption
t3 t5t4
t
t6 t7 t8
Disable Mode
Normal Mode
Recovery
Waits for
complete
tMIN_TOFF
tMIN_TOFF
tDIS_REC
Different situation of leaving from disable mode is shown
at Figure 66. Minimum offtime execution starts at time t2,
but before time elapses VDS voltage falls to negative
voltage. This interrupts minimum offtime execution and
the IC waits to another time when VDS voltage is positive
and then is again started the minimum offtime timer. The
IC returns into normal mode after whole minimum offtime
elapses.
Figure 67. NCP4306 Operation after StartUp Event
VDS = VCS
VTH_CS_ON
VCCON
VCC
VTH_CS_OFF
VTH_CS_RESET
Min ONtime
tMIN_TON
VDRV
Min OFFtime
tMIN_TOFF
tMIN_TOFF
Not Complete
tMIN_TOFF
IC is not
activated
Complete
tMIN_TOFF
activates IC
tMIN_TOFF
is stopped due to
VDS drops below
VTH_CS_RESET
t1
t
t14
t3
t2 t4 t5 t7
t6 t8 t9 t10 t11 t13
t12
NCP4306
www.onsemi.com
32
Startup event waveforms are shown at Figure 67. A
startup event is very similar to an exit from disable mode
event. The IC waits for a complete minimum offtime event
(CS pin voltage is higher than VTH_CS_RESET) until drive
pulses can continue. Figure 67 shows how the minimum
offtime timer is reset when CS voltage is oscillating
through VTH_CS_RESET level. The NCP4306 starts
operation at time t1 (time t1 can be seen as a wakeup event
from the disable mode through TRIG / DIS or LLD pin).
Internal logic waits for one complete minimum offtime
period to expire before the NCP4306 can activate the driver
after a startup or wakeup event. The minimum offtime
timer starts to run at time t1, because VCS is higher than
VTH_CS_RESET. The timer is then reset, before its set
minimum offtime period expires, at time t2 thanks to CS
voltage lower than VTH_CS_RESET threshold. The
aforementioned reset situation can be seen again at time t3,
t4, t5 and t6. A complete minimum offtime period elapses
between times t7 and t8 allowing the IC to activate a driver
output after time t8.
Optional primary triggering techniques for CCM flyback
application are shown in Figure 68 and Figure 69. NCP4306
can operate properly without triggering in CCM, but use of
triggering can reduce the commutation losses and the SR
MOSFET drain voltage spike, which results in improved
efficiency in CCM.
Figure 68. Optional Primary Triggering in Deep CCM Application Using Auxiliary Winding
VBULK
VCC
C1 R3
D2
C3
TR1
D3
C2
D1
DRV
CSFB
R2
R1
M1
M2
R4 C6
C4
D4
GND
R5
R6
R7
OK1 C5
D5 R7
NCP4306
+ VOUT
FLYBACK
CONTROL
CIRCUITRY
The application shown in Figure 68 is simplest and the
most cost effective solution for primary SR triggering. This
method uses auxiliary winding made of triple insulated wire
placed close to the primary winding section. This auxiliary
winding provides information about primary turnon event
to the SR controller before the secondary winding reverses.
This is possible thanks to the leakage between primary and
secondary windings that creates natural delay in energy
transfer. This technique provides approximately 0.5%
efficiency improvement when the application is operated in
deep CCM and a transformer that has a leakage of 1% of
primary inductance is used.
NCP4306
www.onsemi.com
33
Figure 69. Optional Primary Triggering in Deep CCM Application Using Trigger Transformer
VBULK
VCC
C1 R2
D2
C4
TR1
D3
C3
D1
DRV
CSFB
R3
R1
M1
M2
R4
C7
C6
D4
GND
R5
R6
R7
OK1
C5
D5 R8
NCP4306
+ VOUT
FLYBACK
CONTROL
CIRCUITRY
TR2
Application from Figure 69 uses an ultrasmall trigger
transformer to transfer primary turnon information directly
from the primary controller driver pin to the SR controller
trigger input. Because the trigger input is rising edge
sensitive, it is not necessary to transmit the entire primary
driver pulse to the secondary. The coupling capacitor C5 is
used to allow the trigger transformers core to reset and also
to prepare a needle pulse (a pulse with width shorter than
100 ns) to be transmitted to the NCP4306 TRIG / DIS input.
The advantage of needle trigger pulse usage is that the
required voltsecond product of the pulse transformer is
very low and that allows the designer to use very small and
cheap magnetic. The trigger transformer can even be
prepared on a small toroidal ferrite core with outer diameter
of 4 mm and four turns for primary and secondary windings
to assure LPRIMARY = LSECONDARY > 10 μH. Proper safety
insulation between primary and secondary sides can be
easily assured by using triple insulated wire for one or,
better, both windings.
This primary triggering technique provides
approximately 0.5% efficiency improvement when the
application is operated in deep CCM and transformer with
leakage of 1% of primary inductance is used.
It is also possible to use capacitive coupling (use
additional capacitor with safety insulation) between the
primary and secondary to transmit the trigger signal. We do
not recommend this technique as the parasitic capacitive
currents between primary and secondary may affect the
trigger signal and thus overall system functionality.
NCP4306
www.onsemi.com
34
Minimum tON and tOFF adjustment
The NCP4306 offers fixed or an adjustable minimum
ontime and offtime blanking periods (depends on IC
version) that ease the implementation of a synchronous
rectification system in any SMPS topology. These timers
avoid false triggering on the CS input after the MOSFET is
turned on or off.
Fixed versions are defined internally and can’t be
modified later or changed during operation.
The adjustment of minimum tON and tOFF periods are
done based on an internal timing capacitance and external
resistors connected to the GND pin – refer to Figure 70 for
a better understanding.
Figure 70. Internal Connection of the MIN_TON Generator (the MIN_TOFF Works in the Same Way)
VDD
VREF
tMIN_TON
IR_MIN_TON
Ct
IR_MIN_TON
RMIN_TON
MIN_TON
GND
To Internal Logic
NCP4306
Discharge
Switch
Current through the MIN_TON adjust resistor can be
calculated as:
IR_MIN_TON +Vref
RMIN_TON (eq. 1)
If the internal current mirror creates the same current
through RMIN_TON as used the internal timing capacitor (Ct)
charging, then the minimum ontime duration can be
calculated using this equation.
tMIN_ON +Vt Vref
IR_MIN_TON +Ct Vref
Vref
RMIN_TON
+Ct RMIN_TON (eq. 2)
The internal capacitor size would be too large if
IR_MIN_TON was used. The internal current mirror uses a
proportional current, given by the internal current mirror
ratio. Note that the internal timing comparator delay affects
the accuracy of equations 7 and 8 when MIN_TON or
MIN_TOFF times are selected near to their minimum
possible values. Please refer to Figure 71 and Figure 72 for
measured minimum on and off time charts.
Figure 71. MIN_TON Adjust Characteristic Figure 72. MIN_TOFF Adjust Characteristic
0,0
0,5
1,0
1,5
2,0
2,5
3,0
3,5
4,0
4,5
5,0
0 5 10 15 20 25 30 35 40 45 50 0,0
0,5
1,0
1,5
2,0
2,5
3,0
3,5
4,0
4,5
5,0
0 5 10 15 20 25 30 35 40 45 50
tMIN_TON [μs]
RMIN_TON [kΩ]
tMIN_TOFF [μs]
RMIN_TOFF [kΩ]
NCP4306
www.onsemi.com
35
The absolute minimum tON duration is internally clamped
to 55 ns and minimum tOFF duration to 70 ns in order to
prevent any potential issues with the minimum tON and / or
tOFF input being shorted to GND.
The NCP4306 features dedicated antiringing protection
system that is implemented with a minimum tOFF blank
generator. The minimum offtime oneshoot generator is
restarted in the case when the CS pin voltage crosses
VTH_CS_RESET threshold and MIN_TOFF period is active.
The total offtime blanking period is prolonged due to the
ringing in the application (refer to Figure 47).
Some applications may require adaptive minimum on and
off time blanking periods. It is possible to modulate blanking
periods by using an external NPN transistor – refer to Figure
73. The modulation signal can be derived based on the load
current, feedback regulator voltage or other application
parameter.
Figure 73. Possible Connection for MIN_TON and MIN_TOFF Modulation
VDD
VREF
tMIN_TON
IR_MIN_TON
RMIN_TON_2
MIN_TON modulation Input GND
To Internal Logic
NCP4306
Discharge
Switch
RMIN_TON
IR_MIN_TON
MIN_TON
Modulation
Current
dV / dt Detection – Flyback feature
The NCP4306 includes optional feature for flyback type
converters, which operates with shorter primary ontime
than ringing period after demagnetization phase during
medium / high loads. These applications are for example
USBPD or Quick Charge adapters. Difficulty with this
situation is that minimum offtime doesn’t elapse before
primary side switch is turned on and off again so SR
controller doesn’t turn on SR mosfet. Whole secondary side
current flows through body diode that makes power loss.
Figure 74 shows situation without dV / dt detection. Here
can be seen that without detection next conduction cycle
may be not taken through activated SR transistor. Reason is
not elapsed minimum offtime blanking interval.
NCP4306
www.onsemi.com
36
Figure 74. Situation without dV / dt Detection Feature
VTH_CS_RESET
VTH_CS_OFF
VDRV
Min OFFtime
VTH_CS_ON
Min ONtime
Primary ontime is very short
(shorter than ringing period) for low VOUT
tMIN_TOFF has to be set to
longer time length of ringing
period tMIN_TOFF
Turnoff delay
Turnon delay
tMIN_TON
tMIN_TOFF
tMIN_TOFF
Driver is not turnedon because
tMIN_TOFF doesn’t elapse
tMIN_TOFF timer is stopped here
because of VCS< VTH_CS_RESET
VDS = VCS
ISEC
Figure 75 shows how system with activated dV / dt
detection behaves. Min_toff blanking interval is also reset
during voltage drops at CS pin, but if high negative dV / dt
occurs at CS pin, min_toff interval is shorted and SR
controller is ready to detect CS voltage lower than
VCS_TH_ON and turn SR transistor on. Negative dV / dt at CS
pin after primary switch is turned off is high in compare to
slope that comes during ringing after demagnetization.
Thanks to this we can safely detect end of primary ontime
from ringing.
Figure 75. Situation with Enabled dV / dt Detection
VTH_CS_RESET
VTH_CS_OFF
Min OFFtime
VTH_CS_ON
Min ONtime
Turnon delay Turnoff delay
Negative dV / dt
detector at CS pin
VDRV
tMIN_TOFF
tMIN_TOFF
tMIN_TOFF
CS voltage drops below
VTH_CS_ON but at time
when min tOFF doesn’t
elapse and just low dV / dt
is detected so DRV is not
activated
tMIN_TOFF timer is stopped here
because of VCS< VTH_CS_RESET
tMIN_TOFF timer doesn’t
elapse but high dV / dt is
detected so DRV is enable
tMIN_TOFF has to be set
to longer time than length
of ringing period
VDS = VCS
ISEC
tMIN_TON
Exception Timer – LLC feature
Exception timer is special feature for LLC type SMPS. It
is mainly targeted to operation under light / medium load,
where secondary side SMPS current shape is not sine, but it
contains part of capacitive peak optionally with no current
part followed by distorted sine. Examples of current shape
is shown in Figure 76. This figure shows different current
shapes at different loading. Lower loading makes shape
more distorted from ideal sine.
NCP4306
www.onsemi.com
37
Figure 76. Current Shapes in LLC Examples
t
ISEC
Problematic shapes may cause prematurely SR transistor
turnoff, because CS voltage may get to zero or to positive
voltage (due to low current or high dI / dt and parasitic
inductance). Sensed voltage drop can be seen in Figure 77.
This situation is valid for SR mosfet with RDSON = 1 mΩ and
with package (SMT) parasitic inductance LPACPAR =
0.5 nH. There can be seen that SR transistor should be turned
off in time between 0.4 to 1.5 μs, because CS voltage is
above VTH_CS_OFF threshold. Turnoff process can be
masked by min_ton blanking interval, but in this case is
needed to set it at least to 1.5 μs that can make issue during
very light load where current flows just short time and long
min_ton may cause reverse current from output capacitors
back to transformer and may change soft switching
condition to hard switching at primary side.
-10
-8
-6
-4
-2
2
0
0123456
V
DS[mV]
7
0,00
0,50
1,00
1,50
2,00
3,00
2,50
0123456
ISEC[A]
7
Drop just at
RDSon
Drop at RDSon
and parasitic
inductance
VTH_CS_OFF
Figure 77. Sensed Voltage Drop at SR Transistor in LLC during Light / Medium Load
t[μs] t[μs]
To early SR transistor turnoff is not issue just from
efficiency point of view, but also from system stability point
of view. When load is decreased, feedback loop asks primary
side for lower power that changes secondary side current
shape and SR driver can be turned off shortly after min_toff
elapses. This causes lower efficiency transfer to secondary
side and output voltage starts to decrease. Feedback loop
asks for more power, secondary current shape changes and
SR driver starts to conduct whole period again that improves
energy transfer efficiency and output voltage starts to
increase. This has to be again regulated by feedback loop and
everything starts from begin and make SMPS oscillations
that can be accompany with audible noise.
NCP4306
www.onsemi.com
38
Figure 78. LLC System Oscillation due to Short SR Transistor Conduction
ISEC
VDS1
VDRV1
MIN_TON Bodydiode conducts
VDS2
VDRV2
MIN_TON
Bodydiode conducts
Bodydiode conducts Bodydiode conducts
CS voltage goes above 0 V after
min_ton = SR is turned off
Regulation loop increases transferred power because thanks to low
SR conduction angle lot of power is lose at body diode
Regulation loop decreases transferred power because thanks to SR
it is too much voltage at the output
Operation of new feature is shown in Figure 79. Current
shape makes drop at SR transistor with 1 mΩ and 0.5 nH
shown as VDS that is sensed at CS pin and on and off
comparators decide about SR operation based on this
voltage. Driver is turned on and exception timer is started
when VCS drops below VCS_TH_ON. During minimum
ontime blanking interval off comparator is not active. CS
pin voltage is above VTH_CS_OFF after minimum ontime
elapses so driver is turnedoff and because exception timer
doesn’t elapse, min_ton blanking interval is started. During
this time on comparator output is blanked. Reason is to avoid
quick driver turning on and off that would just increase
consumption. When min_ton blanking interval elapses CS
voltage is again below VTH_CS_ON and exception timer is
not elapsed, driver can be turned on again simultaneously
with minimum ontime interval. Driver is turned off again
almost at the end of conduction phase, but this is correct turn
off. Minton blanking interval doesn’t start, because
exception timer elapsed before so SR controller waits for
VCS > VCS_TH_RESET to start minimum off time blanking
timer.
Exception timer length is given as multiple of minimum
on time interval. It should be not set to longer time than
tEXC t1
3 fSWMAX (eq. 3)
where fSWMAX is maximum LLC switching frequency.
NCP4306
www.onsemi.com
39
Figure 79. Exception Timer Operation
Body diode drop
(not in scale)
Driver can be
turned on again up
to this point
VDS = VCS
VTH_CS_OFF
VTH_CS_ON
Min ONtime
ISEC
VTH_CS_RESET
Min OFFtime
DRV
Min ONtime_2
Exception timer
0.25 A
2.7 A
Light Load Detection
Light load detection feature is feature which task is to
decrease SR controller consumption during time when SR
transistor switching is not needed. This is usually during no
load and light load condition when static SR controller
consumption starts to play role. Goal is to disable controller
during no switching time to eliminate static consumption
and turnon SR transistor as soon as possible when
switching comes.
Internal simplified block diagram is shown in Figure 80.
Main parts of this system are comparator at CS input that
informs about CS voltage lower than zero (body diode or SR
transistor conducting), LLD timer with set able nominal
time and possibility to reduce it to one half and finally D flip
flop with Disable signal output. Nominal time can be set by
resistor at LLD pin connected to ground or internally during
production. Recommended resistor values are shown in
Table 6. In case of very noisy system, capacitor in parallel
to LLD resistor may be used. Capacitor value impacts
startup time, because capacitor has to be charged above
disable threshold by internal LLD current source.
Figure 80. LLD Internal Block Diagram
VCSLLD
CS
RESET ELAPSED
LLD
Timer
Set max
to tLLD
Set max
to tLLD / 2
tim > 1/4 tLLD
S
R
Q
Disable
NCP4306
www.onsemi.com
40
Table 6. PIN FUNCTION DESCRIPTION
LLD setting tLLD [ms] IC disabled 70 130 280 540 1075 LLD disabled
RLLD [kW]<12 27 43 68 91 120 >470*
*floating pin allowed, small cap for noise robustness improvement recommended
Logic function is also described by bubble diagram in
Figure 81. LLD timer is running every time when CS pin
voltage is positive (body diode and or transistor not
conducting). If conduction doesn’t come sooner than LLD
timer elapses, DISABLE flag is set (IC is sent into low
consumption mode), LLD timer length is changed to tLLD /
2 (this adds some hysteresis in system and helps keeping
overall system stable) and timer is also reset. SR controller
waits for falling edge at CS pin (begin of new conduction
cycle). When CS goes negative, disable mode is deactivated
and IC starts to wake up (takes tLLD_DIS_REC, system wake
up is controlled same as exit from disable mode by TRIG /
DIS pin). End of conduction phase (CS voltage goes
positive) starts LLD timer. If next conduction phase comes
shortly after first (pulses in skip burst) so shortly than tLLD
/ 4 just LLD timer is reset. LLD timer length is set back to
tLLD only when new conduction phase comes after previous
in time between tLLD / 4 to tLLD / 2. This situation happens
when load is slowly increased and skip bursts come more
often.
Figure 81. LLD Operation Bubble Diagram
Reset TIM
DISABLE = 0
LLD_CMP &
TIM CNT < tLLD
LLD_CMP
Start
Reset TIM
DISABLE = 0
tTIM = tLLD
DISABLE = 1
tTIM = 1/2 tLLD
Reset TIM
LLD TIM is
RUNNING
1/4
Example of LLD operation with flyback convertor can be
seen in Figure 82. SMPS works under heavy load from point
0 to 1 where switching pulses comes regularly at high
frequency that resets LLD timer soon after begin of
counting. Load is significantly decreased to light load at
point 1 so primary controller turns to skip mode. LLD timer
elapses during skip so controller enters disable mode with
very low consumption and change LLD timer maximum to
tLLD / 2. Switching pulse in skip comes at time 3, this resets
LLD timer and starts IC wakeup. Controller is waked up
fully before point 4 and turnson SR transistor. There is
again no switching from 4 to 6 and thanks to it, LLD timer
elapses at point 5 and controller enters disable mode again.
Disable mode is ended at time 6, because new cycle comes.
SR controller wakesup and next pulse in skip burst is
conducted via SR transistor. Time between 7 and 8 is delay
between skip burst. Time is still less than tLLD / 4, LLD timer
interval is not changed. Pulse at time 8 is fully conducted via
SR transistor, because controller was not in disable mode
before pulse came. No switching period between 9 and 11 is
longer than tLLD / 2 that changes LLD timer setting to tLLD.
This is because shorter delay between skip burst means
higher load. Pulses are transferred via SR transistor at time
11 and 12, because disable mode was not activated. Load is
being decreased again between time 12 to 15 so at time 15
SR controller enters disable mode and LLD timer time is
reduced again to tLLD / 2. Second pulse in skip burst is again
transferred via turned on SR transistor. Disable mode is
activated after tLLD / 2 at time 18. Load is sharply changed
at time 19 that means LLD timer is reset each pulse and
timers time is kept at tLLD / 2. Load is removed at time 20 and
disable is activated at time 21. Suitable LLD timer setting for
flyback type of SMPS is 540 or 1075 μs (for special type
280 μs).
NCP4306
www.onsemi.com
41
Figure 82. LLD Operation with Flyback SMPS
VDS = VCS
DRV
DIS
ICC
LLD tim
tLLD
t1 t2 t4 t1 t2
t1
t2
t4
01 4
2356 7 89101112 1314 15 1617 1819 20 21 22
t2
Example of LLD operation with LLC convertor can be
seen in Figure 83. SMPS works under heavy load from point
0 to 3. Both LLD timers are reset each cycle before LLD
timer reaches tLLD / 4 and disable mode is not activated.
SMPS load decreases at point 3 and goes into skip. LLD
timers elapse during no switching time and change LLD
timer time to tLLD / 2. When skip burst comes at time 6
channel 2 starts to wake up, channel 1 starts to wake up at
time 7. Both channels are ready to conduct via SR transistor
at time 8 respectively 9. Skip burst ends at time 12, LLD
timers elapse at time 13 and 14 (reached tLLD / 2) and SR
controllers enter disable mode. Controllers wake up at time
15 and 16 same as was in time 6 and 7. SMPS goes into skip
in time 21, but load is connected soon and SMPS starts to
operate under higher load from time 22. LLD timers reach
time higher than tLLD / 4 but lower than tLLD / 2 so LLD
timers maximum is set to tLLD. LLD timer setting for LLC
may be set to lower times.
Figure 83. LLD Operation with LLC SMPS
VDS1 = VCS1
DRV1
LLD tim1
01 4
2356 7 8 9 1011 12 13 14 15 1617 19 202122
VDS2 = VCS2
DRV2
DIS1
DIS2
LLD tim2
tLLD1
tLLD1
23 24 25 26 27 28
t1
t2
t4
NCP4306
www.onsemi.com
42
Operation flow
Followed bubble diagram at Figure 84 shows overall
operation flow. Black bubbles are fundamental parts of
system. States for dV / dt feature are colored by blue color
and states for LLC feature (exception timer) are in red. LLC
and dV / dt features are never activated both at same time.
Operation starts in bubble start where system comes when
VCC is higher than UVLO level and / or disable mode is
activated (by LLD or TRIG / DIS pin).
Figure 84. Overall Operation Bubble Diagram
Power dissipation calculation
It is important to consider the power dissipation in the
MOSFET driver of a SR system. If no external gate resistor
is used and the internal gate resistance of the MOSFET is
very low, nearly all energy losses related to gate charge are
dissipated in the driver. Thus it is necessary to check the SR
driver power losses in the target application to avoid over
temperature and to optimize efficiency.
In SR systems the body diode of the SR MOSFET starts
conducting before SR MOSFET is turnedon, because there
is some delay from VTH_CS_ON detect to turnon the driver.
On the other hand, the SR MOSFET turn off process always
starts before the drain to source voltage rises up
significantly. Therefore, the MOSFET switch always
operates under Zero Voltage Switching (ZVS) conditions
when in a synchronous rectification system.
The following steps show how to approximately calculate
the power dissipation and DIE temperature of the NCP4306
controller. Note that real results can vary due to the effects
of the PCB layout on the thermal resistance.
Step 1 – MOSFET gate to source capacitance:
During ZVS operation the gate to drain capacitance does
not have a Miller effect like in hard switching systems
because the drain to source voltage does not change (or its
change is negligible).
Figure 85. Typical MOSFET Capacitances Dependency on VDS and VGS Voltages
NCP4306
www.onsemi.com
43
Ciss +Cgs )Cgd (eq. 4)
Crss +Cgd (eq. 5)
Coss +Cds )Cgd (eq. 6)
Therefore, the input capacitance of a MOSFET operating
in ZVS mode is given by the parallel combination of the gate
to source and gate to drain capacitances (i.e. Ciss capacitance
for given gate to source voltage). The total gate charge,
Qg_total, of most MOSFETs on the market is defined for hard
switching conditions. In order to accurately calculate the
driving losses in a SR system, it is necessary to determine the
gate charge of the MOSFET for operation specifically in a
ZVS system. Some manufacturers define this parameter as
Qg_ZVS. Unfortunately, most datasheets do not provide this
data. If the Ciss (or Qg_ZVS) parameter is not available then
it will need to be measured. Please note that the input
capacitance is not linear (as shown Figure 85) and it needs
to be characterized for a given gate voltage clamp level.
Step 2 – Gate drive losses calculation:
Gate drive losses are affected by the gate driver clamp
voltage. Gate driver clamp voltage selection depends on the
type of MOSFET used (threshold voltage versus channel
resistance). The total power losses (driving loses and
conduction losses) should be considered when selecting the
gate driver clamp voltage. Most of today’s MOSFETs for SR
systems feature low RDS_ON for 5 V VGS voltage. The
NCP4306 offers both a 5 V gate clamp and a 10 V gate
clamp for those MOSFET that require higher gate to source
voltage.
The total driving loss can be calculated using the selected
gate driver clamp voltage and the input capacitance of the
MOSFET:
PDRV_total +VCC VCLAMP Cg_ZVS fSW (eq. 7)
Where:
VCC is the NCP4306 supply voltage
VCLAMP is the driver clamp voltage
Cg_ZVS is the gate to source capacitance of the
MOSFET in ZVS mode
fsw is the switching frequency of the target application
The total driving power loss won’t only be dissipated in
the IC, but also in external resistances like the external gate
resistor (if used) and the MOSFET internal gate resistance
(Figure 86). Because NCP4306 features a clamped driver,
it’s high side portion can be modeled as a regular driver
switch with equivalent resistance and a series voltage
source. The low side driver switch resistance does not drop
immediately at turnoff, thus it is necessary to use an
equivalent value (RDRV_SIN_EQK) for calculations. This
method simplifies power losses calculations and still
provides acceptable accuracy. Internal driver power
dissipation can then be calculated using equation 8:
Figure 86. Equivalent Schematic of Gate Drive Circuitry
VCC
VCC VCLAMP
+
DRV
GND
RDRV_SINK_EQ
RDRV_SOURCE_EQ
RG_EXT SR MOSFET
RG_INT
CG_ZVS
NCP4306
www.onsemi.com
44
PDRV_IC +1
2 Cg_ZVS VCLAMP
2 fSW ǒRDRV_SINK_EQ
RDRV_SINK_EQ )RG_EXT )Rg_intǓ)Cg_ZVS VCLAMP fSW (VCC )VCLAMP)
)1
2 Cg_ZVS VCLAMP
2 fSW ǒRDRV_SOURCE_EQ
RDRV_SOURCE_EQ )RG_EXT )Rg_intǓ(eq. 8)
Where:
RDRV_SINK_EQ is the NCP4306 driver low side switch
equivalent resistance (1.6 Ω)
RDRV_SOURCE_EQ is the NCP4306 driver high side
switch equivalent resistance (7 Ω)
RG_EXT is the external gate resistor (if used)
Rg_int is the internal gate resistance of the MOSFET
Step 3 – IC consumption calculation:
In this step, power dissipation related to the internal IC
consumption is calculated. This power loss is given by the
ICC current and the IC supply voltage. The ICC current
depends on switching frequency and also on the selected min
tON and tOFF periods because there is current flowing out
from the MIN_TON and MIN_TOFF pins. The most
accurate method for calculating these losses is to measure
the ICC current when CLOAD = 0 nF and the IC is switching
at the target frequency with given min_tON and min_tOFF
adjust resistors. IC consumption losses can be calculated as:
PCC +VCC ICC (eq. 9)
Step 4 – IC die temperature arise calculation:
The die temperature can be calculated now that the total
internal power losses have been determined (driver losses
plus internal IC consumption losses). The package thermal
resistance is specified in the maximum ratings table for a
35 mm thin copper layer with 1 in2 copper area.
The die temperature is calculated as:
TDIE +(PDRV_IC )PCC) RqJ*A)TA(eq. 10)
Where:
PDRV_IC is the IC driver internal power dissipation
PCC is the IC control internal power dissipation
R JA is the thermal resistance from junction to ambient
TA is the ambient temperature
NCP4306
www.onsemi.com
45
OPN coding table
NCP4306 OPN is built from prefix of NCP4306 and
postfix that consist of seven letters. Meaning of these letters
are shown in table 7.
Table 7. OPN CODING TABLE
NCP4306xxxxxxx
Postfix Index Parameter Postfix Parameter
1 Pinout AMIN_TON, MIN_TOFF, LLD, TRIG / DIS 8 pins
BMIN_TON, LLD
CMIN_TOFF, LLD
DMIN_TON, MIN_TOFF
EMIN_TOFF, TRIG / DIS
FMIN_TON, TRIG / DIS
GTRIG / DIS, LLD
H None
2 DRV ADRV CLMP = 10 V
BDRV CLMP = 5 V
3dV / dt + exception A None
DFlyback (dV / dt) 100 V / μs
HLLC exception multiplier 4
4 MIN_TON A130 ns
B220 ns
C310 ns
D400 ns
E500 ns
F600 ns
G700 ns
H800 ns
I1000 ns
J1200 ns
K1400 ns
L1700 ns
M2000 ns
Z External
5 MIN_TOFF A0.9 μs
B1.0 μs
C1.1 μs
D1.2 μs
E1.4 μs
F1.6 μs
G1.8 μs
H2.0 μs
I2.2 μs
J2.4 μs
K2.6 μs
L2.9 μs
M3.2 μs
N3.5 μs
O3.9 μs
Z External
NCP4306
www.onsemi.com
46
Table 7. OPN CODING TABLE (continued)
NCP4306xxxxxxx
Postfix Index ParameterPostfixParameter
6 LLD A68 μs
B130 μs
C280 μs
D540 μs
E1075 μs
F Disabled
Z External
7 Reserved A
ÉÉ
ÉÉ
TSOP6
CASE 318G02
ISSUE V
DATE 12 JUN 2012
SCALE 2:1
STYLE 1:
PIN 1. DRAIN
2. DRAIN
3. GATE
4. SOURCE
5. DRAIN
6. DRAIN
23
456
D
1
e
b
E1
A1
A
0.05
NOTES:
1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
2. CONTROLLING DIMENSION: MILLIMETERS.
3. MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH. MINIMUM
LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL.
4. DIMENSIONS D AND E1 DO NOT INCLUDE MOLD FLASH,
PROTRUSIONS, OR GATE BURRS. MOLD FLASH, PROTRUSIONS, OR
GATE BURRS SHALL NOT EXCEED 0.15 PER SIDE. DIMENSIONS D
AND E1 ARE DETERMINED AT DATUM H.
5. PIN ONE INDICATOR MUST BE LOCATED IN THE INDICATED ZONE.
c
STYLE 2:
PIN 1. EMITTER 2
2. BASE 1
3. COLLECTOR 1
4. EMITTER 1
5. BASE 2
6. COLLECTOR 2
STYLE 3:
PIN 1. ENABLE
2. N/C
3. R BOOST
4. Vz
5. V in
6. V out
STYLE 4:
PIN 1. N/C
2. V in
3. NOT USED
4. GROUND
5. ENABLE
6. LOAD
XXX MG
G
XXX = Specific Device Code
A =Assembly Location
Y = Year
W = Work Week
G= PbFree Package
STYLE 5:
PIN 1. EMITTER 2
2. BASE 2
3. COLLECTOR 1
4. EMITTER 1
5. BASE 1
6. COLLECTOR 2
STYLE 6:
PIN 1. COLLECTOR
2. COLLECTOR
3. BASE
4. EMITTER
5. COLLECTOR
6. COLLECTOR
STYLE 7:
PIN 1. COLLECTOR
2. COLLECTOR
3. BASE
4. N/C
5. COLLECTOR
6. EMITTER
STYLE 8:
PIN 1. Vbus
2. D(in)
3. D(in)+
4. D(out)+
5. D(out)
6. GND
GENERIC
MARKING DIAGRAM*
STYLE 9:
PIN 1. LOW VOLTAGE GATE
2. DRAIN
3. SOURCE
4. DRAIN
5. DRAIN
6. HIGH VOLTAGE GATE
STYLE 10:
PIN 1. D(OUT)+
2. GND
3. D(OUT)
4. D(IN)
5. VBUS
6. D(IN)+
1
1
*For additional information on our PbFree strategy and soldering
details, please download the ON Semiconductor Soldering and
Mounting Techniques Reference Manual, SOLDERRM/D.
SOLDERING FOOTPRINT*
STYLE 11:
PIN 1. SOURCE 1
2. DRAIN 2
3. DRAIN 2
4. SOURCE 2
5. GATE 1
6. DRAIN 1/GATE 2
STYLE 12:
PIN 1. I/O
2. GROUND
3. I/O
4. I/O
5. VCC
6. I/O
*This information is generic. Please refer to device data sheet
for actual part marking. PbFree indicator, “G” or microdot “
G”, may or may not be present.
XXXAYWG
G
1
STANDARDIC
XXX = Specific Device Code
M = Date Code
G= PbFree Package
DIM
A
MIN NOM MAX
MILLIMETERS
0.90 1.00 1.10
A1 0.01 0.06 0.10
b0.25 0.38 0.50
c0.10 0.18 0.26
D2.90 3.00 3.10
E2.50 2.75 3.00
e0.85 0.95 1.05
L0.20 0.40 0.60
0.25 BSC
L2
0°10°
STYLE 13:
PIN 1. GATE 1
2. SOURCE 2
3. GATE 2
4. DRAIN 2
5. SOURCE 1
6. DRAIN 1
STYLE 14:
PIN 1. ANODE
2. SOURCE
3. GATE
4. CATHODE/DRAIN
5. CATHODE/DRAIN
6. CATHODE/DRAIN
STYLE 15:
PIN 1. ANODE
2. SOURCE
3. GATE
4. DRAIN
5. N/C
6. CATHODE
1.30 1.50 1.70
E1
E
RECOMMENDED
NOTE 5
L
C
M
H
L2
SEATING
PLANE
GAUGE
PLANE
DETAIL Z
DETAIL Z
0.60
6X
3.20 0.95
6X
0.95
PITCH
DIMENSIONS: MILLIMETERS
M
STYLE 16:
PIN 1. ANODE/CATHODE
2. BASE
3. EMITTER
4. COLLECTOR
5. ANODE
6. CATHODE
STYLE 17:
PIN 1. EMITTER
2. BASE
3. ANODE/CATHODE
4. ANODE
5. CATHODE
6. COLLECTOR
MECHANICAL CASE OUTLINE
PACKAGE DIMENSIONS
ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.
ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding
the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically
disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the
rights of others.
98ASB14888C
DOCUMENT NUMBER:
DESCRIPTION:
Electronic versions are uncontrolled except when accessed directly from the Document Repository.
Printed versions are uncontrolled except when stamped “CONTROLLED COPY” in red.
PAGE 1 OF 1
TSOP6
© Semiconductor Components Industries, LLC, 2019 www.onsemi.com
ÉÉ
ÉÉ
ÉÉ
DFN8, 4x4
CASE 488AF01
ISSUE C
DATE 15 JAN 2009
NOTES:
1. DIMENSIONS AND TOLERANCING PER
ASME Y14.5M, 1994.
2. CONTROLLING DIMENSION: MILLIMETERS.
3. DIMENSION b APPLIES TO PLATED
TERMINAL AND IS MEASURED BETWEEN
0.15 AND 0.30MM FROM TERMINAL TIP.
4. COPLANARITY APPLIES TO THE EXPOSED
PAD AS WELL AS THE TERMINALS.
5. DETAILS A AND B SHOW OPTIONAL CON-
STRUCTIONS FOR TERMINALS.
DIM MIN MAX
MILLIMETERS
A0.80 1.00
A1 0.00 0.05
A3 0.20 REF
b0.25 0.35
D4.00 BSC
D2 1.91 2.21
E4.00 BSC
E2 2.09 2.39
e0.80 BSC
K0.20 −−−
L0.30 0.50
D
B
E
C0.15
A
C0.15
2X
2X
TOP VIEW
SIDE VIEW
BOTTOM VIEW
Ç
Ç
ÇÇ
ÇÇ
Ç
Ç
Ç
C
A
(A3)
A1
8X
SEATING
PLANE
C0.08
C0.10
Ç
ÇÇ
Ç
Ç
Ç
e
8X L
K
E2
D2
b
NOTE 3
14
58
8X
0.10 C
0.05 C
AB
1
SCALE 2:1
XXXX = Specific Device Code
A = Assembly Location
L = Wafer Lot
Y = Year
W = Work Week
G= PbFree Package
GENERIC
MARKING DIAGRAM*
XXXXXX
XXXXXX
ALYWG
G
*This information is generic. Please refer to
device data sheet for actual part marking.
PbFree indicator, “G” or microdot “ G”,
may or may not be present.
PIN ONE
REFERENCE
*For additional information on our PbFree strategy and soldering
details, please download the ON Semiconductor Soldering and
Mounting Techniques Reference Manual, SOLDERRM/D.
SOLDERING FOOTPRINT*
8X
0.63
2.21
2.39
8X
0.80
PITCH
4.30
0.35
(Note: Microdot may be in either location)
L1
DETAIL A
L
OPTIONAL
CONSTRUCTIONS
ÉÉÉ
ÉÉÉ
ÇÇÇ
A1
A3
L
ÇÇÇ
ÇÇÇ
ÉÉÉ
DETAIL B
MOLD CMPDEXPOSED Cu
ALTERNATE
CONSTRUCTIONS
L1 −−− 0.15
DETAIL B
NOTE 4
DETAIL A
DIMENSIONS: MILLIMETERS
PACKAGE
OUTLINE
MECHANICAL CASE OUTLINE
PACKAGE DIMENSIONS
ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.
ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding
the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically
disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the
rights of others.
98AON15232D
DOCUMENT NUMBER:
DESCRIPTION:
Electronic versions are uncontrolled except when accessed directly from the Document Repository.
Printed versions are uncontrolled except when stamped “CONTROLLED COPY” in red.
PAGE 1 OF 1
DFN8, 4X4, 0.8P
© Semiconductor Components Industries, LLC, 2019 www.onsemi.com
ÇÇ
ÇÇ
Ç
Ç
ÇÇ
ÇÇ
ÇÇ
ÇÇ
ÇÇ
ÇÇ
ÇÇ
Ç
Ç
Ç
ÇÇ
ÇÇ
ÇÇ
ÇÇ
ÇÇ
ÇÇ
DFN8, 2.0x2.2, 0.5P
CASE 506BP01
ISSUE A
DATE 13 JAN 2010
SCALE 4:1
NOTES:
1. DIMENSIONING AND TOLERANCING PER
ASME Y14.5M, 1994.
2. CONTROLLING DIMENSION: MILLIMETERS.
3. DIMENSION b APPLIES TO PLATED TERMINAL
AND IS MEASURED BETWEEN 0.15 AND
0.30 mm FROM TERMINAL.
4. COPLANARITY APPLIES TO THE EXPOSED
PAD AS WELL AS THE TERMINALS.
ÉÉÉ
ÉÉÉ
ÉÉÉ
A B
E
D
D2
E2
BOTTOM VIEW
b
e8X
0.10 B
0.05
AC
C
K8X
NOTE 3
2X 0.10 C
PIN ONE
REFERENCE
TOP VIEW
2X 0.10 C
9X
A
A1
(A3)
0.05 C
0.05 C
CSEATING
PLANE
SIDE VIEW
L
8X 14
58
1
8
GENERIC
MARKING DIAGRAM*
XX = Specific Device Code
M = Date Code
G= PbFree Device
XXMG
G
1
*This information is generic. Please refer
to device data sheet for actual part
marking.
PbFree indicator, “G” or microdot “ G”,
may or may not be present.
8X
0.28
2.50
1.15
1
0.45
0.50
PITCH
1.63 8X
DIMENSIONS: MILLIMETERS
*For additional information on our PbFree strategy and soldering
details, please download the ON Semiconductor Soldering and
Mounting Techniques Reference Manual, SOLDERRM/D.
SOLDERING FOOTPRINT*
DIM
A
MIN TYP
MILLIMETERS
0.80 ---
A1 0.00 ---
A3 0.20 REF
b0.20 ---
D2.00 BSC
D2 1.43 ---
E2.20 BSC
1.05 ---
E2
e0.50 BSC
0.20 0.22
K
0.25 ---
L
--- ---
L1
L1
DETAIL A
L
ALTERNATE TERMINAL
CONSTRUCTIONS
L
ÇÇÇ
ÇÇÇ
ÉÉÉ
DETAIL B
MOLD CMPDEXPOSED Cu
ALTERNATE
CONSTRUCTIONS
DETAIL B
DETAIL A
NOTE 4
0.10 BAC
0.10 BAC
e/2
MAX
1.00
0.05
0.30
1.53
1.25
0.30
0.35
0.15
MECHANICAL CASE OUTLINE
PACKAGE DIMENSIONS
ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.
ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding
the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically
disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the
rights of others.
98AON38697E
DOCUMENT NUMBER:
DESCRIPTION:
Electronic versions are uncontrolled except when accessed directly from the Document Repository.
Printed versions are uncontrolled except when stamped “CONTROLLED COPY” in red.
PAGE 1 OF 1
DFN8, 2.0X2.2, 0.5P
© Semiconductor Components Industries, LLC, 2019 www.onsemi.com
SOIC8 NB
CASE 75107
ISSUE AK
DATE 16 FEB 2011
SEATING
PLANE
1
4
58
N
J
X 45 _
K
NOTES:
1. DIMENSIONING AND TOLERANCING PER
ANSI Y14.5M, 1982.
2. CONTROLLING DIMENSION: MILLIMETER.
3. DIMENSION A AND B DO NOT INCLUDE
MOLD PROTRUSION.
4. MAXIMUM MOLD PROTRUSION 0.15 (0.006)
PER SIDE.
5. DIMENSION D DOES NOT INCLUDE DAMBAR
PROTRUSION. ALLOWABLE DAMBAR
PROTRUSION SHALL BE 0.127 (0.005) TOTAL
IN EXCESS OF THE D DIMENSION AT
MAXIMUM MATERIAL CONDITION.
6. 75101 THRU 75106 ARE OBSOLETE. NEW
STANDARD IS 75107.
A
BS
D
H
C
0.10 (0.004)
SCALE 1:1
STYLES ON PAGE 2
DIM
A
MIN MAX MIN MAX
INCHES
4.80 5.00 0.189 0.197
MILLIMETERS
B3.80 4.00 0.150 0.157
C1.35 1.75 0.053 0.069
D0.33 0.51 0.013 0.020
G1.27 BSC 0.050 BSC
H0.10 0.25 0.004 0.010
J0.19 0.25 0.007 0.010
K0.40 1.27 0.016 0.050
M0 8 0 8
N0.25 0.50 0.010 0.020
S5.80 6.20 0.228 0.244
X
Y
G
M
Y
M
0.25 (0.010)
Z
Y
M
0.25 (0.010) ZSXS
M
____
XXXXX = Specific Device Code
A = Assembly Location
L = Wafer Lot
Y = Year
W = Work Week
G= PbFree Package
GENERIC
MARKING DIAGRAM*
1
8
XXXXX
ALYWX
1
8
IC Discrete
XXXXXX
AYWW
G
1
8
1.52
0.060
7.0
0.275
0.6
0.024
1.270
0.050
4.0
0.155
ǒmm
inchesǓ
SCALE 6:1
*For additional information on our PbFree strategy and soldering
details, please download the ON Semiconductor Soldering and
Mounting Techniques Reference Manual, SOLDERRM/D.
SOLDERING FOOTPRINT*
Discrete
XXXXXX
AYWW
1
8
(PbFree)
XXXXX
ALYWX
G
1
8
IC
(PbFree)
XXXXXX = Specific Device Code
A = Assembly Location
Y = Year
WW = Work Week
G= PbFree Package
*This information is generic. Please refer to
device data sheet for actual part marking.
PbFree indicator, “G” or microdot “G”, may
or may not be present. Some products may
not follow the Generic Marking.
MECHANICAL CASE OUTLINE
PACKAGE DIMENSIONS
ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.
ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding
the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically
disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the
rights of others.
98ASB42564B
DOCUMENT NUMBER:
DESCRIPTION:
Electronic versions are uncontrolled except when accessed directly from the Document Repository.
Printed versions are uncontrolled except when stamped “CONTROLLED COPY” in red.
PAGE 1 OF 2
SOIC8 NB
© Semiconductor Components Industries, LLC, 2019 www.onsemi.com
SOIC8 NB
CASE 75107
ISSUE AK
DATE 16 FEB 2011
STYLE 4:
PIN 1. ANODE
2. ANODE
3. ANODE
4. ANODE
5. ANODE
6. ANODE
7. ANODE
8. COMMON CATHODE
STYLE 1:
PIN 1. EMITTER
2. COLLECTOR
3. COLLECTOR
4. EMITTER
5. EMITTER
6. BASE
7. BASE
8. EMITTER
STYLE 2:
PIN 1. COLLECTOR, DIE, #1
2. COLLECTOR, #1
3. COLLECTOR, #2
4. COLLECTOR, #2
5. BASE, #2
6. EMITTER, #2
7. BASE, #1
8. EMITTER, #1
STYLE 3:
PIN 1. DRAIN, DIE #1
2. DRAIN, #1
3. DRAIN, #2
4. DRAIN, #2
5. GATE, #2
6. SOURCE, #2
7. GATE, #1
8. SOURCE, #1
STYLE 6:
PIN 1. SOURCE
2. DRAIN
3. DRAIN
4. SOURCE
5. SOURCE
6. GATE
7. GATE
8. SOURCE
STYLE 5:
PIN 1. DRAIN
2. DRAIN
3. DRAIN
4. DRAIN
5. GATE
6. GATE
7. SOURCE
8. SOURCE
STYLE 7:
PIN 1. INPUT
2. EXTERNAL BYPASS
3. THIRD STAGE SOURCE
4. GROUND
5. DRAIN
6. GATE 3
7. SECOND STAGE Vd
8. FIRST STAGE Vd
STYLE 8:
PIN 1. COLLECTOR, DIE #1
2. BASE, #1
3. BASE, #2
4. COLLECTOR, #2
5. COLLECTOR, #2
6. EMITTER, #2
7. EMITTER, #1
8. COLLECTOR, #1
STYLE 9:
PIN 1. EMITTER, COMMON
2. COLLECTOR, DIE #1
3. COLLECTOR, DIE #2
4. EMITTER, COMMON
5. EMITTER, COMMON
6. BASE, DIE #2
7. BASE, DIE #1
8. EMITTER, COMMON
STYLE 10:
PIN 1. GROUND
2. BIAS 1
3. OUTPUT
4. GROUND
5. GROUND
6. BIAS 2
7. INPUT
8. GROUND
STYLE 11:
PIN 1. SOURCE 1
2. GATE 1
3. SOURCE 2
4. GATE 2
5. DRAIN 2
6. DRAIN 2
7. DRAIN 1
8. DRAIN 1
STYLE 12:
PIN 1. SOURCE
2. SOURCE
3. SOURCE
4. GATE
5. DRAIN
6. DRAIN
7. DRAIN
8. DRAIN
STYLE 14:
PIN 1. NSOURCE
2. NGATE
3. PSOURCE
4. PGATE
5. PDRAIN
6. PDRAIN
7. NDRAIN
8. NDRAIN
STYLE 13:
PIN 1. N.C.
2. SOURCE
3. SOURCE
4. GATE
5. DRAIN
6. DRAIN
7. DRAIN
8. DRAIN
STYLE 15:
PIN 1. ANODE 1
2. ANODE 1
3. ANODE 1
4. ANODE 1
5. CATHODE, COMMON
6. CATHODE, COMMON
7. CATHODE, COMMON
8. CATHODE, COMMON
STYLE 16:
PIN 1. EMITTER, DIE #1
2. BASE, DIE #1
3. EMITTER, DIE #2
4. BASE, DIE #2
5. COLLECTOR, DIE #2
6. COLLECTOR, DIE #2
7. COLLECTOR, DIE #1
8. COLLECTOR, DIE #1
STYLE 17:
PIN 1. VCC
2. V2OUT
3. V1OUT
4. TXE
5. RXE
6. VEE
7. GND
8. ACC
STYLE 18:
PIN 1. ANODE
2. ANODE
3. SOURCE
4. GATE
5. DRAIN
6. DRAIN
7. CATHODE
8. CATHODE
STYLE 19:
PIN 1. SOURCE 1
2. GATE 1
3. SOURCE 2
4. GATE 2
5. DRAIN 2
6. MIRROR 2
7. DRAIN 1
8. MIRROR 1
STYLE 20:
PIN 1. SOURCE (N)
2. GATE (N)
3. SOURCE (P)
4. GATE (P)
5. DRAIN
6. DRAIN
7. DRAIN
8. DRAIN
STYLE 21:
PIN 1. CATHODE 1
2. CATHODE 2
3. CATHODE 3
4. CATHODE 4
5. CATHODE 5
6. COMMON ANODE
7. COMMON ANODE
8. CATHODE 6
STYLE 22:
PIN 1. I/O LINE 1
2. COMMON CATHODE/VCC
3. COMMON CATHODE/VCC
4. I/O LINE 3
5. COMMON ANODE/GND
6. I/O LINE 4
7. I/O LINE 5
8. COMMON ANODE/GND
STYLE 23:
PIN 1. LINE 1 IN
2. COMMON ANODE/GND
3. COMMON ANODE/GND
4. LINE 2 IN
5. LINE 2 OUT
6. COMMON ANODE/GND
7. COMMON ANODE/GND
8. LINE 1 OUT
STYLE 24:
PIN 1. BASE
2. EMITTER
3. COLLECTOR/ANODE
4. COLLECTOR/ANODE
5. CATHODE
6. CATHODE
7. COLLECTOR/ANODE
8. COLLECTOR/ANODE
STYLE 25:
PIN 1. VIN
2. N/C
3. REXT
4. GND
5. IOUT
6. IOUT
7. IOUT
8. IOUT
STYLE 26:
PIN 1. GND
2. dv/dt
3. ENABLE
4. ILIMIT
5. SOURCE
6. SOURCE
7. SOURCE
8. VCC
STYLE 27:
PIN 1. ILIMIT
2. OVLO
3. UVLO
4. INPUT+
5. SOURCE
6. SOURCE
7. SOURCE
8. DRAIN
STYLE 28:
PIN 1. SW_TO_GND
2. DASIC_OFF
3. DASIC_SW_DET
4. GND
5. V_MON
6. VBULK
7. VBULK
8. VIN
STYLE 29:
PIN 1. BASE, DIE #1
2. EMITTER, #1
3. BASE, #2
4. EMITTER, #2
5. COLLECTOR, #2
6. COLLECTOR, #2
7. COLLECTOR, #1
8. COLLECTOR, #1
STYLE 30:
PIN 1. DRAIN 1
2. DRAIN 1
3. GATE 2
4. SOURCE 2
5. SOURCE 1/DRAIN 2
6. SOURCE 1/DRAIN 2
7. SOURCE 1/DRAIN 2
8. GATE 1
ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.
ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding
the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically
disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the
rights of others.
98ASB42564B
DOCUMENT NUMBER:
DESCRIPTION:
Electronic versions are uncontrolled except when accessed directly from the Document Repository.
Printed versions are uncontrolled except when stamped “CONTROLLED COPY” in red.
PAGE 2 OF 2
SOIC8 NB
© Semiconductor Components Industries, LLC, 2019 www.onsemi.com
www.onsemi.com
1
ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.
ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor’s product/patent
coverage may be accessed at www.onsemi.com/site/pdf/PatentMarking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein.
ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability
arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages.
Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards,
regardless of any support or applications information provided by ON Semiconductor. “Typical” parameters which may be provided in ON Semiconductor data sheets and/or
specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including “Typicals” must be validated for each customer
application by customer’s technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not
designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification
in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized
application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and
expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such
claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This
literature is subject to all applicable copyright laws and is not for resale in any manner.
PUBLICATION ORDERING INFORMATION
TECHNICAL SUPPORT
North American Technical Support:
Voice Mail: 1 8002829855 Toll Free USA/Canada
Phone: 011 421 33 790 2910
LITERATURE FULFILLMENT:
Email Requests to: orderlit@onsemi.com
ON Semiconductor Website: www.onsemi.com
Europe, Middle East and Africa Technical Support:
Phone: 00421 33 790 2910
For additional information, please contact your local Sales Representative