DC to 50 MHz, Dual I/Q Demodulator and
Phase Shifter
Data Sheet
AD8333
Rev. E
Information furnished by Analog Devices is believed to be accurate and reliable. However, no
responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other
rights of third parties that may result from its use. Specifications subject to change without notice. No
license is granted by implication or otherwise under any patent or patent rights of Analog Devices.
Trademarks and registered trademarks are the property of their respective owners.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781.329.4700 www.analog.com
Fax: 781.461.3113 ©20052012 Analog Devices, Inc. All rights reserved.
FEATURES
Dual integrated I/Q demodulator
16 phase select options on each output (22.5° per step)
Quadrature demodulation accuracy
Phase accuracy: ±0.1°
Amplitude balance: ±0.05 dB
Bandwidth
4 × LO: 100 kHz to 200 MHz
RF: dc to 50 MHz
Baseband: determined by external filtering
Output dynamic range: 159 dB/Hz
LO drive > 0 dBm (50 Ω); 4 × LO > 1 MHz
Supply: ±5 V
Power consumption: 190 mW/channel (380 mW total)
Power-down
APPLICATIONS
Medical imaging (CW ultrasound beamforming)
Phased array systems (radar and adaptive antennas)
Communication receivers
FUNCTIONAL BLOCK DIAGRAM
05543-001
RF2N
RF2P RFIN
RFIP
PH10
ENBL
PH11
90°
90°
Φ
Φ
Φ
PH12
4LOP
PH13
PH22
PH23
4LON
COMM
Φ
BUF ÷4
BIAS
CH 1 ΦSEL
LOGIC
CH 2 ΦSEL
LOGIC
I1NO
I1PO
Q2NO
Q2PO
Q1PO
Q1NO
I2PO
I2NO
Figure 1.
GENERAL DESCRIPTION
The AD83331 is a dual-phase shifter and I/Q demodulator that
enables coherent summing and phase alignment of multiple
analog data channels. It is the first solid-state device suitable for
beamformer circuits, such as those used in high performance
medical ultrasound equipment featuring CW Doppler. The RF
inputs interface directly with the outputs of the dual-channel,
low noise preamplifiers included in the AD8332.
A divide-by-4 circuit generates the internal 0° and 90° phases
of the local oscillator (LO) that drive the mixers of a pair of
matched I/Q demodulators.
The AD8333 can be applied as a major element in analog
beamformer circuits in medical ultrasound equipment.
The AD8333 features an asynchronous reset pin. When used
in arrays, the reset pin sets all the LO dividers in the same state.
Sixteen discrete phase rotations in 22.5° increments can be selected
independently for each channel. For example, if Channel 1 is used
as a reference and the RF signal applied to Channel 2 has an I/Q
phase lead of 45°, Channel 2 can be phase aligned with Channel 1
by choosing the correct code.
1 Protected by US Patent 7,760,833.
Phase shift is defined by the output of one channel relative to
another. For example, if the code of Channel 1 is adjusted to
0000 and that of Channel 2 is adjusted to 0001 and the same
signal is applied to both RF inputs, the output of Channel 2
leads that of Channel 1 by 22.5°.
The I and Q outputs are provided as currents to facilitate
summation. The summed current outputs are converted to
voltages by a high dynamic range, current-to-voltage (I-V)
converter, such as the AD8021, configured as a transimpedance
amplifier. The resultant signal is then applied to a high resolution
ADC, such as the AD7665 (16 bit/570 kSPS).
The two I/Q demodulators can be used independently in other
nonbeamforming applications. In that case, a transimpedance
amplifier is needed for each of the I and Q outputs, four in total
for the dual I/Q demodulator.
The dynamic range is 159 dB/Hz at the I and Q outputs, but the
following transimpedance amplifier is an important element in
maintaining the overall dynamic range, and attention needs to
be paid to optimal component selection and design.
The AD8333 is available in a 32-lead LFCSP (5 mm × 5 mm)
package for the industrial temperature range of −40°C to +85°C.
AD8333 Data Sheet
Rev. E | Page 2 of 32
TABLE OF CONTENTS
Features .............................................................................................. 1
Applications ....................................................................................... 1
Functional Block Diagram .............................................................. 1
General Description ......................................................................... 1
Revision History ............................................................................... 3
Specifications ..................................................................................... 4
Absolute Maximum Ratings ............................................................ 6
ESD Caution .................................................................................. 6
Pin Configuration and Function Descriptions ............................. 7
Equivalent Input Circuits ................................................................ 8
Typical Performance Characteristics ............................................. 9
Test Circuits ..................................................................................... 15
Theory of Operation ...................................................................... 18
Quadrature Generation ............................................................. 18
I/Q Demodulator and Phase Shifter ........................................ 18
Dynamic Range and Noise ........................................................ 19
Summation of Multiple Channels (Analog Beamforming) .. 20
Phase Compensation and Analog Beamforming ................... 20
Channel Summing ..................................................................... 21
Dynamic Range Inflation .......................................................... 23
Disabling the Current Mirror and Decreasing Noise ............ 23
Applications Information .............................................................. 25
Logic Inputs and Interfaces ....................................................... 25
Reset Input .................................................................................. 25
Connecting to the LNA of the
AD8331/AD8332/AD8334/AD8335 VGAs ............................ 25
Interfacing to Other Amplifiers ............................................... 26
LO Input ...................................................................................... 26
Evaluation Board ............................................................................ 27
Features and Options ................................................................. 27
Measurement Setup.................................................................... 28
Evaluation Board Schematic and Artwork .................................. 29
Board Layout ............................................................................... 31
Outline Dimensions ....................................................................... 32
Ordering Guide .......................................................................... 32
Data Sheet AD8333
Rev. E | Page 3 of 32
REVISION HISTORY
8/12Rev. D to Rev. E
Changes to Figure 1 and General Description Section ................ 1
Moved Revision History Section ..................................................... 3
Changes to Table 3 ............................................................................ 7
Changes to Table 5 .......................................................................... 27
Updated Outline Dimensions ........................................................ 33
9/10Rev. C to Rev. D
Change to I2NO, Q2NO, Q1NO, and I1NO Pin Description,
Table 3 ................................................................................................. 6
Changes to Figure 62, Features and Options Section, Table 5,
Phase Nibble Section, and Enable and Reset Switches
Section .............................................................................................. 26
Changes to Reset Input Section, Measurement Setup Section,
and Figure 63 ................................................................................... 27
Changes to Figure 64 ...................................................................... 28
Changes to Figure 65 ...................................................................... 29
Changes to Figure 66 Through Figure 70 .................................... 30
Deleted Ordering Information Section ........................................ 37
Deleted Table 7; Renumbered Sequentially ................................. 37
9/08Rev. B to Rev. C
Changes to Figure 1........................................................................... 1
Changes to General Description Section ....................................... 1
Change to Table 2 .............................................................................. 5
Changes to Figure 4 and Figure 6 .................................................... 7
Change to Figure 18 .......................................................................... 9
Changes to Dynamic Range and Noise Section .......................... 18
Changes to Connecting to the LNA of the AD8331/AD8332/
AD8334/AD8335 VGAs Section ................................................... 24
Added Interfacing to Other Amplifiers Heading ........................ 25
Changes to Figure 61 ...................................................................... 25
Incorporated AD8333-EVALZ Data Sheet .................................. 26
Changes to Evaluation Board Section .......................................... 26
Changes to Features and Options Section ................................... 26
Changes to Table 5 .......................................................................... 26
Replaced the Phase Bits Section with the Phase Nibble
Section .............................................................................................. 26
Deleted Table 2 .................................................................................. 3
Changes to LNA Input Impedance Section ................................. 26
Changes to Current Summing Section ......................................... 26
Changes to Measurement Setup Section ...................................... 27
Moved Figure 63; Changes to Figure 63 ....................................... 27
Changes to Figure 64 ...................................................................... 28
Moved Figure 70 .............................................................................. 30
Changes to Table 7 .......................................................................... 31
Deleted Figure 62; Renumbered Sequentially ............................. 26
Updated Outline Dimensions........................................................ 32
Changes to Ordering Guide ........................................................... 32
5/07Rev. A to Rev. B
Changes to Features and Figure 1 ................................................... 1
Changes to Table 1 ............................................................................ 3
Changes to Figure 41 to Figure 43 ................................................ 14
Changes to Figure 44 to Figure 47 ................................................ 15
Changes to Figure 48 to Figure 51 ................................................ 16
Changes to Figure 55 ...................................................................... 20
Changes to Evaluation Board Section .......................................... 25
Changes to Ordering Guide ........................................................... 27
5/06Rev. 0 to Rev. A
Changes to Figure 62 ...................................................................... 26
10/05Revision 0: Initial Version
AD8333 Data Sheet
Rev. E | Page 4 of 32
SPECIFICATIONS
VS = ±5 V, TA = 25°C, f4LO = 20 MHz, fRF = 5.01 MHz, fBB = 10 kHz, PLO ≥ 0 dBm, single-ended, sine wave; per channel performance, dBm
(50 Ω), unless otherwise noted (see Figure 41).
Table 1.
Parameter Conditions Min Typ Max Unit
OPERATING CONDITIONS
LO Frequency Range
4× internal LO at Pin 4LOP and Pin 4LON
Square wave 0.01 200 MHz
Sine wave, see Figure 22 2 200 MHz
RF Frequency Range Mixing DC 50 MHz
Baseband Bandwidth
Limited by external filtering
DC
50
MHz
LO Input Level See Figure 22 0 13 dBm
V
SUPPLY
(V
S
) ±4.5 ±5 ±6 V
Temperature Range −40 +85 °C
DEMODULATOR PERFORMANCE
RF Differential Input Impedance 6.7||6.5 kΩ||pF
LO Differential Input Capacitance 0.6 pF
Transconductance Demodulated IOUT/VIN, each I or Q output after low-pass
filtering measured from RF inputs, all phases
2.17 mS
Dynamic Range IP1dB, input-referred noise (dBm) 159 dB/Hz
Maximum RF Input Swing Differential; inputs biased at 2.5 V; Pin RFxP and Pin RFxN 2.8 V p-p
Peak Output Current (No Filtering) 0° phase shift ±4.7 mA
45° phase shift ±6.6 mA
Input P1dB
Reference = 50 Ω 14.5 dBm
Reference = 1 V rms 1.5 dBV
Third-Order Intermodulation (IM3) f
RF1
= 5.010 MHz, f
RF2
= 5.015 MHz, f
LO
= 5.023 MHz
Equal Input Levels Baseband tones: −7 dBm at 8 kHz and 13 kHz −75 dBc
Unequal Input Levels Baseband tones: −1 dBm at 8 kHz and −31 dBm at 13 kHz 77 dBc
Third-Order Input Intercept (IP3)
f
RF1
= 5.010 MHz, f
RF2
= 5.015 MHz, f
LO
= 5.023 MHz 30 dBm
LO Leakage Measured at RF inputs, worst phase, measured into 50 Ω
(limited by measurement)
<−97 dBm
Measured at baseband outputs, worst phase, AD8021 disabled,
measured into 50 Ω
−60 dBm
Conversion Gain
All codes
dB
Input-Referred Noise Output noise/conversion gain 10 nV/√Hz
Output Current Noise Output noise ÷ 787 Ω 22 pA/√Hz
Noise Figure With AD8332 LNA
R
S
= 50 Ω, R
FB
= ∞ 7.8 dB
R
S
= 50 Ω, R
FB
= 1.1 kΩ 9.0 dB
R
S
= 50 Ω, R
FB
= 274 Ω 11.0 dB
Bias Current Pin 4LOP and Pin 4LON −3 µA
Pin RFxP and Pin RFxN −70 µA
LO Common-Mode Voltage Range Pin 4LOP and Pin 4LON (each pin) 0.2 3.8 V
RF Common-Mode Voltage For maximum differential swing; Pin RFxP and Pin RFxN
(dc-coupled to AD8332 LNA output)
2.5 V
Output Compliance Range Pin IxPO and Pin QxPO −1.5 +0.7 V
PHASE ROTATION PERFORMANCE
One channel is reference; the other channel is stepped
Phase Increment
16 phase steps per channel
Degrees
Quadrature Phase Error I1xO to Q1xO and I2xO to Q2xO, 1σ −2 ±0.1 +2 Degrees
I/Q Amplitude Imbalance I1xO to Q1xO and I2xO to Q2xO, 1σ ±0.05 dB
Channel-to-Channel Matching Phase match I1xO/I2xO and Q1xO/Q2xO; −40°C < T
A
< 85°C ±1 Degrees
Amplitude match I1xO/I2xO and Q1xO/Q2xO; −40°C < T
A
< 85°C ±0.25 dB
Data Sheet AD8333
Rev. E | Page 5 of 32
Parameter Conditions Min Typ Max Unit
LOGIC INTERFACES
Logic Level High Pin PHxx, Pin RSET, and Pin ENBL 1.7 5 V
Logic Level Low Pin PHxx, Pin RSET, and Pin ENBL 0 1.3 V
Bias Current
Pin PHxx and Pin ENBL
Logic high
10
90
µA
Logic low −30 −7 +10 µA
Pin RSET Logic high 50 120 180 µA
Logic low −70 −20 0 µA
Input Resistance Pin PHxx and Pin ENBL 60
Pin RSET 20
Reset Hold Time Reset is asynchronous; clock disabled when RSET goes high
until 300 ns after RSET goes low; see Figure 58
300 ns
Minimum Reset Pulse Width 300 ns
Reset Response Time See Figure 35 300 ns
Phase Shifting Response Time See Figure 38 5 µs
Enable Response Time See Figure 34 300 ns
POWER SUPPLY Pin VPOS and Pin VNEG
Supply Voltage ±4.5 ±5 ±6 V
Quiescent Current, All Phase Bits = 0 At 25°C
Pin VPOS 38 44 51 mA
Pin VNEG −24 −20 −16 mA
Over Temperature −40°C < T
A
< 85°C
Pin VPOS, all phase bits = 0 40 54 mA
Pin VNEG −24 −19 mA
Quiescent Power
Per channel, all phase bits = 0
mW
Per channel, any 0 or 1 combination of phase bits 190 mW
Disable Current All channels disabled
Pin VPOS 1.0 1.25 1.5 mA
Pin VNEG −300 −200 −100 µA
PSRR
Pin VPOS to I/Q outputs (measured at AD8021 output) −81 dB
Pin VNEG to I/Q outputs (measured at AD8021 output) −75 dB
AD8333 Data Sheet
Rev. E | Page 6 of 32
ABSOLUTE MAXIMUM RATINGS
Table 2.
Parameter Rating
Voltages
Supply Voltage, V
S
6 V
RF Pins Input V
S
, GND
LO Inputs V
S
, GND
Code Select Inputs Voltage V
S
, GND
Thermal Data1
θ
JA
41.0°C/W
θJB
23.6°C/W
θ
JC
4.4°C/W
Ψ
JT
0.4°C/W
Ψ
JB
22.4°C/W
Maximum Junction Temperature 150°C
Maximum Power Dissipation
(Exposed Pad Soldered to PC Board)
1.5 W
Operating Temperature Range 40°C to +85°C
Storage Temperature Range −65°C to +150°C
Lead Temperature (Soldering, 60 sec) 300°C
1 4-layer JEDEC board no airflow (exposed pad soldered to PCB).
Stresses above those listed under Absolute Maximum Ratings
may cause permanent damage to the device. This is a stress
rating only; functional operation of the device at these or any
other conditions above those indicated in the operational
section of this specification is not implied. Exposure to absolute
maximum rating conditions for extended periods may affect
device reliability.
ESD CAUTION
Data Sheet AD8333
Rev. E | Page 7 of 32
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS
PI N 1
INDICATOR
1
PH12
2
PH13
3
COMM
4
4LOP
5
4LON
6
LODC
7
PH23
8
PH22
24
I1PO
23
Q1PO
22
Q1NO
21
VNEG
20
COMM
19
Q2NO
18
Q2PO
17
I2PO
9
PH21
10
PH20
11
VPOS
12
RF2P
13
RF2N
14
VPOS
15
RSET 16
I2NO
32 PH11
31 PH10
30
VPOS
29 RF1P
28 RF1N
27
VPOS
26 ENB
L
25 I1NO
AD8333
TOP VIEW
(No t t o Scal e)
05543-002
NOTES
1. THE EX P OSE D P AD IS NOT CONNECT E D INT E RNALL Y .
FOR INCREASED RELIABILITY OF THE SOLDER
JOINTS AND M AX IMUM THERM AL CAPABILIT Y , I T I S
RECO M M E NDE D THAT THE P ADDLE BE S OL DE RE D
TO THE GRO UND P LANE.
Figure 2. 32-Lead LFCSP Pin Configuration
Table 3. Pin Function Descriptions
Pin No. Mnemonic Description
1, 2,
7, 8
PH12, PH13,
PH23, PH22
Quadrant Select LSB, MSB. Binary code. These logic inputs select the quadrant: 0° to 90°, 90° to 180°,
180° to 270°, 270° to 360° (see Table 4). Logic threshold is at about 1.5 V and therefore can be driven by
3 V CMOS logic (see Figure 3).
3, 20 COMM Ground. These two pins are internally tied together.
4, 5 4LOP, 4LON LO Inputs. No internal bias; therefore, these pins need to be biased by external circuitry. For optimum
performance, these inputs should be driven differentially with a signal level that is not less than what is
shown in Figure 22. Bias current is only 3 µA. Single-ended drive is also possible if the inputs are biased
correctly (see Figure 4).
6 LODC Decoupling Pin for LO. A 0.1 µF capacitor should be connected between this pin and ground (see Figure 5).
9, 10,
31, 32
PH21, PH20,
PH10, PH11 Phase Select LSB, MSB. Binary code. These logic inputs select the phase for a given quadrant: 0°, 22.5°, 45°, 67.5°
(see Table 4). Logic threshold is at about 1.5 V and therefore can be driven by 3 V CMOS logic (see Figure 3).
11, 14,
27, 30
VPOS Positive Supply. These pins should be decoupled with a ferrite bead in series with the supply, plus a 0.1 µF and
100 pF capacitor between the VPOS pins and ground. Because the VPOS pins are internally connected, one set
of supply decoupling components for all four pins should be sufficient.
12, 13,
28, 29
RF2P, RF2N,
RF1N, RF1P
RF Inputs. These pins are biased internally; however, it is recommended that they be biased by dc coupling to
the output pins of the AD8332 LNA. The optimum common-mode voltage for maximum symmetrical input
differential swing is 2.5 V if ±5 V supplies are used (see Figure 6 and Figure 60).
15 RSET Reset for Divide-by-4 in LO Interface. Logic threshold is at about 1.5 V and therefore can be driven by
3 V CMOS logic (see Figure 3). Reset when high, enable when low.
16, 19,
22, 25
I2NO, Q2NO,
Q1NO, I1NO
Negative I/Q Outputs. Not connected for typical applications.
17, 18,
23, 24
I2PO, Q2PO,
Q1PO, I1PO
Positive I/Q Outputs. These outputs provide a bidirectional current that can be converted back to a voltage via
a transimpedance amplifier. Multiple outputs can be summed together by connecting them together. The bias
voltage should be set to 0 V or less by the transimpedance amplifier (see Figure 7).
21 VNEG Negative Supply. This pin should be decoupled with a ferrite bead in series with the supply, plus a 0.1 µF and
100 pF capacitor between the pin and ground.
26 ENBL Chip Enable. Logic threshold is at about 1.5 V and therefore can be driven by 3 V CMOS logic (see Figure 3).
AD8333 Data Sheet
Rev. E | Page 8 of 32
EQUIVALENT INPUT CIRCUITS
LOGIC
INTERFACE
VPOS
COMM
PHxx
ENBL
RSET
05543-003
Figure 3. Logic Inputs
4LOP
4LON
COMM
VPOS
05543-004
Figure 4. Local Oscillator Inputs
LODC
VPOS
COMM
05543-005
Figure 5. Local Oscillator Decoupling Pin
COMM
VPOS
RFxN
RFxP
05543-006
Figure 6. RF Inputs
COMM
VNEG
IxNO
QxNO
IxPO
QxPO
05543-007
Figure 7. Output Drivers
AD8333 Data Sheet
Rev. E | Page 9 of 32
TYPICAL PERFORMANCE CHARACTERISTICS
VS = ±5 V, TA = 25°C, f4LO = 20 MHz, fLO = 5 MHz, fRF = 5.01 MHz, fBB = 10 kHz, PLO ≥ 0 dBm (50 Ω); single-ended sine wave;
per channel performance, differential voltages, dBm (50 Ω), phase select code = 0000, unless otherwise noted (see Figure 41).
1.5
–1.5
–2.0 2.0
REAL PHASE (Normal ized)
IMAGINARY PHASE (Normal ized )
1.0
0.5
0
–0.5
–1.0
–1.5 –1.0 –0.5 00.5 1.0 1.5
CODE 0000
CODE 0100
CODE 1100
CODE 1000
CODE 0001
CODE 0010
CODE 0011
05543-008
f = 1MHz
Q
I
Figure 8. Normalized Vector Plot of Phase, Channel 2 with Respect to
Channel 1; Channel 1 Is Fixed at 0°, Channel 2 Stepped 22.5°/Step,
All Codes Displayed
360
0
0000 1111
CODE (Binary)
PHASE (Degrees)
315
270
225
180
135
90
45
0010 0100 0110 1000 1010 1100 1110
05543-009
1MHz
5MHz
Figure 9. Phase of Channel 2 with Respect to Channel 1 vs. Code
at 1 MHz and 5 MHz
1.0
–1.0
0000 1111
CODE (Binary)
AMPLITUDE ERROR (dB)
0.5
0
–0.5
–1.0
1.0
0.5
0
–0.5
0010 0100 0110 1000 1010 1100 1110
f = 5MHz
f = 1MHz
05543-010
Figure 10. Amplitude Error of Channel 2 with Respect to Channel 1 vs. Code
at 1 MHz and 5 MHz
2
–2
0000 1111
CODE (Binary)
PHASE ERROR (Degrees)
1
0
–1
–2
2
1
0
–1
0010 0100 0110 1000 1010 1100 1110
f = 5MHz
f = 1MHz
05543-011
Figure 11. Phase Error of Channel 2 with Respect to Channel 1 vs.
Code at 1 MHz and 5 MHz
05543-012
20µs
500mV
Figure 12. I or Q Output of Channel 2 with Respect to Channel 1,
First Quadrant Shown
7
3
1M 50M
RF FREQUENCY (Hz)
GAIN (dB)
10M
6
5
4
05543-013
CHANNEL 1, I OUTPUT SHOWN
CODE 0000
CODE 0001
CODE 0010
CODE 0011
Figure 13. Conversion Gain vs. RF Frequency, First Quadrant,
Baseband Frequency = 10 kHz
AD8333 Data Sheet
Rev. E | Page 10 of 32
2.0
–2.0
1M 100M
RF FREQUENCY (Hz)
QUADRATURE PHASE ERROR (Degrees)
1.5
1.0
0.5
0
–0.5
–1.0
1.5
10M
05543-014
Figure 14. Representative Range of Quadrature Phase Errors vs.
RF Frequency, Channel 1 or Channel 2, All Codes
2.0
–2.0
100 100k
BASEBAND FREQUENCY (Hz)
QUADRATURE PHASE ERROR (Degrees)
1.5
1.0
0.5
0
–0.5
–1.0
–1.5
1k 10k
05543-015
Figure 15. Representative Range of Quadrature Phase Error vs. Baseband
Frequency, Channel 1 and Channel 2 (see Figure 43)
0.5
–0.5
1M 50M
RF FREQUENCY (Hz)
I/Q AMPLITUDE IMBALANCE (dB)
10M
0.4
0.3
0.2
0.1
0
–0.1
–0.2
–0.3
–0.4
05543-016
Figure 16. Representative Range of I/Q Amplitude Imbalance vs.
RF Frequency, Channel 1 or Channel 2, All Codes
0.5
–0.5
100 100k
BASEBAND FREQUENCY (Hz)
I/Q AMPLITUDE IMBALANCE (dB)
0.4
0.3
0.2
0.1
0
0.1
–0.2
–0.3
–0.4
1k 10k
05543-017
Figure 17. Representative Range of I/Q Amplitude Imbalance vs.
Baseband Frequency, Channel 1 and Channel 2 (see Figure 43)
2.0
–2.0
1M 50M
RF FREQ UE NC Y (Hz)
AMPLITUDE MATCH (dB)
10M
1.5
1.0
0.5
0
–0.5
–1.0
–1.5
05543-018
f
BB
= 10kHz
I2/I1 DISPLAYED
CODE 0000
–40°C
+25°C
+85°C
CODE 0001
–40°C
+25°C
+85°C
CODE 0010
–40°C
+25°C
+85°C
CODE 0011
–40°C
+25°C
+85°C
Figure 18. Typical I2xO/I1xO or Q2xO/Q1xO Amplitude Match vs. RF Frequency,
First Quadrant, at Three Temperatures
8
–4
1M
05543-043
RF FREQUENCY (Hz)
PHASE E RROR (Deg rees)
10M50M
6
4
2
0
–2 f
BB
=10kHz
I2/I1 DISPLAYED
CODE 0000
–40°C
+25°C
+85°C
CODE 0001
–40°C
+25°C
+85°C
CODE 0010
–40°C
+25°C
+85°C
CODE 0011
–40°C
+25°C
+85°C
Figure 19. I2xO/I1xO or Q2xO/Q1xO Phase Error vs. RF Frequency,
Baseband Frequency = 10 kHz, at Three Temperatures
Data Sheet AD8333
Rev. E | Page 11 of 32
2.8
2.0
1M 50M
RF FREQ UE NC Y (Hz)
TRANSCONDUCTANCE (mS)
10M
2.7
2.6
2.5
2.4
2.3
2.2
2.1
05543-020
CODE 0000
CODE 0001
CODE 0010
CODE 0011
CHANNEL 1, I OUTPUT SHOWN
TRANSCONDUCTANCE = [( V
BB
/787Ω)V
RF
]
Figure 20. Transconductance vs. RF Frequency, First Quadrant
10
–80
–20 0
POWER (dBm)
GAIN (dB)
0
–10
–20
–30
–40
–50
–60
–70
–15 –10 –5
05543-021
f = 5MHz
GAIN = V
BB
/V
RF
CODE 0000
CODE 0001
CODE 0010
CODE 0011
Figure 21. Conversion Gain vs. LO Level, First Quadrant
5
–40
100k 100M
RF FREQ UE NC Y (Hz)
MINIMUM LO L EVEL (dBm)
1M 10M
0
–5
–10
–15
–20
–25
–30
–35
ALL CODE S
REGION OF USEABLE
LO LEVELS
05543-022
Figure 22. Minimum LO Level vs. RF Frequency, Single-Ended,
Sine Wave LO Drive to Pin 4LOP or Pin 4LON
10
–3005.0
COMMON-MODE VOLTAGE (V)
GAIN (d B)
05543-019
5
0
–5
–10
–15
–20
–25
0.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0 4.5
GAIN = VBB/VRF
+85°C
+25°C
–40°C
Figure 23. LO Common-Mode Range at Three Temperatures
20
0
1M 50M
RF FREQUENCY (Hz)
IP1dB (dBm)
18
16
14
12
10
8
6
4
2
05543-023
10M
Figure 24. IP1dB vs. RF Frequency, Baseband Frequency = 10 kHz,
First Quadrant (see Figure 42)
10M
0
–90
1M 50M
RF FREQUENCY (Hz)
IM3 (dBc)
–10
–20
–30
–40
–50
–60
–70
–80
BOTH CHANNELS
–7dBm
38 13 18
IM3 PRODUCTS
LO = 5.023MHz
RF1 = 5.015MHz
RF2 = 5.010MHz
05543-024
Figure 25. Representative Range of IM3 vs. RF Frequency,
First Quadrant (see Figure 49)
AD8333 Data Sheet
Rev. E | Page 12 of 32
10M
40
0
1M 50M
RF FREQUENCY (Hz)
OIP3 (dBm)
35
30
25
20
15
10
5
BOTH CHANNELS
05543-025
Figure 26. Representative Range of OIP3 vs. RF Frequency,
First Quadrant (see Figure 49)
35
01k 100k
BASEBAND FREQUENCY (Hz)
OIP3 (dBm)
10k
30
25
20
15
10
5
05543-026
CHANNEL 1 RF
CHANNEL 2 RF
Figure 27. OIP3 vs. Baseband Frequency (see Figure 48)
0
–80
1M 50M
RF FREQUENCY (Hz)
LO LEAKAGE (dBm)
10M
–10
–20
–30
–40
–50
–60
–70
LO LEVEL = 0dBm
05543-027
I1
I2
Q1
Q2
Figure 28. LO Leakage vs. RF Frequency at Baseband Outputs
0
–140
1M 50M
RF FREQUENCY (Hz)
LO LE AKAGE ( dBm)
10M
05543-028
LO LEVEL = 0dBm
–20
–40
–60
–80
–100
–120
RF1P
RF2P
RF1N
RF2N
Figure 29. LO Leakage vs. RF Frequency at RF Inputs
16 –142.9
0
1M 50M
RF FREQUENCY (Hz)
NOISE (nV/ Hz)
NOISE (dBm)
10M
14 –144.1
12 –145.4
10 –147.0
8 –148.9
6 –151.4
4 –154.9
2 –161.0
05543-029
I1
Q1
Figure 30. Input-Referred Noise vs. RF Frequency
20
0
1M
05543-064
RF FREQUENCY (Hz)
NOISE FIGURE (dB)
10M 50M
18
16
14
12
10
8
6
4
2
Figure 31. Noise Figure vs. RF Frequency with AD8332 LNA
Data Sheet AD8333
Rev. E | Page 13 of 32
172
152
1M 50M
RF FREQUENCY (Hz)
DYNAMIC RANGE (dB)
10M
170
168
166
164
162
160
158
156
154
05543-030
I1
Q1
I1 + I2
Q1 + Q2
Figure 32. Dynamic Range vs. RF Frequency, IP1dB Minus Noise Level,
Single Channel and Two Channels Summed
6
–10
–3.0 1.0
05543-044
VOLTAGE (V)
GAIN (dB)
4
2
0
–2
–4
–6
–8
–2.5 –2.0 –1.5 –1.0 –0.5 0 0.5
GAIN = V
BB
/V
RF
CODE 0000
CODE 0010
Figure 33. Output Compliance Range (IxPO, QxPO) (see Figure 50)
200ns2V
500mV
05543-045
Figure 34. Enable Response—Top: Enable Signal,
Bottom: Output Signal (see Figure 44)
200ns
2V
500mV
05543-046
Figure 35. Reset Response—Top: Signal at RSET Pin,
Bottom: Output Signal (see Figure 45)
40µs
5V
1V 1V
05543-047
Figure 36. Phase Switching ResponseChannel 2 Leads Channel 1 by 45°,
Top: Input to PH21, Select Code = 0010;
Bottom (Red): Reference Channel 1 IOUT; Bottom (Gray): Channel 2 IOUT Phase
Shifted 45°, Channel 1 Reference Phase Select Code = 0000
40µs
5V
1V 1V
05543-048
Figure 37. Phase Shifting Response—Channel 2 Leads Channel 1 by 90°,
Top: Input to PH21, Select Code = 0100;
Bottom (Red): Reference Channel 1 IOUT; Bottom (Gray): Channel 2 IOUT Phase
Shifted 90°, Channel 1 Reference Phase Code = 0000
AD8333 Data Sheet
Rev. E | Page 14 of 32
5V
1V 1V 40µs
05543-049
Figure 38. Phase Shifting Response—Channel 2 Leads Channel 1 by 180°,
Top: Input to PH23 Select Code = 1000;
Bottom (Red): Reference Channel 1 IOUT; Bottom (Gray): Channel 2 IOUT Phase
Shifted 180°, Channel 1 Reference Phase Code = 0000
0
–90
100k 50M
05543-050
FREQUENCY (Hz)
PSRR (dB)
1M 10M
–10
–20
–30
–40
–50
–60
–70
–80
VNEG
VPOS
Figure 39. PSRR vs. Frequency (see Figure 51)
60
0
–50 90
05543-051
TEMPERAT URE ( °C)
QUIESCENT SUPPLY CURRENT (mA)
50
40
30
20
10
–30 –10 10 30 50 70
VNEG
VPOS
Figure 40. Quiescent Supply Current vs. Temperature
Data Sheet AD8333
Rev. E | Page 15 of 32
TEST CIRCUITS
OSCILLOSCOPE
LPF
50Ω
SIGNAL
GENERATOR
120nH
FB 0.1µF
0.1µF
AD8332
LNA20Ω
20Ω
SIGNAL
GENERATOR
50Ω
AD8333
RFxPIxxO
RFxN QxxO
AD8021
AD8021
4LOP
787Ω
787Ω
2.2nF
2.2nF
05543-032
Figure 41. Default Test Circuit
OSCILLOSCOPE
LPF
50Ω
SIGNAL
GENERATOR
120nH
FB 0.1µF
0.1µF
AD8332
LNA20Ω
20Ω
SIGNAL
GENERATOR
50Ω
AD8333
RFxPIxxO
RFxN QxxO
AD8021
AD8021
4LOP
100Ω
100Ω
10nF
10nF
05543-033
Figure 42. P1dB Test Circuit
OSCILLOSCOPE
LPF
50Ω
SIGNAL
GENERATOR
120nH
FB 1µF
1µF
AD8332
LNA20Ω
20Ω
SIGNAL
GENERATOR
50Ω
AD8333
RFxPIxxO
RFxN QxxO
AD8021
AD8021
4LOP
787Ω
787Ω
05543-034
Figure 43. Phase and Amplitude vs. Baseband Frequency
AD8333 Data Sheet
Rev. E | Page 16 of 32
OSCILLOSCOPE
LPF
50Ω
SIGNAL
GENERATOR
120nH
FB 1µF
1µF
AD8332
LNA20Ω
20Ω
SIGNAL
GENERATOR
50Ω
AD8333
RFxPIxxO
RFxN QxxO
AD8021
AD8021
4LOP
SIGNAL
GENERATOR
50Ω
ENBL
787Ω
787Ω
05543-035
Figure 44. Enable Response
OSCILLOSCOPE
LPF
50Ω
SIGNAL
GENERATOR
120nH
FB 1µF
1µF
AD8332
LNA20Ω
20Ω
SIGNAL
GENERATOR
50Ω
AD8333
RFxPIxxO
RFxN QxxO
AD8021
AD8021
4LOP
SIGNAL
GENERATOR
50Ω
RST
787Ω
787Ω
05543-036
Figure 45. Reset Response
OSCILLOSCOPE
LPF
50Ω
SIGNAL
GENERATOR
120nH
FB 0.1µF
0.1µF
AD8332
LNA20Ω
20Ω
SIGNAL
GENERATOR
50Ω
AD8333
RFxPIxxO
RFxN QxxO
4LOP50Ω 50Ω
05543-037
Figure 46. RF Input Range
SPECTRUM
ANALYZER
SIGNAL
GENERATOR
50Ω
AD8333
RFxPIxxO
RFxN QxxO
AD8021
AD8021
4LOP
6.98kΩ
6.98kΩ
270pF
270pF
0.1µF
05543-052
Figure 47. Noise Test Circuit
Data Sheet AD8333
Rev. E | Page 17 of 32
120nH
FB 0.1µF
0.1µF
AD8332
LNA20Ω
20Ω
SIGNAL
GENERATOR
50Ω
SIGNAL
GENERATOR
50Ω
SIGNAL
GENERATOR
50Ω
AD8333
RFxPIxxO
RFxN QxxO
AD8021
AD8021
4LOP
787Ω
787Ω
100pF
100pF
05543-053
COMBINER
–6dB
SPECTRUM
ANALYZER
Figure 48. OIP3 vs. Baseband Frequency
120nH
FB 0.1µF
0.1µF
AD8332
LNA20Ω
20Ω
SIGNAL
GENERATOR
50Ω
SIGNAL
GENERATOR
50Ω
SIGNAL
GENERATOR
50Ω
AD8333
RFxPIxxO
RFxN QxxO
AD8021
AD8021
4LOP
787Ω
787Ω
2.2nF
2.2nF
05543-054
COMBINER
–6dB
SPECTRUM
ANALYZER
Figure 49. OIP3 and IM3 vs. RF Frequency
OSCILLOSCOPE
LPF
50Ω
SIGNAL
GENERATOR
120nH
FB 0.1µF
0.1µF
AD8332
LNA20Ω
20Ω
SIGNAL
GENERATOR
50Ω
AD8333
RFxPIxxO
RFxN QxxO
AD8021
AD8021
4LOP
787Ω
787Ω
2.2nF
2.2nF
05543-055
Figure 50. Output Compliance Range
NETWORK
ANALYZER
LPF
50Ω
SIGNAL
GENERATOR
120nH
FB 0.1µF
0.1µF
AD8332
LNA20Ω
20Ω
SIGNAL
GENERATOR
50Ω
AD8333
RFxPIxxO
RFxN QxxO
4LOP
05543-056
Figure 51. PSRR Test Circuit
AD8333 Data Sheet
Rev. E | Page 18 of 32
THEORY OF OPERATION
The AD8333 is a dual I/Q demodulator with a programmable
phase shifter for each channel. The primary applications are
phased array beamforming in medical ultrasound, phased array
radar, and smart antennae for mobile communications. The
AD8333 can also be used in applications that require two well-
matched I/Q demodulators.
Figure 52 shows the block diagram and pinout of the AD8333.
Three analog and nine quasilogic level inputs are required. Two
RF inputs accept signals from the RF sources and a local oscillator
(applied to the differential input pins marked 4LOx) common
to both channels constitute the analog inputs. Four logic inputs
per channel define one of 16 delay states/360° (or 22.5°/step),
selectable with PHx0 to PHx3. The reset input is used to
synchronize AD8333s used in arrays.
90°
90°
Φ
Φ
Φ
÷4
Φ
BUF
BIAS
AD8333
32
PH11
9
PH21
31
PH10
10
PH20
30
VPOS
11
VPOS
29
RF1
P
12
RF2P
28
RF1N
13
RF2N
27
VPOS
14
VPOS
26
ENBL
15
RSET
25
I1NO
16
I2NO
24 I1PO
1
PH12
23 Q1PO
2
PH13
22 Q1NO
3
COMM
20 COMM
5
4LON
21 VNEG
4
4LOP
19 Q2NO
6
LODC
18 Q2PO
7
PH23
17 I2PO
8
PH22
CHANNEL 1
Φ SEL
LOGIC
CHANNEL 2
Φ SEL
LOGIC
05543-057
Figure 52. Block Diagram and Pinout
Each of the current formatted I and Q outputs sum together for
beamforming applications. Multiple channels are summed and
converted to a voltage using a transimpedance amplifier. If
desired, channels can also be used individually.
QUADRATURE GENERATION
The internal 0° and 90° LO phases are digitally generated by a
divide-by-4 logic circuit. The divider is dc-coupled and inherently
broadband; the maximum LO frequency is limited only by its
switching speed. The duty cycle of the quadrature LO signals
is intrinsically 50% and is unaffected by the asymmetry of the
externally connected 4LOx inputs. Furthermore, the divider is
implemented such that the 4LOx signals reclock the final flip-
flops that generate the internal LO signals and thereby minimizes
noise introduced by the divide circuitry.
For optimum performance, the 4LOx inputs are driven differ-
entially but can also be driven in a single-ended fashion. A good
choice for a drive is an LVDS device. The common-mode range
on each pin is approximately 0.2 V to 3.8 V with nominal ±5 V
supplies.
The minimum LO level is frequency dependent (see Figure 22).
For optimum noise performance, it is important to ensure that
the LO source has very low phase noise (jitter) and adequate input
level to ensure stable mixer-core switching. The gain through the
divider determines the LO signal level vs. RF frequency. The
AD8333 can be operated to very low frequencies at the LO inputs
if a square wave is used to drive the LO.
Beamforming applications require a precise channel-to-channel
phase relationship for coherence among multiple channels. A
reset pin (RSET) is provided to synchronize the 4LOx divider
circuits when AD8333s are used in arrays. The RSET pin resets
the counters to a known state after power is applied to multiple
AD8333s. A logic input must be provided to the RSET pin when
using more than one AD8333. See the Reset Input section for
more details.
I/Q DEMODULATOR AND PHASE SHIFTER
The I/Q demodulators consist of double-balanced Gilbert cell
mixers. The RF input signals are converted into currents by
transconductance stages that have a maximum differential input
signal capability of 2.8 V p-p. These currents are then presented
to the mixers, which convert them to baseband: RF − LO and
RF + LO. The signals are phase shifted according to the code
applied to Pin PHx0 to Pin PHx3 (see Table 4). The phase shift
function is an integral part of the overall circuit (patent pending).
The phase shift listed in Column 1 of Table 4 is defined as being
between the baseband I or Q channel outputs. As an example,
for a common signal applied to the RF inputs of an AD8333, the
baseband outputs are in phase for matching phase codes.
However, if the phase code for Channel 1 is 0000 and that of
Channel 2 is 0001, Channel 2 leads Channel 1 by 22.5°.
Following the phase shift circuitry, the differential current
signal is converted from differential to single ended via a
current mirror. An external transimpedance amplifier is
needed to convert the I and Q outputs to voltages.
Data Sheet AD8333
Rev. E | Page 19 of 32
Table 4. Phase Nibble Select Codes
φ
Shift PHx3 PHx2 PHx1 PHx0
0 0 0 0
22.5° 0 0 0 1
45° 0 0 1 0
67.5° 0 0 1 1
90°
0
1
0
0
112.5° 0 1 0 1
135° 0 1 1 0
157.5° 0 1 1 1
180° 1 0 0 0
202.5° 1 0 0 1
225° 1 0 1 0
247.5° 1 0 1 1
270° 1 1 0 0
292.5° 1 1 0 1
315° 1 1 1 0
337.5° 1 1 1 1
DYNAMIC RANGE AND NOISE
Figure 53 is an interconnection block diagram of the AD8333.
For optimum system noise performance, the RF input signal
is provided by a very low noise amplifier, such as the LNA of
an AD8332 or the preamplifier of an AD8335. In beamformer
applications, the I and Q outputs of a number of receiver channels
are summed (for example, the two channels illustrated in Figure
53). The dynamic range of the system increases by the factor 10
log10(N), where N is the number of channels (assuming random
uncorrelated noise). The noise in the two-channel example of
Figure 53 is increased by 3 dB while the signal doubles (6 dB),
yielding an aggregate SNR improvement of
(6 dB − 3 dB) = 3 dB.
Judicious selection of the RF amplifier ensures the least
degradation in dynamic range. The input-referred spectral
voltage noise density (en) of the AD8333 is nominally 9 nV/Hz
to 10 nV/Hz. For the noise of the AD8333 to degrade the
system noise figure (NF) by 1 dB, the combined noise of the
source and the LNA should be about twice that of the AD8333,
or 18 nV/Hz. If the noise of the circuitry before the AD8333 is
<18 nV/Hz, the system NF degrades more than 1 dB. For
example, if the noise contribution of the LNA and source is
equal to the AD8333, or 9 nV/Hz, the degradation is 3 dB. If
the circuit noise preceding the AD8333 is 1.3× as large as that of
the AD8333 (or about 11.7 nV/Hz), the degradation is 2 dB.
For a circuit noise of 1.45× that of the AD8333 (13.1 nV/Hz),
the degradation is 1.5 dB.
To determine the input-referred noise, it is important to know
the active low-pass filter (LPF) values RFILT and CFILT, shown in
Figure 53. Typical filter values (for example, those used on the
evaluation board) are 787 Ω and 2.2 nF and implement a 90 kHz
single-pole LPF. If the RF and LO are offset by 10 kHz, the demod-
ulated signal is 10 kHz and is passed by the LPF. The single-channel
mixing gain from the RF input to the AD8021 output (for example,
ΣI, ΣQ) is approximately 1.7 × 4.7 dB. This together with the
9 nV/Hz AD8333 noise results in about 15.3 nV/Hz at the
AD8021 output. Because the AD8021, including the 787 Ω
feedback resistor, contributes another 4.4 nV/Hz, the total
output-referred noise is about 16 nV/Hz. This value can be
adjusted by increasing the filter resistor while maintaining the
corner frequency, thereby increasing the gain. The factor limiting
the magnitude of the gain is the output swing and drive capability
of the op amp selected for the I-to-V converter, in this instance
the AD8021.
Φ
Φ
Φ
Φ
I1
Q1
Q2
I2
22
2 2
2 2
2 2
4
4
2
2
90°
90°
AD8333
÷4
CLOCK
GENERATOR
TRANSMITTER
TRANSDUCER
TRANSMITTER
TRANSDUCER
T/R
SW
R
FB
R
FB
AD8332
LNA OR
AD8335
PREAMP
AD8332
LNA OR
AD8335
PREAMP
CH1
RF
CH2
RF
CHANNEL 1
PHASE
SELECT
CHANNEL 2
PHASE
SELECT
T/R
SW
AD8021
AD8021
AD7665
OR
AD7686
C
FILT
C
FILT
R
FILT
R
FILT
I DATA
Q DATA
ADC 16-BI T
570kSPS
ADC 16-BI T
570kSPS
05543-038
*
*
*UP TO E IG HT CHANNELS
PER AD8021
ΣQ
ΣI
Figure 53. Interconnection Block Diagram
AD8333 Data Sheet
Rev. E | Page 20 of 32
SUMMATION OF MULTIPLE CHANNELS
(ANALOG BEAMFORMING)
Beamforming, as applied to medical ultrasound, is defined as
the phase alignment and summation of signals generated from a
common source but received at different times by a multielement
ultrasound transducer. Beamforming has two functions: it imparts
directivity to the transducer, enhancing its gain, and it defines
a focal point within the body from which the location of the
returning echo is derived. The primary application for the
AD8333 is in analog beamforming circuits for ultrasound.
PHASE COMPENSATION AND ANALOG
BEAMFORMING
Modern ultrasound machines used for medical applications
employ a 2n binary array of receivers for beamforming, with
typical array sizes of 16 or 32 receiver channels phase-shifted
and summed together to extract coherent information. When
used in multiples, the desired signals from each of the channels
can be summed to yield a larger signal (increased by a factor N,
where N is the number of channels), while the noise is increased
by the square root of the number of channels. This technique
enhances the signal-to-noise performance of the machine. The
critical elements in a beamformer design are the means to align
the incoming signals in the time domain and the means to sum
the individual signals into a composite whole.
In traditional analog beamformers incorporating Doppler, a
V-to-I converter per channel and a crosspoint switch precede
passive delay lines used as a combined phase shifter and
summing circuit. The system operates at the receive frequency
(RF) through the delay line, and then the signal is down-
converted by a very large dynamic range I/Q demodulator.
The resultant I and Q signals are filtered and sampled by two
high resolution ADCs. The sampled signals are processed to
extract the relevant Doppler information.
Alternatively, the RF signal can be processed by downconversion
on each channel individually, phase shifting the downconverted
signal and then combining all channels. The AD8333 provides
the means to implement this architecture. The downconversion
is done by an I/Q demodulator on each channel, and the summed
current output is the same as in the delay line approach. The
subsequent filters after the I-to-V conversion and the ADCs
are similar.
The AD8333 integrates the phase shifter, frequency conversion,
and I/Q demodulation into a single package and directly yields
the baseband signal. To illustrate this, Figure 54 is a simplified
diagram showing two channels. The ultrasound wave (USW)
is received by two transducer elements, TE1 and TE2, in an
ultrasound probe and generates the E1 and E2 signals. In this
example, the phase at TE1 leads the phase at TE2 by 45°.
E1
E2 19dB
LNA
19dB
LNA
S1
S2
45°
USW AT TE1
LEADS USW
AT TE2 BY
45°
TRANSDUCER
ELEMENTS TE1
AND TE2
CONVERT USW TO
ELECTRICAL
SIGNALS AD8332
ES1 LEADS
ES2 BY 45°
AD8333
PHASE BIT
SETTINGS
CH 1 REF
(NO PHASE
LEAD)
CH 2
PHASE
LEAD 45°
S1 AND S2
ARE NOW IN
PHASE SUMMED
OUTPUT
S1 + S2
05543-063
Figure 54. Simplified Example of the AD8333 Phase Shifter
In a real application, the phase difference depends on the
element spacing, λ (wavelength), speed of sound, angle of
incidence, and other factors. The ES1 and ES2 signals are
amplified 19 dB by the low noise amplifiers in the AD8332.
For optimum signal-to-noise performance, the output of the
LNA is applied directly to the input of the AD8333. To sum the
ES1 and ES2 signals, ES2 is shifted 45° relative to ES1 by setting
the phase code in Channel 2 to 0010. The phase-aligned current
signals at the output of the AD8333 are summed in an I-to-V con-
verter to provide the combined output signal with a theoretical
improvement in dynamic range of 3 dB for the sum of two channels.
Data Sheet AD8333
Rev. E | Page 21 of 32
CHANNEL SUMMING
In a beamformer using the AD8333, the bipolar currents at
the I and Q outputs are summed directly. Figure 55 illustrates
16 summed channels (for clarity, these channels are shown as
current sources) as an example of an active current summing
circuit using the AD8333. This figure also illustrates AD8021s
as first-order current summing circuits and AD797s as low
noise second-order summing circuits. Beginning with the op
amps, there are a few important considerations in the circuit
shown in Figure 55.
The op amps selected for the first-order summing amplifiers
must have good frequency response over the full operating
frequency range of the AD8333s and be able to source the
current required at the AD8333 I and Q outputs.
The total current of each AD8333 is 6.6 mA for the multiples of
the 45° phase settings (Code 0010, Code 0110, Code 1010, and
Code 1110) and is divided nearly equally between the baseband
frequencies (including a dc component) and the second harmonic
of the local oscillator frequency. The desired CW signal tends to be
much less (<40 dB) than the unwanted interfering signals. When
determining the large signal requirements of the first-order
summing amplifiers and low-pass filters, the very small CW signal
can be ignored. The number of channels that can be summed is
limited by the output drive current capacity of the op amp selected:
60 mA to 70 mA for a linear output current for ±5 V and ±12 V,
respectively, for the AD8021. Because the AD8021 implements
an active LPF together with R1x and C1x, it must absorb the
worst-case current provided by the AD8333, for example, 6.6 mA.
Therefore, the maximum number of channels that the AD8021
can sum is 10 for ±12 V or eight for ±5 V supplies. In practical
applications, CW channels are used in powers of two, thus the
maximum number per AD8021 is eight.
Another consideration for the op amp selected as an I-to-V
converter is the compliance voltage of the AD8333 I and Q
outputs. The maximum compliance voltage is 0.5 V, and a dc
bias must be provided at these pins. The AD8021 active LPF
satisfies these requirements; it keeps the outputs at 0 V via the
virtual ground at the op amp inverting input while providing
any needed dc bias current.
3
+
2
3
+
2
3AD797
+
2
ΣA
FIRST-ORDER
SUMMING AMPLIFIERS
C1A
18nF LPF1A
88kHz
R1A
100Ω
ΣB
0.1µF
0.1µF
AD8021 –5V
+5V
C2A
1µF
C3A
5.6nF
R2A
698Ω R3A
698Ω
LPF2A
81kHz
HPF1A
100Hz
+2.8V BAS E BAND
SIGNAL
C1B
18nF
R1B
100Ω
0.1µF
0.1µF
AD8021
+5V
–5V
C2B
1µF
C3B
5.6nF
R2B
698Ω R3B
698Ω
R4
+10V
–10V
0.1µF
0.1µF
SECOND-ORDER
SUMMING AMPLIFIER
05543-058
(SAME AS ABOVE)
EIGHT AD8333 I OR Q OUT P UTS,
6.6mA PEAK EACH
(IF T HE PHASE SETTING I S 45°)
3.3mA AT DC + 3.3mA AT 2 × LO
Figure 55. A 16-Channel Beamformer
AD8333 Data Sheet
Rev. E | Page 22 of 32
As previously noted, a typical CW signal has a large dc and
very low frequency component compared with its desired low
CW Doppler baseband frequency, and another unwanted
component at the 2 × LO. The dc component flows through the
gain resistors R1x, and the 2 × LO flows through the capacitors
C1x. The smaller desired CW Doppler baseband signal is in the
frequency range of 1 kHz to 50 kHz.
Because the output current of the AD8333 contains the baseband
frequency, a dc component, and the 2 × LO frequency voltages,
the desired small amplitude baseband signal must be extracted
after a series of filters. These are shown in Figure 55 as LPFnA,
HPFnA, and gain stages.
Before establishing the value of CLPF1, the resistor RLPF1 is
selected based on the peak operating current and the linear
range of the op amp. Because the peak current for each AD8333
is 6.6 mA and there are eight channels to be summed, the total
peak current required is 52.8 mA. Approximately half of this
current is dc, and the other half is at a frequency of 2 × LO.
Therefore, about 26.4 mA flows through the resistor, and the
remaining 26.4 mA flows through the capacitor. R1 was selected
as 100 Ω and, after filtering, generates a peak dc and very low
frequency voltage of 2.64 V at the AD8021 output. For power
supplies of ±5 V, 100 is a good choice for R1.
However, because the CW signal needs to be amplified as
much as possible and the noise degradation of the signal path
minimized, the value of R1 should be as large as possible. A
larger supply helps in this regard, and the only factor limiting
the largest supply voltage is the required power.
For a ±10 V supply on the AD8021, R1 can be increased to
301 to realize the same headroom as with a ±5 V supply. If a
higher value of R1 is used, C1 must be adjusted accordingly (in
this example, 1/3 the value of the original value) to maintain the
desired LPF roll-off. The principal advantage of a higher supply
is greater dynamic range, and the trade-off is power consumption.
The user must weigh the trade-offs associated with the supply
voltage, R1, C1, and the following circuitry. A suggested design
sequence is as follows:
1. Select a low noise, high speed op amp. The spectral density
noise (en) should be <2 nV/√Hz, and the 3 dB bandwidth
should be ≥3× the expected maximum 2 × LO frequency.
2. Divide the maximum linear output current by 6.6 mA to
determine the maximum number of AD8333 channels that
can be summed.
3. Select the largest value of R1 that permits the output
voltage swing within the power supply rails.
4. Calculate the value of C1 to implement the LPF corner that
allows the CW Doppler signal to pass with maximum
attenuation of the 2 × LO signal.
The filter LPF1A establishes the upper frequency limit of the
baseband frequency and is selected well below the 2 × LO
frequency, typically 100 kHz or less (for example, 88 kHz in
Figure 55).
A useful equation for calculating C1 is
LPF1
R1f
C1
1
=
(1)
As previously mentioned, the AD8333 output current contains a
dc current component. This dc component is converted to a
large dc voltage by the AD8021 LPF. Capacitor C2 filters this dc
component and, with R2 + R3, establishes a high-pass filter with
a low frequency cutoff of about 100 Hz. Capacitor C3 is much
smaller than C2 and, consequently, can be neglected. C2 can be
calculated by
HPF1
fR3R2
C2 )(
1
+
=
(2)
To achieve maximum attenuation of the 2 × LO frequency, a
second low-pass filter, LPF2, is established using the parallel
combination of R2 and R3, and C3. Its −3 dB frequency is
3)||(2
1
2CR3R2
fLPF π
= (3)
In the example shown in Figure 55, fLPF2 = 81 kHz.
Finally, the feedback resistor of the AD797 must be calculated.
This is a function of the input current (number of channels)
and the supply voltage.
The second-order summing amplifier requires a very low noise
op amp, such as the AD797, with 0.9 nV/√Hz, because the
amplifier gain is determined by Feedback Resistor R4 divided
by the parallel combination of the LPF2A resistors seen looking
back toward the AD8021s. Referring to Figure 55, the AD797
in-band (100 Hz to 88 kHz) gain is expressed as
[ ]
)(||)( R2BR2BR3AR2A
R4
++
(4)
The AD797 noise gain can increase to unacceptable levels
because the denominator of the gain equation is the parallel
resistance of all the R2 + R3 resistors in the AD8021 outputs.
For example, for a 64-channel beamformer, the resistance seen
looking back toward the AD8021s is about 1.4 kΩ/8 = 175 Ω.
For this reason, the value of (R2x + R3x) should be as large as
possible to minimize the noise gain of the AD797. (Note that
this is the case for the AD8021 stages because they look back
into the high impedance current sources of the AD8333s.)
Due to these considerations, it is advantageous to increase the
gain of the AD8021s as much as possible because the value of
(R2x + R3x) can be increased proportionally. Resistors (R2x +
R3x) convert the CW voltages to currents that are summed at
the inverting inputs of the AD797 op amp, and then amplified
and converted to voltages by R4.
Data Sheet AD8333
Rev. E | Page 23 of 32
The value of R4 needs to be chosen iteratively as follows:
1. Determine the number of AD8021 first-order summing
amplifiers. In Figure 55, there are two; for a 32-channel
beamformer, there would be four, and for a 64-channel
beamformer, there would be eight.
2. Determine the output noise from the AD8021s. A first-
order calculation can be based on a value of AD8333
output current noise of about 20 pA/√Hz. For the values in
Figure 55, this results in about 6 nV/√Hz for eight channels
after the AD8021s. Adding the noise of the AD8021 and
the 100 Ω feedback resistor results in about 6.5 nV/√Hz
total noise after the AD8021 LPF in the CW Doppler band.
3. Determine the noise of the circuitry after the AD797 and
determine the desired signal level.
4. Determine the voltage and current noise of the second-
order summing amplifiers.
5. Choose a value for (R2x + R3x) and for R4. Determine the
resulting output noise after the AD797 for one channel, and
then multiply this value by the square root of the number
of summed AD8021s. Next, check AD797 output noise
(both current and voltage noise). Ideally, the sum of the
noise of the resistors and the AD797 should be less than a
factor-of-3 than the noise due to the AD8021 outputs.
6. Check the following stages output noise against the
calculated noise from the combiner circuit and AD8333s.
Ideally, the noise from the following stage should be less
than 1/3 of the calculated noise.
7. If the combined noise is too large, experiment with
increasing/decreasing values for (R2x + R3x) and R4.
To simplify, the user can also simulate or build a combiner
circuit for optimum performance. It should be noted that the
~20 pA/√Hz output from the AD8333 is for the AD8333 with
shorted RF inputs. In an actual system, the current noise output
from the AD8333 is most likely dominated by the noise from the
AD8332 LNA and the noise from the source and other circuitry
before the LNA. This helps ease the design of the combiner. The
preceding procedures for determining the optimum values for
the combiner are based on the noise floor of the AD8333 only.
As an example, for a 32-channel beamformer using four low-
pass filters, as shown in Figure 55, (R2x + R3x) = 1.4 kΩ and
R4 = 6.19 kΩ. The theoretical noise increase of √N is degraded
by only about 1 dB.
DYNAMIC RANGE INFLATION
Although all 64 channels can theoretically be summed together
at a single amplifier, it is important to realize that the dynamic
range of the summed output increases by 10 log10(N) if all
channels have uncorrelated noise, where N is the number of
channels to be summed.
The summed signal level increases by a factor of N, whereas the
noise increases only as N. In the case of 64 channels, this is an
increase in dynamic range of 18 dB. Note that the AD8333 dynamic
range is already about 160 dB/Hz; the summed dynamic range
is 178 dB/Hz (equivalent to about 29.5 bits/Hz). In a 50 kHz
noise bandwidth, this is 131 dB (21.7 bits).
DISABLING THE CURRENT MIRROR AND
DECREASING NOISE
The noise contribution of the AD8333 can potentially be reduced
if the current mirrors that convert the internal differential signals to
single-ended signals are bypassed (see Figure 56). Current mirrors
interface to the AD8021 I-V converters shown in Figure 53, and
output capacitors across the positive and negative outputs provide
low-pass filtering. The AD8021s force the AD8333 output voltage
to 0 V and then process the bipolar output current; however, the
internal current mirrors introduce a significant amount of noise.
This noise can be reduced if the mirrors are disabled and the
outputs are externally biased.
The mirrors are disabled by connecting VNEG to ground and
providing external bias networks, as shown in Figure 56. The
larger the drop across the resistors, the less noise they contribute to
the output; however, the voltage on the I and Q output nodes
cannot exceed 0.5 V. Voltages exceeding approximately 0.7 V
turn on the PNP devices and forward bias the ESD protection
diodes. Inductors provide an alternative to resistors, enabling
reduced static power by eliminating the power dissipation in the
bias resistors.
VNEG
1
1
NOTE THAT PIN VNEG AND PIN COMM
ARE CONNECTED TOGETHER.
COMM
IxNO
QxNO
IxPO
QxPO
I-V
I-V
05543-039
OTHER
CHANNELS
Figure 56. Bypassing the Internal Current Mirrors
With inductors, the main limitation might be low frequency
operation, as is the case in CW Doppler in ultrasound where
the frequency range of interest goes from a few hundred hertz
to about 30 kHz. In addition, it is still important to provide
enough gain through the I-to-V circuitry to ensure that the bias
resistor and I-to-V converter noise do not contribute significantly
to the noise from the AD8333 outputs. Another approach is to
provide a single external current mirror that combines all
channels; it is also possible to implement a high-pass filter with
this circuit to help with offset and low frequency reduction.
AD8333 Data Sheet
Rev. E | Page 24 of 32
The main disadvantage of the external bias approach is that two
I-V amplifiers are needed because of the differential output (see
Figure 56). For beamforming applications, the outputs are still
summed, but there is twice the number of lines. Only two bias
resistors are needed for all outputs that are connected together.
The resistors are scaled by dividing the value of a single output
bias resistor through N, the number of channels connected in
parallel. The bias current depends on the phase selected: for
phase, it is about 2.5 mA per side, whereas in the case of 45°,
it is about 3.5 mA per side. The bias resistors should be chosen
based on the larger bias current value of 3.5 mA and the chosen
VNEG. VNEG should be at least −5 V and can be larger for
additional noise reduction.
Excessive noise or distortion at high signal levels degrades the
dynamic range of the signal. Transmitter leakage and echoes
from slow moving tissue generate the largest signal amplitudes
in ultrasound CW Doppler mode and are largest near dc and at
low frequencies. A high-pass filter introduced immediately
following the AD8333 reduces the dynamic range. This is
shown by the two coupling capacitors after the external bias
resistors in Figure 56. Users have to determine what is acceptable
for a particular application. Care must be taken in designing the
external circuitry to avoid introducing noise via the external
bias and low frequency reduction circuitry.
Data Sheet AD8333
Rev. E | Page 25 of 32
APPLICATIONS INFORMATION
The AD8333 is the key component of a phase-shifter system
that aligns time-skewed information contained in RF signals.
Combined with a variable gain amplifier (VGA) and low noise
amplifier (LNA), the AD8333 forms a complete analog receiver
for a high performance ultrasound system. Figure 57 is a block
diagram of a complete receiver using the AD8333, AD8331,
AD8332, and AD8334.
PROCESSOR
I1
Q1 16-BIT
ADC
16-BIT
ADC PROCESSOR
I2
Q2
PROCESSOR
HS ADC
PROCESSOR
HS ADC
AD8332
LNA1
LNA2
AD8333
FROM
TRANSDUCER
T/R SWITCH
FROM
TRANSDUCER
T/R SWITCH
05543-059
Figure 57. Block DiagramUltrasound Receiver Using the AD8333
and AD8332 LNA
As a major element of an ultrasound system, it is important to
consider the many I/O options of the AD8333 that are necessary
to perform its intended function. Figure 61 shows the basic
connections.
LOGIC INPUTS AND INTERFACES
The logic inputs of the AD8333 are all bipolar-level sensitive
inputs. They are not edge triggered, nor are they to be confused
with classic TTL or other logic family input topologies. The
voltage threshold for these inputs is VPOS × 0.3, so for a 5 V
supply the threshold is 1.5 V, with a hysteresis of ±0.2 V.
Although the inputs are not of themselves logic inputs, any 5 V
logic family can drive them.
RESET INPUT
The RSET pin is used to synchronize the LO dividers in
AD8333 arrays. Because they are driven by the same internal
LO, the two channels in any AD8333 are inherently synchronous.
However, when multiple AD8333s are used, it is possible that their
dividers wake up in different phase states. The function of the
RSET pin is to phase align all the LO signals in multiple AD8333s.
The 4 × LO divider of each AD8333 can initiate in one of four
possible states: 0°, 90°, 180°, or 270°. The internally generated
I/Q signals of each AD8333 LO are always at a 90° angle relative
to each other, but a phase shift can occur during power-up
between the internal LOs of the different AD8333s.
The RSET pin provides an asynchronous reset of the LO
dividers by forcing the internal LO to hang. This mechanism
also allows the measurement of nonmixing gain from the RF
input to the output.
The rising edge of the active high RSET pulse can occur at any
time, but the duration must be300 ns minimum (tPW-MIN). When
the RSET pulse transitions from high to low, the LO dividers are
reactivated; however, there is a short delay until the divider
recovers to a valid state. To guarantee synchronous operation of
an array of AD8333s, the 4 × LO clock must be disabled when
the RSET transitions high, and then remain disabled for at least
300 ns after RSET transitions low.
THE TIMING OF THE RISING
EDGE OF RSET IS NOT
CRITICAL AS LONG AS THE
t
PW-MIN IS SATISFIED
t
HOLD = HOLD TIME
t
PW-MIN = MINIMUM PULSE WIDTH
4 × LO
RSET
t
PW-MIN
t
HOLD
05543-060
Figure 58. Timing of the RSET Signal to 4 × LO
Synchronization of multiple AD8333s can be checked as follows:
1. Set the phase code of all AD8333 channels to the same
setting, for example, 0000.
2. Apply a test signal to a single channel that generates a sine
wave in the baseband output, and then measure the output.
3. Apply the same test signal to all channels simultaneously,
and then measure the output.
Because all the phase codes of the AD8333s are the same, the
combined signal should be N times bigger than the single channel.
The combined signal is less than N times one channel if any of the
LO phases of individual AD8333s are in error.
CONNECTING TO THE LNA OF THE
AD8331/AD8332/AD8334/AD8335 VGAs
RFxP
RFxN
+5V
–5V
AD8333
AD8332
LNA
05543-061
Figure 59. Connecting the AD8333 to the LNA of an AD8332
The RFxx inputs (Pin 12, Pin 13, Pin 28, and Pin 29) are
optimized for maximum dynamic range when dc-coupled to
the differential output pins of the LNA of the AD8331/AD8332/
AD8334 or the AD8335 series of VGAs and can be connected
directly, as shown in Figure 59.
AD8333 Data Sheet
Rev. E | Page 26 of 32
INTERFACING TO OTHER AMPLIFIERS
If amplifiers other than the AD8332 LNA are connected to the
input, attention must be paid to their bias and drive levels. For
maximum input signal swing, the optimum bias level is 2.5 V,
and the RF input must not exceed 5 V to avoid turning on the
ESD protection circuitry. If ac coupling is used, a bias circuit,
such as that illustrated in Figure 60, is recommended. An
internal bias network is provided; however, additional external
biasing can center the RF input at 2.5 V.
AD8333
RFxP
RFxN
–5V
+5V
3.74k
1.4k
1.4k
5.23k
0.1µF
0.1µF
RF IN
05543-062
Figure 60. AC Coupling the AD8333 RF Input
To realize the full range of performance, the AD8333 must be
driven from a differential source. Using a single-ended source is
strongly discouraged because of internal supply headroom
constraints.
LO INPUT
The LO input is a high speed, fully differential analog input
that responds to differences in the input levels, not in the logic
levels. The LO inputs can be driven with a low common-mode
voltage amplifier, such as the National Semiconductor DS90C401
LVDS driver.
Figure 22 and Figure 23 show the range of common-mode
voltages and useable LO levels when the LO input is driven with
a single-ended sine wave. Logic families, such as TTL or CMOS,
are unsuitable for direct coupling to the LO input.
PH11
31
PH10
30
VPOS
29
RF1P
28
RF1N
27
VPOS
26
ENBL
25
I1NO
10
9
PH20
11
VPOS
12
RF2P
13
RF2N
14
VPOS
15
RSET
16
I2NO
32
PH12 I1PO
124
PH13 Q1PO
223
COMM Q1NO
322
4LOP VNEG
421
4LON COMM
520
LODC Q2NO
619
PH21
Q2PO
718
PH23
PH22 I2PO
817
0.1µF
0.1µF
31.6kΩ
33.2kΩ 33.2kΩ
31.6kΩ 0.1µF
+5V
*
LOCAL
OSCILLATOR
+
CHANNEL 1
+ I OUT
CHANNEL 2
+ Q OUT
CHANNEL 1
+ Q OUT
CHANNEL 2
+ I OUT
120nH FB –5V
0.1µF
+5V
VPOS
120nH FB
0.1µF
CHANNEL 1
RF IN
CHANNEL 2
RF IN
CHANNEL 1
PHASE
SELECT BITS
CHANNEL 2
PHASE
SELECT BITS
+
+
RESET
INPUT
VPOS
0.1µF
AD8333
*OPTIONAL BIAS NE TW ORK. THES E COMPONENTS CAN BE DE LETED I F T HE LO IS DC- COUPLED F ROM
AN LVDS S OURCE BIASE D AT 1.2V.
05543-040
Figure 61. AD8333 Basic Connections
Data Sheet AD8333
Rev. E | Page 27 of 32
EVALUATION BOARD
The AD8333-EVALZ evaluation board provides a platform for
test and evaluation of the AD8333 I/Q demodulator and phase
shifter. The board is shipped fully assembled and tested and is
signal ready. A pair of AD8332 low-noise amplifiers (LNA)
provide input matching and amplification for the differential
input of the AD8333. A photograph of the board is shown in
Figure 62 and a schematic diagram is shown in Figure 64. The
board requires dual 5 V supplies capable of supplying 300 mA
or greater. Except for the optional components shown in
grayscale, the board is completely built and tested.
05543-067
Figure 62. Evaluation Board (Actual Size)
FEATURES AND OPTIONS
The evaluation board has several user-configurable features and
options. Table 5 lists the configuration switches and their
functions.
Table 5. Switch Functions
Switch Function Configuration
ENBL Enable or disable
the AD8333
Bottom = disable; top = enable
PH10 Channel 1 Phase
Bit 0 (LSB)
Top = 0; bottom = 1
PH11 Channel 1 Phase
Bit 1
Top = 0; bottom = 1
PH12 Channel 1 Phase
Bit 2
Top = 0; bottom = 1
PH13 Channel 1 Phase
Bit 3 (MSB)
Top = 0; bottom = 1
PH20 Channel 2 Phase
Bit 0 (LSB)
Top = 1; bottom = 0
PH21 Channel 2 Phase
Bit 1
Top = 1; bottom = 0
PH22 Channel 2 Phase
Bit 2
Top = 1; bottom = 0
PH23
Channel 2 Phase
Bit 3 (MSB)
Top = 1; bottom = 0
RST Reset Left = run; right = reset
Phase Nibble
The phase nibble configures the phase delay for each channel in
sixteen 22.5° increments from 0° to 337.5°. The increments increase
proportionally in a simple binary format from 0H (hexadecimal)
to FH. Table 4 lists the phase shift and corresponding code for
each bit. The bits are labeled 0 and 1, corresponding to low and
high, respectively, on the silkscreen. The switches select the
desired state.
Enable and Reset Switches
For normal operation, place a switch in the upper position of
ENBL. To disable the AD8333, move the switch to the lower
position. For normal operation, the switch for RST is in its right
position. When the switch is in the left position, the device
counter is held in reset and no mixing occurs.
Fixed Options
Several options can be realized by adding or changing resistors.
LNA Input Impedance
The shipping configuration of the input impedance of the LNA
is 50 Ω to match the output impedance of most signal generators.
Input impedances up to 6 kΩ are obtained by selecting the R9 and
R10 values. Details concerning this circuit feature are found in
the AD8332 data sheet. For reference, Table 6 lists common values
of input impedance and corresponding feedback resistor values.
Table 6. LNA External Component Values for Typical Values
of Source Impedance
R
IN
(Ω) R
FB
, Nearest STD 1% Value (Ω) C
SH
(pF)
50
280
22
75 412 12
100 562 8
200 1.13 k 1.2
500 3.01 k None
6 k None
Current Summing
The output transimpedance amplifiers, A1 through A4, are
configured as I-to-V converters to convert the output current of
the AD8333 to a voltage. The low-pass filters formed by the
feedback components are designed for single-channel operation
with ±5 V supplies.
Optional Resistors R4 and R5 sum the two channels. With R4
and R5 installed, R2 and R3 are removed, and then the sum of
the outputs is seen at the I1xO and Q1xO output SMA
connectors.
The user has the option to adjust the values of R39, R40, R41, or
R42 according to the power supply voltages and expected input
current levels. For the same supply voltages, if two channels are
summed together, the feedback resistors are halved and the
filter capacitor values doubled to optimize the output swing.
AD8333 Data Sheet
Rev. E | Page 28 of 32
Filter Capacitors C26, C29, C31, and C 32 establish the roll-off
characteristic according to the following well-known equation:
RC
fω
=1
where R is the value of R39, R40, R41, or R42, and C is the value
of C26, C29, C31, or C32.
Reset Input
For normal operation, the reset input is high (no reset). To drive
the reset with a dynamic signal, a provision is made to connect a
signal generator at the RST input. A 49.9 Ω, 0603 surface-mount
resistor can be installed at R15 to terminate the reset input for
pulsed experiments. In this configuration, the switch at RST is
not used and must be removed to avoid loading the power supply.
MEASUREMENT SETUP
Figure 63 is a layout of the AD8333-EVALZ showing the con-
nectors and switches. Figure 65 shows a typical board and test
equipment setup with two signal generators, a power splitter,
and a ±5 V, 300 mA (minimum) power supply. For ease in
observing waveforms, the signal generators can be synchronized.
Remember that the f4LO signal generator frequency is four times
that of the nominal frequency of the RF source. For example, to
detect signals with a nominal center frequency of 5 MHz, an f4LO
frequency of 20 MHz is applied to the oscillator input. For an
applied RF signal of 5.01 MHz, the mix frequencies are 10 kHz
and 10.01 MHz. Because of the low-pass active filter of the
transconductance amplifiers (A1 through A4), the 10.01 MHz
component is suppressed, and only the 10 kHz is observed at
the output.
Take care to avoid overdriving the LNA input of the AD8332.
The LNA gain is 19 dB (9.5×) and the maximum output swing
must not be exceeded;10 dBm suffices for many experiments.
The f4LO input is ac-coupled to a 5 V LVDS buffer to provide an
ideal interface to the AD8333.
The f4LO level is frequency dependent; refer to Figure 22 for
minimum signal levels, and then adjust the generator output level
accordingly.
G
05543-066
Figure 63. Evaluation Board Assembly
Data Sheet AD8333
Rev. E | Page 29 of 32
EVALUATION BOARD SCHEMATIC AND ARTWORK
COMM
Q2NO
Q1PO
Q1NO
Q2PO
PH12
4LOP
PH13
VNEG
I1PO
9 10 11 13 14 15 16
8
7
6
5
1
4
3
2
19
17
18
24
20
23
22
21
26 25
2730 29 28
PH22
LODC
PH23
4LON
COMM
PH21
PH20
RF2N
VPOS
VPOS
I2NO
RSET
RF2P
I2PO
VPOS
VPOS
RFIN
31
RFIP
PH10
ENBL
PH11 I1NO
32
12
C17
0.1µF
C41
0.1µF
C48
0.1µF
C36
0.1µF
C24
0.1µF
VPOS
RST
R1
100
+5V
-5V
R13
49.9
PH11
PH13
PH10
PH21
PH22
PH23 +5V
RST
C51
0.1µF
Q2
R42
787
+5VS
I2
C52
0.1µF
-5VS
C33
5PF
C32
2.2NF
R38
0
2 7
1
8
34
5
6
A4
AD8021
R4
1
787
C50
0.1µF
-5VS
C30
5PF
C31
2.2NF
R35
0
2 7
1
8
34
5
6
C49
0.1µF
A3
AD8021
+5VS
I1
R39
787
C45
0.1µF
-5V
C27
5PF
C26
2.2NF
R32
0
L7
120NHFB
2 7
1
8
34
5
6
C44
0.1µF
L6
120NH FB
A1
AD8021
+5V
L4
120NHFB
Q1
R40
787
C47
0.1µF
-5VS
C28
5PF
C29
2.2NF
R33
0
2 7
1
8
34
5
6
C46
0.1µF
A2
AD8021
+5VS
R22
20
R23
20
VPOS
ENBL
L3
120NH FB
LOP
+
-
+
-
+
-
+
-
-5VS
+5VS
C11
0.1 µF
C4
0.1 µF
C42
0.1 µF
VPS
IN2
C43
1NF
C13
0.1 µF
C3
22 PF
L2
120 NH
FB
C40
.018 µF
R10
274
R9
274
C6
0.1 µF
L5 120
NHFB
29303132 28 252627
COM1
LOP1
VIP1
VIN1
ENBL
VCM1
ENBV
HILO
LMD2
LON2
VPS2
INH2
LMD1
LON1
VPS1
INH1
8
7
6
5
1
4
3
2
COMM
VOL2
VOH2
VOH1
VOL1
NC
VPSV
COMM
20
17
18
19
21
22
23
24
14139 121110 15 16
VIP2
VIN2
LOP2
COM 2
RCLMP
VCM 2
MODE
GAIN
C39
.018 µF
C1
0.1 µF
C5
0.1 µF
IN1
L1
120 NH
FB
C2
22 PF VPS
VPS
C14
0.1 µF
+5VS
+5VS
+5VS
+5V
TP2
TP1
TP4
TP3
Z3
DS90C401
TP8
TP7
TP6
TP5
PH12
4
32
5
17
6
8
+5V
R15
OPT
R4
OPT
R5
OPT
R2
0
R3
0
C7
10µF
10V
+5V
+
-5V
C8
10µF
10V
+
-5V
GND1 GND4GND3GND2
R25
20
R26
20
R7
1.5K
C12
0.1 µF
R6
3.48K
C9
0.1 µF
Z3 SPARE
VPS
L
PH20
H
L
H
H
L H
L H
L H
L H
L H
L H
L H
05543-042
Z1
AD8332
DUT
AD8333
Figure 64. Evaluation Board Schematic
AD8333 Data Sheet
Rev. E | Page 30 of 32
05543-065
POWER
SUPPLY
BOTTOM GENERATOR:
SIGNAL GENERATOR FOR RF INPUT,
TYPICAL SETTING: 5.01MHz
TOP GENERATOR:
SIGNAL GENERATOR FOR
f
4LO
INP UT,
TYPICAL SETTING: 20MHz
SIGNAL 1V p-p
POWER
SPLITTER
SIGNAL
INPUT(S)
+5V –5V
Figure 65. Typical Board Test Connections (One Channel Shown)
Data Sheet AD8333
Rev. E | Page 31 of 32
BOARD LAYOUT
The AD8333 evaluation board has four layers. The interconnecting circuitry is located on the outer layers with the inner layers dedicated
as power and ground planes. Figure 66, Figure 67, Figure 69, and Figure 70 illustrate the copper patterns.
05543-068
Figure 66. Component Side Copper
05543-069
Figure 67. Wiring Side Copper
05543-072
Figure 68. Component Side Silkscreen
05543-070
Figure 69. Ground Plane Copper
05543-071
Figure 70. Power Plane Copper
Data Sheet AD8333
Rev. E | Page 32 of 32
OUTLINE DIMENSIONS
3.25
3.10 S Q
2.95
FOR PRO P E R CONNECTI ON O F
THE EXPOSED PAD, REFER TO
THE P IN CONFI GURAT IO N AND
FUNCTION DES CRIPTI ONS
SECTION OF THIS DATA SHEET.
COMPLIANT TO JE DE C S TANDARDS MO-220-V HHD- 2
1
32
8
9
25
24
1716
COPLANARITY
0.08
3.50 REF
0.50
BSC
PI N 1
INDICATOR
PIN 1
INDICATOR
0.30
0.25
0.18 0.20 REF
12° M AX 0.80 M AX
0.65 TYP
1.00
0.85
0.80 0.05 MAX
0.02 NOM
SEATING
PLANE
0.50
0.40
0.30
5.00
BSC SQ
4.75
BSC SQ
0.60 M AX
0.60 M AX
0.25 M IN
05-23-2012-A
TOP VIEW
EXPOSED
PAD
BOTTOM VIEW
Figure 71. 32-Lead Lead Frame Chip Scale Package [LFCSP_VQ]
5 mm × 5 mm Body, Very Thin Quad
(CP-32-2)
Dimensions shown in millimeters
ORDERING GUIDE
Model
1, 2
Temperature Range Package Description Package Option
AD8333ACPZ-REEL 40°C to +85°C 32-Lead Lead Frame Chip Scale Package [LFCSP_VQ] CP-32-2
AD8333ACPZ-REEL7 −40°C to +85°C 32-Lead Lead Frame Chip Scale Package [LFCSP_VQ] CP-32-2
AD8333ACPZ-WP −40°C to +85°C 32-Lead Lead Frame Chip Scale Package [LFCSP_VQ] CP-32-2
AD8333-EVALZ Evaluation Board
1 Z = RoHS Compliant Part.
2 WP = waffle pack.
©20052012 Analog Devices, Inc. All rights reserved. Trademarks and
registered trademarks are the property of their respective owners.
D05543-0-8/12(E)