This document is a general product descriptio n and is subject to change wit hout noti ce. Hyni x does no t assume an y respon sibilit y for
use of circuits described. No patent licenses are implied.
Rev 0.2 / May. 2007 1
Preliminary
HY27US(08/16)1G1M Series
1Gbit (128Mx8bit / 64Mx16bit) NAND Flash
1Gb NAND FLASH
HY27US081G1M
HY27US161G1M
Rev 0.2 / May. 2007 2
Preliminary
HY27US(08/16)1G1M Series
1Gbit (128Mx8bit / 64Mx16bit) NAND Flash
Document Title
1Gbit (128Mx8bit / 64Mx16bit) NAND Flash Memory
Revision History
Revision
No. History Draft Date Remark
0.01 Initial Draft. Nov. 11. 2005 Preliminary
0.02
1) Delete PRE pin.
2) Delete Lock mechanism.
3) Delete FBGA Package.
- Figure & dimension are changed.
Dec. 01. 2005 Preliminary
0.03
1) Change DC characteristics (Table 8)
Dec. 14. 2005 Preliminary
0.04
1) Add ECC algorithm. (1bit/512bytes)
2) Correct Read ID Cycle & Read ID naming
3) Correct Copy back program
4) Change DC and Operating Characteristics
Mar. 28. 2006 Preliminary
0.1 1) Correct Read ID Cycle
2) Change NOP
3) Correct copy back function
Oct. 02. 2006 Preliminary
0.2 1) Correct figure 32. May. 18. 2007 Preliminary
ICC1 ICC2 ICC3
Typ Max Typ Max Typ Max
Before 15 30 15 30 15 30
After102010201020
Rev 0.2 / May. 2007 3
Preliminary
HY27US(08/16)1G1M Series
1Gbit (128Mx8bit / 64Mx16bit) NAND Flash
FEATURES SUMMARY
HIGH DENSITY NAND FLASH MEMORIES
- Cost effective solutions for mass storage applications
NAND INTERFACE
- x8 or x16 bus width.
- Multiplexed Address/ Data
- Pinout compatibility for all densities
SUPPLY VOLTAGE
- VCC = 2.7 to 3.6V : HY27USxx1G1M
Memory Cell Array
= (512+16) Bytes x 32 Pages x 8,192 Blocks
= (256+8) Words x 32 Pages x 8,192 Blocks
PAGE SIZE
- x8 device : (512 + 16 spare) Bytes
: HY27US081G1M
- x16 device : (256+ 8 spare) Words
: HY27US161G1M
BLOCK SIZE
- x8 device: (16K + 512 spare) Bytes
- x16 device: (8K + 256 spare) Words
PAGE READ / PROGRAM
- Random access: 15us (max.)
- Sequential access: 50ns (min.)
- Page program time: 200us (typ.)
COPY BACK PROGRAM MODE
- Fast page copy without external buffering
FAST BLOCK ERASE
- Block erase time: 2ms (Typ.)
STATUS REGISTER
ELECTRONIC SIGNATURE
- 1st cycle : Manufacturer Code
- 2nd cycle : Device Code
- 3rd cycle: Internal chip number, Cell Type, Number of
Simultaneously Programmed Pages.
- 4th cycle: Page size, Block size, Organization, Spare
size
CHIP ENABLE DON’T CARE OPTION
- Simple interface with microcontroller
AUTOMATIC PAGE 0 READ AT POWER-UP OPTION
- Boot from NAND support
- Automatic Memory Download
SERIAL NUMBER OPTION
HARDWARE DATA PROTECTION
- Program/Erase locked during Power transitions
DATA INTEGRITY
- 100,000 Program/Erase cycles (with 4bit/528byte ECC)
- 10 years Data Retention
PACKAGE
- HY27US(08/16)1G1M-T(P)
: 48-Pin TSOP1 (12 x 20 x 1.2 mm)
- HY27US(08/16)1G1M-T (Lead)
- HY27US(08/16)1G1M-TP (Lead Free)
- HY27US081G1M-S(P)
: 48-Pin USOP1 (12 x 17 x 0.65 mm)
- HY27US081G1M-S (Lead)
- HY27US081G1M-SP (Lead Free)
Rev 0.2 / May. 2007 4
Preliminary
HY27US(08/16)1G1M Series
1Gbit (128Mx8bit / 64Mx16bit) NAND Flash
1. SUMMARY DESCRIPTION
The HYNIX HY27US(08/16)1G1M series is a 128 Mx8bit with spare 4Mx8 bit capacity. The device is offered in 3.3V Vcc
Power Supply.
Its NAND cell provides the most cost-effective solution for the solid state mass storage market.
The memory is divided into blocks that can be erased independently so it is possible to preserve valid data while old
data is erased.
The device contains 8192 blocks, composed by 32 pages consisting in two NAND structures of 16 series connected
Flash cells.
A program operation allows to write the 512-byte page in ty pical 200us and an erase operation can be performed in
typical 2ms on a 16Kbyte(X8 device) block.
Data in the page mode can be read out at 50ns cycle time per byte. The I/O pins serve as the ports for address and
data input/output as well as command input. This interf ace allows a reduced pin count an d easy migr ation towards dif-
ferent densities, without any rearrangement of footprint.
Commands, Data and Addresses are synchronously introduced using CE, WE, ALE and CLE input pin.
The on-chip Program/Erase Controller automates all program and erase functions including pulse repetition, where
required, and internal verification and margining of data.
The modifying can be locked using the WP input pin.
The output pin R/B (open drain buffer) signa ls the status of the d evice d uring each operation. In a system with multi-
ple memories the R/B pins can be connected all together to provide a global status signal.
Even the write-intensive systems can take advantage of the HY27US(08/16)1G1M extended reliability of 100K pro-
gram/erase cycles by providing ECC (Error Correcting Code) with real time mapping-out algorithm.
Optionally the chip could be offered with the CE don’t care function. This option allows the direct download of the code
from the NAND Flash memory device by a microcontroller, since the CE transitions do not stop the read operation.
The copy back function allows the optimization of defective blocks management: whe n a page progr am operat ion fails
the data can be directly programmed in another page inside the same arr ay s ection without the time consuming serial
data insertion phase.
The HYNIX HY27US(08/16)1G1M series is available in 48 - TSOP1 12x20 mm, 48 - USOP1 12 x 17 mm.
1.1 Product List
PART NUMBER ORIZATION VCC RANGE PACKAGE
HY27US081G1M x8 2.7V - 3.6 Volt 48TSOP1 / 48USOP1
HY27US161G1M x16
Rev 0.2 / May. 2007 5
Preliminary
HY27US(08/16)1G1M Series
1Gbit (128Mx8bit / 64Mx16bit) NAND Flash
IO15 - IO8 Data Inputs / Outputs (x16 Only)
IO7 - IO0 Data Inputs / Outputs
CLE Command latch enable
ALE Address latch enable
CE Chip Enable
RE Read Enable
WE Write Enable
WP Write Protect
R/B Ready / Busy
Vcc Power Supply
Vss Ground
NC No Connection
Table 1: Signal Names
Figure1: Logic Diagram
9&&
966
:3
&/(
$/(
5(
:(
&( ,2a,2
,2a,2[2QO\
5%
Rev 0.2 / May. 2007 6
Preliminary
HY27US(08/16)1G1M Series
1Gbit (128Mx8bit / 64Mx16bit) NAND Flash
Figure 2. 48TSOP1 Contactions, x8 and x16 Device
1&
1&
1&
1&
1&
1&
5%
5(
&(
1&
1&
9FF
9VV
1&
1&
&/(
$/(
:(
:3
1&
1&
1&
1&
1&
1&
1&
1&
1&
,2
,2
,2
,2
1&
1&
35(
9FF
9VV
1&
1&
1&
,2
,2
,2
,2
1&
1&
1&
1&







1$1')ODVK
8623
[
1&
1&
1&
1&
1&
1&
5%
5(
&(
1&
1&
9FF
9VV
1&
1&
&/(
$/(
:(
:3
1&
1&
1&
1&
1&
9VV
,2
,2
,2
,2
,2
,2
,2
,2
1&
1&
9FF
1&
1&
1&
,2
,2
,2
,2
,2
,2
,2
,2
9VV







1$1')ODVK
7623
[
1&
1&
1&
1&
1&
1&
5%
5(
&(
1&
1&
9FF
9VV
1&
1&
&/(
$/(
:(
:3
1&
1&
1&
1&
1&
1&
1&
1&
1&
,2
,2
,2
,2
1&
1&
1&
9FF
9VV
1&
1&
1&
,2
,2
,2
,2
1&
1&
1&
1&







1$1')ODVK
7623
[
Figure 3. 48USOP1 Contactions, x8 Device
Rev 0.2 / May. 2007 7
Preliminary
HY27US(08/16)1G1M Series
1Gbit (128Mx8bit / 64Mx16bit) NAND Flash
1.2 PIN DESCRIPTION
Pin Name Description
IO0-IO7
IO8-IO15(1)
DATA INPUTS/OUTPUTS
The IO pins allow to input command, address and data and to output data during read / program
operations. The inputs are latched on the rising edge of Write Enable (WE). The I/O buffer float to
High-Z when the device is deselected or the outputs are disabled.
CLE COMMAND LATCH ENABLE
This input activates the latching of the IO inputs inside the Command Register on the Rising edge of
Wri te Enabl e (WE).
ALE ADDRESS LATCH ENABLE
This input activates the latching of the IO inputs inside the Address Register on the Rising edge of
Wri te Enabl e (WE).
CE CHIP ENABLE
This input cont r ols the sele c tion of the device. When the d evice is busy CE low does not deselect the
memory.
WE WRITE ENABLE
This input acts as clock to latch Command, Address and Data. The IO inputs are latched on the rise
edge of WE.
RE
READ ENABLE
The RE input is the serial data-out control, and when active drives the data onto the I/O bus. Data is
valid tREA after the falling edge of RE which also increments the internal column address counter by
one.
WP WRITE PROTECT
The WP pin, when Low, provides an Ha rdware protection against und esired modif y (progr am / er ase)
operations.
R/B READY BUSY
The Ready/Busy output is an Open Drain pin that signals the state of the memory.
VCC SUPPLY VOLTAGE
The VCC supplies the power for all the oper a tions (Read, Write, Erase).
VSS GROUND
NC NO CONNECTION
Table 2: Pin Description
NOTE:
1. For x16 version only
2. A 0.1uF capacitor should be connected between the Vcc Supply Voltage pin and the Vss Ground pin to decouple
the current surges from the power s upply. The PCB tr ack widths must be sufficient to carry the currents required
during program and erase operations.
Rev 0.2 / May. 2007 8
Preliminary
HY27US(08/16)1G1M Series
1Gbit (128Mx8bit / 64Mx16bit) NAND Flash
IO0 IO1 IO2 IO3 IO4 IO5 IO6 IO7
1st Cycle A0 A1 A2 A3 A4 A5 A6 A7
2nd Cycle A9 A10 A11 A12 A13 A14 A15 A16
3rd Cycle A17 A18 A19 A20 A21 A22 A23 A24
4th Cycle A25 A26 L(1) L(1) L(1) L(1) L(1) L(1)
Table 3: Address Cycle Map(x8)
NOTE:
1. L must be set to Low.
2. A8 is set to LOW or High by the 00h or 01h Command.
IO0 IO1 IO2 IO3 IO4 IO5 IO6 IO7 IO8-IO15
1st Cycle A0 A1 A2 A3 A4 A5 A6 A7 L(1)
2nd Cycle A9 A10 A11 A12 A13 A14 A15 A16 L(1)
3rd Cycle A17 A18 A19 A20 A21 A22 A23 A24 L(1)
4th Cycle A25 A26 L(1) L(1) L(1) L(1) L(1) L(1) L(1)
Table 4: Address Cycle Map(x16)
NOTE:
1. L must be set to Low.
FUNCTION 1st CYCLE 2nd CYCLE 3rd CYCLE 4th CYCLE Acceptable command
during busy
READ 1 00h/01h - -
READ 2 50h - -
READ ID 90h - -
RESET FFh - - Yes
PAGE PROGRAM 80h 10h -
COPY BACK PGM 00h 8Ah 10h
BLOCK ERASE 60h D0h -
READ STATUS REGISTER 70h - - Yes
Table 5: Command Set
Rev 0.2 / May. 2007 9
Preliminary
HY27US(08/16)1G1M Series
1Gbit (128Mx8bit / 64Mx16bit) NAND Flash
CLE ALE CE WE RE WP MODE
H L L Rising H X Read Mode Command Input
L H L Rising H X Address Input(4 cycles)
H L L Rising H H Wri te Mode Command Input
L H L Rising H H Address Input(4 cycles)
LLLRisingHHData Input
LL
L(1) H Falling X Sequential Read and Data Output
L L L H H X During Read (Busy)
XXXXXHDuring Program (Busy)
XXXXXHDuring Erase (Busy)
XXXXXLWrite Protect
XXHXX0V/VccStand By
Table 6: Mode Selection
NOTE:
1. With the CE don’t care option CE high during latency time does not stop the read operation
Rev 0.2 / May. 2007 10
Preliminary
HY27US(08/16)1G1M Series
1Gbit (128Mx8bit / 64Mx16bit) NAND Flash
2. BUS OPERATION
There are six standard bus operations that control the device. These are Command Input, Address Input, Data Input,
Data Output, Write Protect, and Standby.
Typically glitches le ss than 5 ns o n Chip Enable, Wr ite Enable and R ead Ena ble are ig nore d by the memo ry and do not
affect bus operations.
2.1 Command Input.
Command Input bus operation is used to give a command to the memory device. Command are accepted with Chip
Enable low, Command Latch Enable High, Address Latch Enable low an d Read Enable High and latched on the rising
edge of Write Enable. Moreover for commands that starts a modifying operation (write/erase) the Write Protect pin
must be high. See figure 5 and table 12 for details of the timings requirements. Command codes ar e always applied on
IO7:0, disregarding the bus configuration (X8/X16).
2.2 Address Input.
Address Input bus operation allows the insertion of the memory address. Four cycles are required to input the
addresses for the 1Gbit devices. Addresses are accepted with Chip Enable low, Address Latch Enable High, Command
Latch Enable low and Read Enable high and latched on the rising edge of Write Enable. Moreover for commands that
starts a modify operation (write/erase) the W rite Pr otect p in must be high. See figure 6 an d table 12 for details of the
timings requirements. Addresses are always applied on IO7 :0, disregarding the bus configuration (X8/X16).
In addition, addresses over the addressable space are disregarded even if the user sets them during command inser-
tion.
2.3 Data Input.
Data Input bus operation allows to feed to the device the data to be programmed. The data insertion is serially and
timed by the Write Enable cycles. Data are accepted only with Chip Enable low, Address Latch Enable low, Command
Latch Enable low, Read Enable High, and Write Protect High and latched on the rising edge of W rite Enable. See figure
7 and table 12 for details of the timings requirements.
2.4 Data Output.
Data Output bus operation allows to read data from the memory array and to check the status register content, the
lock status and the ID data. Data can be serially shifted out toggling the Read Enable pin with Chip Enable low, Write
Enable High, Address Latch Ena ble low, and Command Latch Enable low. See figures 13 to 17 and table 12 for details
of the timings requirements.
2.5 Write Protect.
Hardware Write Protection is activated when the Write Protect pin is low. In this condition modify operation do not
start and the content of the memory is not altered. Write Protect pin is not latched by Write Enable to ensure the pro-
tection even during the power up.
2.6 Standby.
In Standby mode the device is deselected, outputs are disabled and Power Consumption is reduced.
Rev 0.2 / May. 2007 11
Preliminary
HY27US(08/16)1G1M Series
1Gbit (128Mx8bit / 64Mx16bit) NAND Flash
3. DEVICE OPERATION
3.1 Page Read.
Upon initial device power up, the device def aults to Read1 mode. This operation is also initiated by writing 00h to the
command register along with followed by the four address input cycles. Once the command is latched, it does not
need to be written for the following page re ad operation.
Three types of operations are available: random read, serial page read and sequential row read.
The random read mode is enabled when the page address is changed. The 528 bytes (x8 device) or 264 word (x16
device) of data within the selected page are transferred to the data registers in less than access random read time tR
(15us). The system controller can detect the completion of th is data tr ansf er tR (15us) by an alyzing the output of R/B
pin. Once the data in a page is loaded into the registers, they may be read out in 50ns cycle time by sequentially puls-
ing RE. High to low transitions of the RE clock output the data stating from the selecte d column addr ess up to the last
column address.
After the data of last column address is clocked out, the next page is automatically selected for sequential row read.
Waiting tR again allows reading the selected page. The sequential row read operation is terminated by bringing CE
high.
The way th e Read1 and Read2 commands work is like a pointer set to either the main area or the spare area. Writing
the Read2 command user may selectively access the s pare area of byte s 512 to 527. Addresses A0 to A3 set the start-
ing address of the spare ar ea while addresses A4 to A7 are ig nored. Unless the oper ation is aborted, the page addr ess
is automatically incremented for sequential row
Read as in Read1 operation and spare sixteen bytes of each page may be sequentially read. The Read1 command
(00h/01h) is needed to move the pointer back to the main area. Figure_10 to 12 show typical sequence and timings
for each read operatio n.
Devices with automatic read of page0 at power up can be provided on request.
3.2 Page Program.
The device is progr ammed ba sically on a page ba sis, but it does allow multiple partial page pr ogr amming of a byte or
consecutive bytes up to 528 (x8 device), in a single page program cycle.
The number of consecutive partial page programming operation within the same page without an intervening erase
operation must not exceed 8; for example, 4 times for main array (X8 device:1time/512byte, X16 device:1time
256word) and 4 times for spare array (X8 device:1time/16byte ,X16 device:1time/8word).
The addressing may be done in any random order in a block. A page program cycle consists of a serial data loading
period in which up to 528 bytes (x8 device) or 264 word (x16 device) of data may be load ed into the page registe r, fol-
lowed by a non-volatile programming period where the loaded data is programmed into the appropriate cell. Serial
data loading can be started from 2nd half array by moving pointer. About the pointer operation, please refer to
Figure_22.
The data-loading sequence begins by inputting the Serial Data Input command (80h), followed by the four address
input cycles and then serial data loading. The Page Program confirm command (10h) sta rts the progr amming process.
Writing 10h alone without previously entering the serial data will not initiate the programming process. The internal
Program Erase Controller a utomatically executes the algorithms and timings necessary for pr ogram and ver ify, thereby
freeing the system controller for other tasks. Once the program process starts, the Read Status Register command
may be entered, with RE and CE low, to read the status register. The system controller can detect the completion of a
program cycle by monitoring the R/B output, or the Status bit (I/O 6) of the Status Register. Only the Read Status
command and Reset command are valid while programming is in progress. When the Page Program is complete, the
Write Status Bit (I/O 0) may be checked Figure_14
The internal write verify detects only errors for "1"s that are not successfully programmed to "0"s. The command reg-
ister remains in Read Status command mode until another valid command is written to the command register.
Rev 0.2 / May. 2007 12
Preliminary
HY27US(08/16)1G1M Series
1Gbit (128Mx8bit / 64Mx16bit) NAND Flash
3.3 Block Erase.
The Erase operation is done on a block (16K Byte) basis. It consists of an Erase Setup command (60h), a Block address
loading and an Erase Confirm Command (D0h). The Erase Confirm command (D0h) following the block addr ess loading
initiates the internal erasing process. This two-step sequence of setup followed by execution command ensures that
memory contents are not accidentally erased due to external noise conditions.
The block address loading is accomplished in four cycles depe nding on the device density. Only block addresses (A14 to
A26) are needed while A9 to A13 is ignored. At the rising edge of WE after the er ase confirm command input, the inter-
nal Program Erase Controller handles erase and erase-verify. When the erase operation is completed, the Write Status
Bit (I/O 0) may be checked. Figure_16 details the sequence.
3.4 Copy-Back Program.
The copy-back program is provided to quickly and efficiently rewrite data stored in one page within the plane to
another page within the same plane without using an external memory. Since the time-consuming sequential-reading
and its reloading cycles are removed, the system performance is improved. The benefit is especially obvious when a
portion of a block is updated and the rest of the block also need to be copied to the newly assigned free block. The
operation for performing a copy-back program is a sequential execution of page-read without burst-reading cycle and
copying-progr am with the addre ss of destination page . A normal read operation with "00h" command and the addres s
of the source page moves the whole 52 8byte data into the internal buffer. As soon as the device returns to Ready state,
Page-Copy Data-input command (8Ah) with the address cycles of destination page followed may be written. The Pro-
gram Confirm command (10h) is required to actually begin the programming operation.
Copy-Back P rogr am oper ation is allowed only within th e same memory plane. Once the Copy -Back Progr am is finished,
any additional partial page programming into the copied pages is prohibited before erase. Plane address must be the
same between source and target page
"When there is a program-failure at Copy-Back operation, error is reported by pass/fail status. But, if
Copy-Back operations are accumulated over time, bit error due to charge loss is not checked by external
error detection/correction scheme. For this reason, two bit error correction is recommended for the use
of Copy-Back operation."
Figure 15 shows the command sequence for the copy-back operation.
The Copy Back Program operation requires three steps:
- 1. The source page must be read using the Read A command (one bus write cycle to setup the command and then 3
bus cycles to input the source page address.) This operation copies all 264 Words/ 528 Bytes from the page into
the page Buffer.
- 2. When the device returns to the ready state (Ready/Busy High), the second bus write cycle of the command is
given with the 4cycles to input the target page address. A26, A25 must be the same for the Source and Target
Pages.
- 3. Then the confirm command is issued to start the P/E/R Controller.
Note:
1. Copy-Back Program operation is allowed only within the same memory plane.
2. On the same plane, It’s prohibited to operate copy-back program from an odd address page (source page) to an
even address page (target page) or from an eve n address page (source page) to an odd addr ess page (target page).
Therefore, the copy-back program is permitted just between odd address pages or even address pages.
Rev 0.2 / May. 2007 13
Preliminary
HY27US(08/16)1G1M Series
1Gbit (128Mx8bit / 64Mx16bit) NAND Flash
3.5 Read Status Register.
The device contains a Status Register which ma y be read to find out whether rea d, progra m or erase oper ation is com-
pleted, and whether the progr am or er as e oper a tion is c omplet ed successf u lly. After writ ing 70h c ommand to the com-
mand register, a read cycle outputs the content of the Status Register to the I/O pins on the falling edge of CE or RE,
whichever occurs last. This two line contro l allows the system to poll the progress of each device in multiple memory
connections even when R/B pins are common-wired. RE or CE does not need to be toggled for updated status. Refer
to table 13 for specific Status Register definitions. The command register remains in Status Read mode until further
commands are issued to it. Theref ore, if the status r egister is re ad during a random read cycle, a read command (00h
or 50h) should be given before sequential page read cycle.
3.6 Read ID.
The device contains a product identification mode, initiated by writing 90h to the command register, followed by an
address input of 00h. Two read cycles sequentially output the manufacturer code (ADh), the device code and 3rd,
4 cycle ID respectively. The command register remains in Read ID mode until further commands are issued to it. Fig-
ure 17 shows the operation sequence, while tables 15 explain the byte meaning.
3.7 Reset.
The device offers a reset feature, executed by writing FFh to the command re gis ter. When the device is in Busy state
during random read, pr ogr am or er ase mode, the res et operation will abort these operations. The contents of memory
cells being altered are no longer valid, as the data will be partially programmed or erased. The command register is
cleared to wait for the next comm and, and the Status R egister is clear ed to value E0h when WP is high. Ref er to table
14 for device status after reset operation. If the device is already in reset state a new reset command will not be
accepted by the command register. The R/B pin transitions to low for tRST after the Reset command is written. Refer
to figure 19.
Rev 0.2 / May. 2007 14
Preliminary
HY27US(08/16)1G1M Series
1Gbit (128Mx8bit / 64Mx16bit) NAND Flash
4. OTHER FEATURES
4.1 Data Protection & Power on/off Sequence
The device is designed to offer protection from any involuntary program/erase during power-transitions. An internal
voltage detector disables all functions whene v er Vcc is below about 2.0V(3.3V device). WP pin pro vides ha rd ware pro-
tection and is recommended to be kept at VIL during powe r-up and p ower-down. A reco very time of minimum 10us is
required before internal circuit gets ready for any command sequences as shown in Figure 20. The two-step command
sequence for program/erase provides additional software protection.
If the power is dropped during the ready read/write/erase operation, Power protection function may not guaranteed
the data. Power protection function is only available during the power on/off sequence.
4.2 Ready/Busy.
The device has a Ready/Busy output that provides method of indicating the completion of a page program, erase,
copy-back, cache progr am and random read completion. The R/B pin is normally high and goes to low when the device
is busy (after a reset, read, pr og ram, erase oper a tion). It returns to high when the internal controller has finished the
operation. The pin is an open-drain driver thereby allowing two or more R/B outputs to be Or-tied. Because pull-up
resistor value is related to tr(R/B) and current drain during busy (Ibusy), an appropriate value can be obtained with
the following reference chart (Fig 21). Its value can be determined by the following guidance.
4.3 Power-On Auto-Read
The device is designed to off er a utomatic reading of the first page without command and address inp ut sequence dur-
ing power-on.
An internal voltage detector enables auto-page read functions when Vcc reaches about 1.8V.
Serial access may be done after power -on without latency. Po wer-On Auto Read mode is available only on 3.3V device.
Rev 0.2 / May. 2007 15
Preliminary
HY27US(08/16)1G1M Series
1Gbit (128Mx8bit / 64Mx16bit) NAND Flash
Parameter Symbol Min Typ Max Unit
Valid Block Number NVB 8032 8192 Blocks
Table 6: Valid Blocks Number
NOTE:
1. The 1st block is guaranteed to be a valid block up to 1K cycles with ECC. (1bit/528bytes)
Symbol Parameter Value Unit
3.3V
TA
Ambient Operating Temperature (Commercial Temperature Range) 0 to 70
Ambient Operating Temperature (Extended Temperature Range) -25 to 85
Ambient Operating Temperature (Industrial Temperature Range) -40 to 85
TBIAS Temperature Under Bias -50 to 125
TSTG Storage Temperature -65 to 150
VIO(2) Input or Output Voltage -0.6 to 4.6 V
Vcc Supply Voltage -0.6 to 4.6 V
Table 7: Absolute maximum ratings
NOTE:
1. Except for the rating “Operating Temperature Range”, stresses above those listed in the Table “Absolute
Maximum Ratings” may cause permanent damage to the device. These are stress ratings only and operation of
the de vice a t these or an y oth er co nditi ons abo ve those indic ated in the Op er atin g sectio ns o f this s pecif icatio n is
not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability.
2. Minimum Voltage may undershoot to -2V during transition and for less than 20ns during transitions.
Rev 0.2 / May. 2007 16
Preliminary
HY27US(08/16)1G1M Series
1Gbit (128Mx8bit / 64Mx16bit) NAND Flash
Figure 4: Block Diagram
$''5(66
5(*,67(5
&2817(5
352*5$0
(5$6(
&21752//(5
+9*(1(5$7,21
&200$1'
,17(5)$&(
/2*,&
&200$1'
5(*,67(5
'$7$
5(*,67(5
,2
5(
%8))(56
<'(&2'(5
3$*(%8))(5
;
'
(
&
2
'
(
5
0ELW0ELW
1$1')ODVK
0(025<$55$<
:3
&(
:(
&/(
$/(
$a$
Rev 0.2 / May. 2007 17
Preliminary
HY27US(08/16)1G1M Series
1Gbit (128Mx8bit / 64Mx16bit) NAND Flash
Parameter Symbol Test Conditions 3.3Volt Unit
Min Typ Max
Operating
Current
Sequential
Read ICC1 tRC=50ns
CE=VIL,
IOUT=0mA -1020mA
Program ICC2 - - 10 20 mA
Erase ICC3 - - 10 20 mA
Stand-by Current (TTL) ICC4 CE=VIH,
WP=PRE=0V/Vcc -1mA
Stand-by Current (CMOS) ICC5 CE=Vcc-0.2,
WP=PRE=0V/Vcc -1050uA
Input Leakage Current ILI VIN=0 to Vcc (max) - - ±10 uA
Output Leakage Current ILO VOUT =0 to Vcc (max) - - ±10 uA
Input High Voltage VIH - 0.8 x Vcc - Vcc+0.3 V
Input Low Voltage VIL - -0.3 - 0.2xVcc V
Output High Voltage Level VOH IOH=-400uA 2.4 - - V
Output Low Voltage Leve VOL IOL=2.1mA - - 0.4 V
Output Low Current (R/B)IOL
(R/B)VOL=0.4V 8 10 - mA
Table 8: DC and Operating Characteristics
Parameter Value
3.3Volt
Input Pulse Levels 0.4V to 2.4V
Input Rise and Fall Times 5ns
Input and Output Timing Levels 1.5V
Output Load (2.7V - 3.3V) 1 TTL GATE and CL=50pF
Output Load (3.0V - 3.6V) 1 TTL GATE and CL=100pF
Table 9: AC Conditions
Rev 0.2 / May. 2007 18
Preliminary
HY27US(08/16)1G1M Series
1Gbit (128Mx8bit / 64Mx16bit) NAND Flash
Item Symbol Test Condition Min Max Unit
Input / Output Capacitance CI/O VIL=0V - 10 pF
Input Capacitance CIN VIN=0V - 10 pF
Table 10: Pin Capacitance (TA=25C, F=1.0MHz)
Parameter Symbol Min Typ Max Unit
Program Time tPROG - 200 500 us
Number of partial Program Cycles in the same page Main Array NOP - - 4 Cycles
Spare Array NOP - - 4 Cycles
Block Erase Time tBERS -23ms
Table 11: Program / Erase Characteristics
Rev 0.2 / May. 2007 19
Preliminary
HY27US(08/16)1G1M Series
1Gbit (128Mx8bit / 64Mx16bit) NAND Flash
Parameter Symbol 3.3Volt Unit
Min Max
CLE Setup time tCLS 0ns
CLE Hold time tCLH 10 ns
CE setup time tCS 0ns
CE hold time tCH 10 ns
WE pulse width tWP 25(1) ns
ALE setup time tALS 0ns
ALE hold time tALH 10 ns
Data setup time tDS 20 ns
Data hold time tDH 10 ns
Write Cycle time tWC 50 ns
WE High hold time tWH 15 ns
Data Transfer from Cell to register tR15 us
ALE to RE Delay tAR 10 ns
CLE to RE Delay tCLR 10 ns
Ready to RE Low tRR 20 ns
RE Pulse Width tRP 25 ns
WE High to Busy tWB 100 ns
Read C y cle Time tRC 50 ns
RE Access Time tREA 30 ns
RE High to Output High Z tRHZ 30 ns
CE High to Output High Z tCHZ 20 ns
RE or CE high to Output hold tOH 10 ns
RE High Hold Time tREH 15 ns
Output High Z to RE low tIR 0ns
CE Access Time tCEA 45 ns
WE High to RE low tWHR 60 ns
Last RE High to busy (at sequential read) tRB 100 ns
CE High to Ready (in case of interception by CE at read) tCRY 60+tr(R/B#)(4) ns
CE High Hold Time (at the last serial read)(3) tCEH 100 ns
Device Resetting Time (Read / Program / Erase) tRST 5/10/500(2) us
Write Protection time tWW(5) 100 ns
Table 12: AC Timing Characteristics
NOTE:
1. If tCS is less than 10ns tWP must be minimum 35ns, otherwise, tWP may be minimum 25ns.
2. If Reset Command (FFh ) is written at Ready state, the device goes into Busy for maximum 5us
3. To break the sequential read cycle, CE must be held for longer time than tCEH.
4. The time to Ready depends on the value of the pull-up resistor tied R/B# pin.ting time.
5. Program / Erase Enab le Opera tion : WP high to WE High.
Program / Erase Disable Operation : WP Low to WE High.
Rev 0.2 / May. 2007 20
Preliminary
HY27US(08/16)1G1M Series
1Gbit (128Mx8bit / 64Mx16bit) NAND Flash
IO Pagae
Program Block
Erase Read CODING
0 Pass / Fail Pass / Fail NA Pass: ‘0’ Fail: ‘1’
1NA NA NA -
2NA NA NA -
3NA NA NA -
4NA NA NA -
5 Ready/Busy Ready/Busy Ready/Busy Active: ‘0’ Idle: ‘1’
6 Ready/Busy Ready/Busy Ready/Busy Busy: ‘0’ Ready’: ‘1’
7 Write Protect Write Protect Write Protect Protected: ‘0’
Not Protected: ‘1’
Table 13: Status Register Coding
DEVICE IDENTIFIER CYCLE DESCRIPTION
1st Manufacturer Code
2nd Device Identifier
3rd Internal chip number, cell Type, Number of simultaneously Programmed
pages
4th Page size, Spare size, Block size, Organization
Table 14: Device Identifier Coding
Part Number Voltage Bus Width 1st cycle
(Manufacture Code) 2nd cycle
(Device Code) 3rd Cycle 4th Cycle
HY27US081G1M 3.3V x8 ADh 79h A5h 00h
HY27US161G1M 3.3V x16 ADh 74h A5h 00h
Table 15: Read ID Data Table
Rev 0.2 / May. 2007 21
Preliminary
HY27US(08/16)1G1M Series
1Gbit (128Mx8bit / 64Mx16bit) NAND Flash
W:&W:&
W:&W&6
W:3
W$/+
W$/6 W$/+ W$/+ W$/+ W$/+ W$/+ W$/+
W'6 W'6
W:+ W:+ W:+
W'6 W'6 W'+
W'+
W'+
W'+
W:3 W:3 W:3
W&/6
5RZ$GG&RO$GG 5RZ$GG 5RZ$GG
&/(
$/(
&(
,2[
:(
Figure 6: Address Latch Cycle
W&/
6
W&6
W:3
&RPPDQG
&/(
&(
:(
$/(
,2a
W'+W'6
W$/6 W$/+
W&/+
W&+
Figure 5: Command Latch Cycle
Rev 0.2 / May. 2007 22
Preliminary
HY27US(08/16)1G1M Series
1Gbit (128Mx8bit / 64Mx16bit) NAND Flash
Figure 7. Input Data Latch Cycle
W:&W$/6
W&/+
W&+
W:3
W:+
',1 ',1 ',1ILQDO
W:+
W'+ W'+ W'+
W'6 W'6 W'6
W:3 W:3
&/(
$/(
&(
,2[
:(
t
CEA
t
REA
t
RP
t
REA
t
RHZ
t
RHZ*
Dout Dout Dout
t
CHZ*
t
OH
t
OH
t
REA
t
REH
t
RC
t
RR
Notes : Transition is measured ±200mV from steady state voltage with load.
This parameter is sampled and not 100% tested.
CE
RE
R/B
I/Ox
Figure 8: Sequential Out Cycle after Read (CLE=L, WE=H, ALE=L)
Rev 0.2 / May. 2007 23
Preliminary
HY27US(08/16)1G1M Series
1Gbit (128Mx8bit / 64Mx16bit) NAND Flash
Figure 9: Status Read Cycle
Figure 10: Read1 Operation (Read One Page)
tCLS
tCLR
tCLH
tCS
tCH
tWP
tWHR
tCEA
tDS tREA
tCHZ
tRHZ
70h Status Output
tDH tIR
CE
WE
I/O
x
CLE
RE
CLE
CE
WE
ALE
RE
I/Ox
R/B
tWC
tCEH
tCHZ
tCRY
tRHZ
tRC
tR
tAR
tWB
tRP
00h or 01h Col. Add1 Row Add1 Row Add2 Row Add3 Dout N Dout N+1 Dout N+2 Dout 527
tRB
Column
Address Page(Row) Address
Busy
Rev 0.2 / May. 2007 24
Preliminary
HY27US(08/16)1G1M Series
1Gbit (128Mx8bit / 64Mx16bit) NAND Flash
&/(
&(
:(
$/(
5(
,2[
5%
KRUK &RO$GG 5RZ$GG 5RZ$GG 5RZ$GG 'RXW1 'RXW1 'RXW1
%XV\
W55
W5 W5&
W$5
W:% W&+=
&ROXPQ$GGUHVV 5RZ$GGUHVV
&/(
&(
:(
$/(
5(
,2[
5%
W5
W$5
W:%
W55
K
&RO$GG 5RZ$GG 5RZ$GG
&RO$GG 5RZ$GG
'RXW
0 'RXW
0$GGUHVV
$$9DOLG$GGUHVV
$$'RQW¶FDUH
6HOHFWHG
5RZ
 
6WDUW
$GGUHVV0
5RZ$GG
Figure 11: Read1 Operation intercepted by CE
Figure 12: Read2 Operation (Read One Page)
Rev 0.2 / May. 2007 25
Preliminary
HY27US(08/16)1G1M Series
1Gbit (128Mx8bit / 64Mx16bit) NAND Flash
Figure 13: Sequential Row Read Operation Within a Block
&/(
&(
:(
$/(
5(
,2[
5%
K
&RO$GG 5RZ$GG 5RZ$GG
'RXW
1'RXW
1 'RXW
 'RXW
'RXW
'RXW

0
12XWSXW
0
2XWSXW
%XV\ %XV\
5HDG\
5RZ$GG
Rev 0.2 / May. 2007 26
Preliminary
HY27US(08/16)1G1M Series
1Gbit (128Mx8bit / 64Mx16bit) NAND Flash
Figure 14: Page Program Operation
CLE
ALE
CE
RE
R/B
I/Ox
WE
tWC
80h Col. Add1
Serial Data
Input Command Column
Address
Row Address Read Status
Command
Program
Command
I/Oo=0 Successful Program
I/Oo=1 Error in Program
XSWR%\WH
Serial Input
Row Add1 Row Add2 Din
NDin
M10h 70h I/Oo
tWC tWC
tWB tPROG
Row Add3
Rev 0.2 / May. 2007 27
Preliminary
HY27US(08/16)1G1M Series
1Gbit (128Mx8bit / 64Mx16bit) NAND Flash
Figure 15 : Copy Back Program
&/(
$/(
&(
5(
5%
,2[
:(
W:&
W:%
W:%
W352*
W5
K
&ROXPQ$GGUHVV5RZ$GGUHVV &ROXPQ$GGUHVV
%XV\ %XV\
&RS\%DFN'DWD
,QSXW&RPPDQG
1RWHW$'/LVWKHWLPHIURPWKH:(ULVLQJHGJHRIILQDODGGUHVVF\FOHWRWKH:(ULVLQJHGJHIRILUVWGDWDF\FOH
,2 6XFFHVVIXO3URJUDP
,2 (UURULQ3URJUDP
5RZ$GGUHVV
$K
K
,2
&RO$GG 5RZ$GG 5RZ$GG5RZ$GG &RO$GG 5RZ$GG 5RZ$GG5RZ$GG
5HDG6WDWXV
&RPPDQG
K
Rev 0.2 / May. 2007 28
Preliminary
HY27US(08/16)1G1M Series
1Gbit (128Mx8bit / 64Mx16bit) NAND Flash
Figure 16: Block Erase Operation (Erase One Block)
Figure 17 : Read ID Operation
W:&
&/(
&(
:(
$/(
5(
,2[
5%
W:% W%(56
%86<
K ,2
5RZ$GG 5RZ$GG 5RZ$GG
K
$XWR%ORFN(UDVH6HWXS&RPPDQG
(UDVH&RPPDQG
5HDG6WDWXV
&RPPDQG
,2 6XFFHVVIXO(UDVH
,2 (UURULQ(UDVH
3DJH5RZ$GGUHVV
'K
K
&/(
&(
:(
$/(
5(
,2[ K
W5($
5HDG,'&RPPDQG $GGUHVVF\FOH 0DNHU&RGH 'HYLFH&RGH
$'K K $K K
W$5
&KLSQXPEHU 6L]H
Rev 0.2 / May. 2007 29
Preliminary
HY27US(08/16)1G1M Series
1Gbit (128Mx8bit / 64Mx16bit) NAND Flash
9
9FF
:(
&(
$/(
&/(
5%
35(
W5
5(
,2[
'DWD 'DWD 'DWD
'DWD2XWSXW
/DVW
'DWD
Figure 18 : Automatic Read at Power On
Figure 19 : Reset Operation
))K
W567
:(
$/(
&/(
5(
,2
5%
Rev 0.2 / May. 2007 30
Preliminary
HY27US(08/16)1G1M Series
1Gbit (128Mx8bit / 64Mx16bit) NAND Flash
Figure 20: Power On and Data Protection Timing
VTH = 2.5 Volt for 3.3 Volt Supply devices
:3
:(
9FF
XV
W
97+
Rev 0.2 / May. 2007 31
Preliminary
HY27US(08/16)1G1M Series
1Gbit (128Mx8bit / 64Mx16bit) NAND Flash
Figure 21: Ready/Busy Pin electrical specifications
5SYDOXHJXLGHQFH
5SPLQ
ZKHUH,/LVWKHVXPRIWKHLQSXWFXUUQWVRIDOOGHYLFHVWLHGWRWKH5%SLQ
5SPD[LVGHWHUPLQHGE\PD[LPXPSHUPLVVLEOHOLPLWRIWU
#9FF 97D &&
/
S)
)LJ5SYVWUWI5SYVLEXV\
9FF0D[9
2/0D[ 9
P$,/,2/,/
5S LEXV\
5SRKP
LEXV\
LEXV\>$@
WUWI>V@
WI
 



 

   
%XV\
5HDG\ 9FF
9
WUWI
9
9FF
Q P
N N N N
Q P
Q P
*1'
'HYLFH
RSHQGUDLQRXWSXW
5%
Rev 0.2 / May. 2007 32
Preliminary
HY27US(08/16)1G1M Series
1Gbit (128Mx8bit / 64Mx16bit) NAND Flash
['HYLFHV
$UHD$
K
$UHD%
K
$UHD&
K
%\WHV %\WHV %\WHV
$%&
3RLQWHU
KKK
3DJH%XIIHU
['HYLFHV
$UHD$
K
$UHD&
K
:RUGV
:RUGV
$&
3RLQWHU
KK
3DJH%XIIHU
Figure 22: Pointer operations
K K $GGUHVV
,QSXWV 'DWD,QSXW K K K $GGUHVV
,QSXWV 'DWD,QSXW K
K K $GGUHVV
,QSXWV 'DWD,QSXW K K K $GGUHVV
,QSXWV 'DWD,QSXW K
K K $GGUHVV
,QSXWV 'DWD,QSXW K K K $GGUHVV
,QSXWV 'DWD,QSXW K
$5($$
$5($%
$5($&
,2
,2
,2
$UHDV$%&FDQEHSURJUDPPHGGHSHQGLQJRQKRZPXFKGDWDLVLQSXW6XEVHTXHQWKFRPPDQGVFDQEHRPLWWHG
$UHDV%&FDQEHSURJUDPPHGGHSHQGLQJRQKRZPXFKGDWDLVLQSXW7KHKFRPPDQGPXVWEHUHLVVXHGEHIRUHHDFKSURJUDP
2QO\$UHDV&FDQEHSURJUDPPHG6XEVHTXHQWKFRPPDQGFDQEHRPLWWHG
Figure 23: Pointer Operations for porgramming
Rev 0.2 / May. 2007 33
Preliminary
HY27US(08/16)1G1M Series
1Gbit (128Mx8bit / 64Mx16bit) NAND Flash
System Interface Using CE don’t care
To simplify system interface, CE may be deasserted during data loading or sequential data-reading as shown belo w. So, i t i s pos s ibl e
to connect NAND Flash to a microprocessor. The only function that was removed from standard NAND Flash to make CE do n't care
read operation was disabling of the automatic sequential read function.
Figure 25: Read Operation with CE don’t-care.
Figure 24: Program Operation with CE don’t-care.
&(GRQ¶WFDUH
K 6WDUW$GG&\FOH 'DWD,QSXW K'DWD,QSXW
&/(
&(
:(
$/(
,2[
,IVHTXHQWLDOURZUHDGHQDEOHG
&(PXVWEHKHOGORZGXULQJW5 &(GRQ¶WFDUH
K
&/(
&(
5(
$/(
5%
:(
,2[
6WDUW$GG&\FOH 'DWD2XWSXWVHTXHQWLDO
W5
Rev 0.2 / May. 2007 34
Preliminary
HY27US(08/16)1G1M Series
1Gbit (128Mx8bit / 64Mx16bit) NAND Flash
Bad Block Management
Devices wit h Bad Blocks ha ve the same qualit y level and the s ame AC and DC characteristics as devices where all the blocks are valid.
A Bad Block does not affect the performance of valid blocks because it is isol ated from the bit line and common source line by a
select transistor. The devices are supplied wit h all the locations inside valid blocks erased(FFh/FFFFh).
The Bad Block Inform ation is written prior to shipping. Any bl ock where the 6th Byte/ 1st Word in the spare area of the 1st or 2nd
page (if the 1st page is Bad) does not contain FFh/FFFFh is a Bad Block. The Bad Bloc k Informati on must be read before any erase is
attempted as the Bad Block Information may be erased. For the system to be able to recognize the Bad Blocks based on the original
information it is recommended to create a Bad Block table following the flowchart shown in Figure 26. The 1st block, which is p laced
on 00h block address is guaranteed to be a val id block.
Block Replacement
Over the lifetime of the device additional Bad Blocks may develop. In this case the block has to be repl aced by copy ing the d at a to a
valid block. These additional Bad Blocks can be identified as attempts to program or erase them will give errors in the Status Regis-
ter.
As the failure of a page program operation does not affect the data in other pages in the same block, the block can be replaced by
re-programmin g t h e current data and copying the rest of the repl a ced block to an available valid block.
The Copy Back Program command can be used to copy the data to a valid block.
See the “Copy Back Program” section for more details.
Refer to Table 16 for the recommended procedure to follow if an error occurs during an operation.
Operation Recommended Procedure
Erase Block Replacement
Program Block Replacement or ECC (with 4bit/528byte)
Read ECC (with 4bit/528byte)
Table 16: Block Failure
Figure 26: Bad Block Management Flowchart
<HV
<HV
1R
1R
67$57
%ORFN$GGUHVV
%ORFN
'DWD
))K))))K"
/DVW
EORFN"
(1'
,QFUHPHQW
%ORFN$GGUHVV
8SGDWH
%DG%ORFNWDEOH
Rev 0.2 / May. 2007 35
Preliminary
HY27US(08/16)1G1M Series
1Gbit (128Mx8bit / 64Mx16bit) NAND Flash
Write Protect Operation
The Erase and Program Operations are automatically reset when WP goes Low (tWW = 100ns, min). The operations
are enabled and disabled as follows (Figure 27~30)
Figure 27: Enable Programming
::
W
K K
:(
,2[
:3
5%
Figure 28: Disable Programming
K K
W::
:(
,2[
:3
5%
Rev 0.2 / May. 2007 36
Preliminary
HY27US(08/16)1G1M Series
1Gbit (128Mx8bit / 64Mx16bit) NAND Flash
K
W
'K
::
:(
,2[
:3
5%
K
W::
'K
:(
,2[
:3
5%
Figure 29: Enable Erasing
Figure 30: Disable Erasing
Rev 0.2 / May. 2007 37
Preliminary
HY27US(08/16)1G1M Series
1Gbit (128Mx8bit / 64Mx16bit) NAND Flash
Table 17: 48pin-TSOP1, 12 x 20mm, Package Mechanical Data
Symbol millimeters
Min Typ Max
A1.200
A1 0.050 0.150
A2 0.980 1.030
B 0.170 0.250
C 0.100 0.200
CP 0.100
D 11.910 12.000 12.120
E 19.900 20.000 20.100
E1 18.300 18.400 18.500
e 0.500
L 0.500 0.680
alpha 0 5
Figure 31: 48pin-TSOP1, 12 x 20mm, Package Outline



'
$
',(
$
H
%
/
Į
(
(
&
&3
$
Rev 0.2 / May. 2007 38
Preliminary
HY27US(08/16)1G1M Series
1Gbit (128Mx8bit / 64Mx16bit) NAND Flash
Figure 32. 48pin-USOP1, 12 x 17mm, Package Outline
Table 18: 48pin-USOP1, 12 x 17mm, Package Mechanical Data
$
$
$
&
'
(
&
H%
$QJOH DOSKD
'
Į
&3
Symbol millimeters
Min Typ Max
A0.650
A1 0 0.050 0.080
A2 0.470 0.520 0.570
B 0.130 0.160 0.230
C 0.065 0.100 0.175
C10.450 0.650 0.750
CP 0.100
D 16.900 17.000 17.100
D1 11.910 12.000 12.120
E 15.300 15.400 15.500
e 0.500
alpha 0 8
Rev 0.2 / May. 2007 39
Preliminary
HY27US(08/16)1G1M Series
1Gbit (128Mx8bit / 64Mx16bit) NAND Flash
MARKING INFORMATION - TSOP1/USOP
Packag M arking Exam ple
TSOP1
/
USOP
K O R
H Y 2 7 x S x x 1 G x M
x x x x Y W W x x
- hynix
- K O R
- H Y27xSxx1G xM xxxx
HY : Hynix
2 7 : NAND Flash
x : Pow er Supply
S: Classification
x x : B it O r ga n iza tion
1G: Density
x: Mode
M: Version
x : Package Type
x : Package M aterial
x : O perating Tem perature
x : Bad Block
- Y : Year (ex: 5= year 2005, 06= year 2006)
- w w: W ork W eek (ex: 12= w ork week 12 )
- xx : Proce ss Co de
Note
- C ap ita l Le tter
- Sma ll Lette r
: H yn ix S ymb ol
: Or ig in C o u n try
: U (2.7V~ 3.6V)
: S in g le L e v e l C e ll+Do u b le D ie +S ma ll B lo c k
: 08(x8), 16(x16)
: 1G bit
: 1(1nCE & 1R/nB; Sequential Row R ead Enable)
2(1nCE & 1R/nB; Sequential Ro w R ead D isable)
: 1 st G e ne ra tio n
: T(48-TSO P1), S(48-U SOP)
: Blank(Norm al), P(Lead Free)
: C (0~70), E (-25 ~85)
M(-30~85), I(-40 ~85)
: B(Included Bad Block), S(1~5 Bad Block),
P(All G ood Block)
: Fixe d Item
: N o n-fix ed Item
: Part N u m b er