ADMP521 Ultra-Low Noise Microphone with Bottom Port and PDM Digital Output APPLICATIONS GENERAL DESCRIPTION The ADMP521* is a high performance, ultralow noise, low power, digital output, bottom-ported omnidirectional MEMS microphone. The ADMP521 consists of a MEMS microphone element and an impedance converter amplifier followed by a fourth-order sigma-delta (-) modulator. The digital interface allows for the pulse density modulated (PDM) output of two microphones to be time-multiplexed on a single data line using a single clock. The ADMP521 is function and pin compatible with the ADMP421 microphone, providing an easy upgrade path. The ADMP521 has a very high signal-to-noise ratio (SNR) and common sensitivity of -26 dBFS, making it an excellent choice for far field applications. The ADMP521 has an extended wide-band frequency response resulting in natural sound with high intelligibility. Low current consumption and a sleep mode with less than 1 A current consumption enables long battery life for portable applications. The ADMP521 complies with the TIA-920 Tele-communications Telephone Terminal Equipment Transmission Requirements for Wideband Digital Wireline Telephones standard. The ADMP521 is available in a thin 4 mm x 3 mm x 1 mm surface-mount package. It is reflow solder compatible with no sensitivity degradation. The ADMP521 is halide free. * * * * * * * * Smartphones and Feature Phones Microphone Arrays Tablet Computers Teleconferencing Systems Digital Still and Video Cameras Bluetooth Headsets Notebook PCs Security and Surveillance FEATURES * * * * * * * * * * * * * Small, Thin 4 x 3 x 1 mm Surface-Mount Package Omnidirectional Response Very High SNR of 65 dBA Sensitivity of -26 dBFS Wide Frequency Response from 100 Hz to 16 kHz Low Current Consumption of 900 A Sleep Mode for Extended Battery Life, <1 A 120 dB Maximum SPL High PSR of -80 dBFS Fourth-Order - Modulator Digital PDM Output Sn/Pb and Pb-Free Solder Processes RoHS/WEEE Compliant *Protected by U.S. Patents 7,449,356; 7,825,484; 7,885,423; and 7,961,897. Other patents are pending. FUNCTIONAL BLOCK DIAGRAM ORDERING INFORMATION PDM MODULATOR PACKAGE CE-5-1 CE-5-1 -- -- - 7" Tape and Reel CLK DATA CHANNEL SELECT SELECT VDD GND POWER MANAGEMENT TEMP RANGE -40C to +85C* -40C to +85C -- -- * - 13" Tape and Reel ADMP521 ADC PART ADMP521ACEZ-RL ADMP521ACEZ-RL7 EVAL-ADMP521Z EVAL-ADMP521Z-FLEX InvenSense reserves the right to change the detail specifications as may be required to permit improvements in the design of its products. BOTTOM InvenSense Inc. 1745 Technology Drive, San Jose, CA 95110 U.S.A +1(408) 988-7339 www.invensense.com TOP Document Number: DS-ADMP521-00 Revision: 1.0. Release Date: Preliminary 11/25/2013 ADMP521 TABLE OF CONTENTS General Description ............................................................................................................................................. 1 Applications ......................................................................................................................................................... 1 Features ............................................................................................................................................................... 1 Functional Block Diagram .................................................................................................................................... 1 Ordering Information ........................................................................................................................................... 1 Table of Contents ............................................................................................................................................................ 2 Specifications .................................................................................................................................................................. 4 Table 1. Electrical Characteristics ........................................................................................................................ 4 Table 2. Timing Characteristics ............................................................................................................................ 5 Timing Diagram .................................................................................................................................................... 5 Absolute Maximum Ratings ............................................................................................................................................ 6 Table 3. Absolute Maximum Ratings ................................................................................................................... 6 ESD Caution.......................................................................................................................................................... 6 Soldering Profile................................................................................................................................................... 7 Table 4. Recommended Soldering Profile ............................................................................................................ 7 Pin Configurations And Function Descriptions ............................................................................................................... 8 Table 5. Pin Function Descriptions....................................................................................................................... 8 Typical Performance Characteristics............................................................................................................................... 9 Theory Of Operation ..................................................................................................................................................... 10 PDM Data Format .............................................................................................................................................. 10 Table 6. ADMP521 Channel Setting ................................................................................................................... 10 PDM Microphone Sensitivity ............................................................................................................................. 11 Connecting PDM Microphones .......................................................................................................................... 12 Sleep Mode ........................................................................................................................................................ 14 Start-Up Time ..................................................................................................................................................... 14 Supporting Documents ................................................................................................................................................. 15 Evaluation Board User Guide ............................................................................................................................. 15 Circuit Note ........................................................................................................................................................ 15 Application Notes .............................................................................................................................................. 15 PCB Design And Land Pattern Layout ........................................................................................................................... 16 Alternative PCB Land Patterns ........................................................................................................................... 17 PCB Material And Thickness .............................................................................................................................. 17 Handling Instructions .................................................................................................................................................... 18 Pick And Place Equipment ................................................................................................................................. 18 Reflow Solder ..................................................................................................................................................... 18 Board Wash........................................................................................................................................................ 18 Document Number: DS-ADMP521-00 Revision: 1.0. Page 2 of 20 ADMP521 Outline Dimensions ....................................................................................................................................................... 19 Ordering Guide .................................................................................................................................................. 19 Revision History ................................................................................................................................................. 19 Compliance Declaration Disclaimer: ..................................................................................................................... 20 Environmental Declaration Disclaimer: ................................................................................................................ 20 Document Number: DS-ADMP521-00 Revision: 1.0. Page 3 of 20 ADMP521 SPECIFICATIONS TABLE 1. ELECTRICAL CHARACTERISTICS (TA = -40 to 85C, VDD = 1.8 to 3.3 V, CLK = 2.4 MHz, CLOAD = 30 pF, unless otherwise noted. All minimum and maximum specifications are guaranteed across temperature, voltage, and clock frequency specified in Table 1, unless otherwise noted. Typical specifications are not guaranteed.) PARAMETER PERFORMANCE Directionality Sensitivity Signal-to-Noise Ratio (SNR) Equivalent Input Noise (EIN) Dynamic Range Frequency Response Total Harmonic Distortion (THD) Power-Supply Rejection (PSR) Maximum Acoustic Input POWER SUPPLY Supply Voltage (VDD) Supply Current (IS) CONDITIONS 1 kHz, 94 dB SPL 20 Hz to 20 kHz, A-weighted 20 Hz to 20 kHz, A-weighted Derived from EIN and maximum acoustic input Low frequency -3 dB point High frequency -3 dB point 105 dB SPL 217 Hz, 100 mVp-p square wave superimposed on VDD = 1.8 V Peak MIN -29 TYP Omni -26 65 29 100 16 Hz kHz % -80 dBFS 120 dB SPL 0.9 1.0 0.65 x VDD Output Voltage Low (VOH) Output DC Offset Latency Noise Floor ILOAD = 0.5 mA Percent of full scale 20 Hz to 20 kHz, A-weighted 0.7 x VDD 3.63 V 1.0 mA 0.5 A 1.2 mA 0.8 A NOTES 1 2 3 3 V 0.35 x VDD Input Voltage Low (VIL) ILOAD = 0.5 mA dBFS dBA dBA SPL dB 2.5 Normal Mode VDD = 1.8 V Sleep Mode Normal Mode VDD = 3.3 V Sleep Mode DIGITAL INPUT/OUTPUT CHARACTERISTICS Output Voltage High (VOH) -23 UNITS 91 1.62 Input Voltage High (VIH) MAX V VDD 0 5 <30 -91 V 0.3 x VDD V % s dBFS Note 1: Relative to the RMS level of sine wave with positive amplitude equal to 100% logical 1s density and negative amplitude equal to 0% logical 1s density. Note 2: See Figure 4 and Figure 5. Note 3: The microphone enters sleep mode when the clock frequency is less than 1 kHz. Document Number: DS-ADMP521-00 Revision: 1.0. Page 4 of 20 ADMP521 TABLE 2. TIMING CHARACTERISTICS TA = -40 to 85C, VDD = 1.8 to 3.3 V, CLK = 2.4 MHz, CLOAD = 30 pF, unless otherwise noted. All minimum and maximum specifications are guaranteed. Typical specifications are not guaranteed. PARAMETER CONDITIONS MIN TYP MAX UNITS NOTES SLEEP MODE Sleep Time Time from CLK falling (fCLK < 1 kHz) 1 ms 1 Wake-Up Time Time from CLK rising (fCLK > 1 kHz), power on 10 ms 1 INPUT tCLKIN Input clock period 326 Clock Frequency (CLK) 1.25 Clock Duty Cycle 2.4 800 ns 3.072 1 60 MHz % 40 tRISE CLK rise time (10% to 90% level) 25 ns 2 tFALL CLK fall time (90% to 10% level) 25 ns 2 OUTPUT t1OUTEN DATA1 (right) driven after falling clock edge 40 t1OUTDIS DATA1 (right) disabled after rising clock edge 5 t2OUTEN DATA2 (left) driven after rising clock edge 40 t2OUTDIS DATA2 (left) disabled after falling clock edge 5 ns 30 ns ns 30 ns Note 1: The microphone operates at any clock frequency between 1.25 MHz and 3.072 MHz. Some specifications may not be guaranteed at frequencies other than 2.4 MHz. Note 2: Guaranteed by design. TIMING DIAGRAM tCLKIN CLK tFALL tRISE t1OUTEN t1OUTDIS DATA1 t2OUTDIS DATA2 t2OUTEN Figure 1. Pulse Density Modulated Output Timing Document Number: DS-ADMP521-00 Revision: 1.0. Page 5 of 20 ADMP521 ABSOLUTE MAXIMUM RATINGS Stress above those listed as Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to the absolute maximum ratings conditions for extended periods may affect device reliability. TABLE 3. ABSOLUTE MAXIMUM RATINGS PARAMETER Supply Voltage (VDD) Digital Pin Input Voltage Sound Pressure Level Mechanical Shock Vibration Temperature Range Biased Storage RATING -0.3 V to +3.63 V -0.3 V to VDD + 0.3 V or 3.63 V, whichever is less 160 dB 10,000 g Per MIL-STD-883 Method 2007, Test Condition B -40C to +85C -55C to +150C ESD CAUTION ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore proper ESD precautions should be taken to avoid performance degradation or loss of functionality. Document Number: DS-ADMP521-00 Revision: 1.0. Page 6 of 20 ADMP521 SOLDERING PROFILE CRITICAL ZONE TL TO TP tP TP TEMPERATURE RAMP-UP TL tL TSMAX TSMIN tS RAMP-DOWN PREHEAT t25C TO PEAK TEMPERATURE TIME Figure 2. Recommended Soldering Profile Limits TABLE 4. RECOMMENDED SOLDERING PROFILE PROFILE FEATURE Average Ramp Rate (TL to TP) Sn63/Pb37 1.25C/sec max Pb-Free 1.25C/sec max 100C 100C 150C 200C 60 sec to 75 sec 1.25C/sec 60 sec to 75 sec 1.25C/sec 45 sec to 75 sec 183C ~50 sec 217C 215C +3C/-3C 260C +0C/-5C Time Within +5C of Actual Peak Temperature (tP) 20 sec to 30 sec 20 sec to 30 sec Ramp-Down Rate 3C/sec max 3C/sec max Time +25C (t25C) to Peak Temperature 5 min max 5 min max Minimum Temperature (TSMIN) Minimum Temperature Preheat (TSMIN) Time (TSMIN to TSMAX), tS Ramp-Up Rate (TSMAX to TL) Time Maintained Above Liquidous (tL) Liquidous Temperature (TL) Peak Temperature (TP) Document Number: DS-ADMP521-00 Revision: 1.0. Page 7 of 20 ADMP521 PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS DATA VDD 5 1 CLK 4 2 L/R SELECT 3 GND Figure 3. Pin Configuration TABLE 5. PIN FUNCTION DESCRIPTIONS PIN NAME FUNCTION 1 CLK Clock Input to Microphone 2 L/R SELECT Left Channel or Right Channel Select: DATA 1 (right): L/R SELECT tied to GND DATA 2 (left): L/R SELECT tied to VDD 3 GND Ground 4 VDD Power Supply. For best performance and to avoid potential parasitic artifacts, place a 0.1 F (100 nF) ceramic type X7R capacitor between Pin 4 (VDD) and ground. Place the capacitor as close to Pin 4 as possible. 5 DATA Digital Output Signal (DATA1 or DATA2) Document Number: DS-ADMP521-00 Revision: 1.0. Page 8 of 20 ADMP521 TYPICAL PERFORMANCE CHARACTERISTICS 15 10 NORMALIZED AMPLITUDE (dB) NORMALIZED AMPLITUDE (dB) 8 10 5 0 -5 -10 6 4 2 0 -2 -4 -6 -8 -15 -10 10 100 1k 10k 10 100 FREQUENCY (Hz) 1k 10k FREQUENCY (Hz) Figure 4. Frequency Response Mask Figure 5. Typical Frequency Response (Measured) 0 10 -10 -20 THD + N (%) PSR (dBFS) -30 -40 -50 1 -60 -70 -80 -90 100 1k 0.1 95 10k 105 110 INPUT LEVEL (dB SPL) FREQUENCY (Hz) Figure 7. THD+N vs. Input SPL Figure 6. Power-Supply Rejection (PSR) vs. Frequency Document Number: DS-ADMP521-00 Revision: 1.0. 100 Page 9 of 20 115 120 ADMP521 THEORY OF OPERATION PDM DATA FORMAT The output from the DATA pin of the ADMP521 is in PDM format. This data is the 1-bit output of a fourth-order - modulator. The data is encoded so that the left channel is clocked on the falling edge of CLK and the right channel is clocked on the rising edge of CLK. After driving the DATA signal high or low in the appropriate half frame of the CLK signal, the DATA driver of the microphone is tristated. In this way, two microphones--one set to the left channel and the other to the right channel--can drive a single DATA line. Figure 1 shows a timing diagram of the PDM data format; the DATA1 and DATA2 lines shown in Figure 1 are two halves of the single physical DATA signal. Figure 8 shows a diagram of the two stereo channels sharing a common DATA line. CLK DATA2 (L) DATA DATA1 (R) DATA2 (L) DATA1 (R) Figure 8. Stereo PDM Format If only one microphone is connected to the DATA signal, the output is clocked on a single edge only (See Figure 9.) CLK DATA DATA1 (R) DATA1 (R) DATA1 (R) Figure 9. Mono PDM Format For example, a left channel microphone is never clocked on the rising edge of CLK. In a single microphone application, each bit of the DATA signal is typically held for the full CLK period until the next transition of the CLK signal because the leakage of the DATA line is not sufficient to discharge the line while the driver is tristated. The channel assignments are determined by the logic level on the L/R SELECT pin (see Table 6.) TABLE 6. ADMP521 CHANNEL SETTING L/R SELECT Pin Setting Low (tie to GND) High (tie to VDD) Document Number: DS-ADMP521-00 Revision: 1.0. Channel Right (DATA1) Left (DATA2) Page 10 of 20 ADMP521 For PDM data, the density of the pulses indicates the signal amplitude. A high density of high pulses indicates a signal near positive full scale, and a high density of low pulses indicates a signal near negative full scale. A perfect zero (DC) audio signal is indicated by an alternating pattern of high and low pulses. The output PDM data signal has a small DC offset of approximately 5% of full scale. A high-pass filter in the codec that is connected to the digital microphone typically removes this DC signal and does not affect the performance of the microphone. PDM MICROPHONE SENSITIVITY The sensitivity of a PDM output microphone is specified in units of dBFS (decibels relative to a full-scale digital output). A 0 dBFS sine wave is defined as a signal whose peak just touches the full-scale code of the digital word (see Figure 10). This measurement convention means that signals with a different crest factor may have an RMS level higher than 0dBFS. For example, a full-scale square wave has an RMS level of 3dBFS. 1.0 0.8 DIGITAL AMPLITUDE (D) 0.6 0.4 0.2 0 -0.2 -0.4 -0.6 -0.8 -1.0 0 0.1 0.2 0.3 0.4 0.5 0.6 0.7 0.8 0.9 1.0 TIME (ms) Figure 10. 1 kHz, 0 dBFS Sine Wave The definition of a 0 dBFS signal must be understood when measuring the sensitivity of the ADMP521. An acoustic input signal of a 1 kHz sine wave at 94 dB SPL applied to the ADMP521 results in an output signal with a -26 dBFS level. This means that the output digital word peaks at -26 dB below the digital full-scale level. A common misunderstanding is that the output has an RMS level of -29 dBFS; however, this is not the case because of the definition of a 0 dBFS sine wave. There is no commonly accepted unit of measurement to express the instantaneous level of a digital signal output from the microphone, as opposed to the RMS level of the signal. Some measurement systems express the instantaneous level of an individual sample in units of D, where 1.0 D is digital full scale (see Figure 10). In this case, a -26 dBFS sine wave has peaks at 0.05 D. For more information about digital microphone sensitivity, see the AN-1112 Application Note, Microphone Specifications Explained. Document Number: DS-ADMP521-00 Revision: 1.0. Page 11 of 20 ADMP521 CONNECTING PDM MICROPHONES A PDM output microphone is typically connected to a codec with a dedicated PDM input. This codec separately decodes the left and right channels and filters the high sample rate modulated data back to the audio frequency band. The codec also generates the clock for the PDM microphones or is synchronous with the source that generates the clock. Figure 11 and Figure 12 show mono and stereo connections between the ADMP521 and a codec. The mono connection shows an ADMP521 set to output data on the right channel. To output data on the left channel, tie the L/R SELECT pin to VDD instead of GND. 1.8V TO 3.3V 0.1F CODEC VDD ADMP521 L/R SELECT CLK CLOCK OUTPUT DATA DATA INPUT GND Figure 11. Mono PDM Microphone (Right Channel) Connection to Codec Document Number: DS-ADMP521-00 Revision: 1.0. Page 12 of 20 ADMP521 1.8V TO 3.3V 0.1F CODEC VDD CLK ADMP521 CLOCK OUTPUT DATA INPUT DATA L/R SELECT GND 1.8V TO 3.3V 0.1F VDD ADMP521 L/R SELECT CLK DATA GND Figure 12. Stereo PDM Microphone Connection to Codec Decouple the VDD pin of the ADMP521 to GND with a 0.1 F capacitor. Place this capacitor as close to VDD as the printed circuit board (PCB) layout allows. Do not use a pull-up or pull-down resistor on the PDM data signal line because the resistor can pull the signal to an incorrect state during the period that the signal line is tristated. Document Number: DS-ADMP521-00 Revision: 1.0. Page 13 of 20 ADMP521 The DATA signal does not need to be buffered in normal use when the ADMP521 microphones are placed close to the codec on the PCB. If the ADMP521 must drive the DATA signal over a long cable (>15 cm) or other large capacitive load, a digital buffer may be needed. Use a signal buffer on the DATA line only when one microphone is in use or after the point where two microphones are connected (see Figure 13.) ADMP521 CODEC CLOCK OUTPUT CLK DATA INPUT DATA ADMP521 CLK DATA Figure 13. Buffered Connection Between Stereo ADMP521 Devices and a Codec The DATA output of each microphone in a stereo configuration cannot be individually buffered because the two buffer outputs cannot drive a single signal line. If a buffer is used, take care to select a buffer with low propagation delay so that the timing of the data connected to the codec is not corrupted. When long wires are used to connect the codec to the ADMP521, a 100 source termination resistor can be used on the clock output of the codec instead of a buffer to minimize signal over-shoot or ringing. Depending on the drive capability of the codec clock output, a buffer may still be needed, as shown in Figure 13. SLEEP MODE The microphone enters sleep mode when the clock frequency falls below 1 kHz. In sleep mode, the microphone data output is in a high impedance state. The current consumption of the ADMP521 in sleep mode is less than 1 A at VDD = 1.8 V. The ADMP521 enters sleep mode within 1 ms of the clock frequency falling below 1 kHz. The microphone wakes up from sleep mode 32,768 cycles after the clock becomes active. For a 2.4 MHz clock, the microphone begins to output data in 13.7 ms. The wake-up time, as specified in Table 2, indicates the time from when the clock is enabled to when the ADMP521 is consuming its specified current. START-UP TIME The start-up time of the ADMP521 from when the clock is active is the same as the wake-up time from sleep mode. The microphone starts up 32,768 cycles after the clock is active. Document Number: DS-ADMP521-00 Revision: 1.0. Page 14 of 20 ADMP521 SUPPORTING DOCUMENTS For additional information, see the following documents. EVALUATION BOARD USER GUIDE UG-326, PDM Digital Output MEMS Microphone Evaluation Board UG-335, EVAL-ADMP521Z Bottom Port Digital Output MEMS Microphone Evaluation Board CIRCUIT NOTE CN-0078, High Performance Digital MEMS Microphone Simple Interface to a SigmaDSP Audio Codec APPLICATION NOTES AN-1003, Recommendations for Mounting and Connecting the Invensense, Inc., Bottom-Ported MEMS Microphones AN-1068, Reflow Soldering of the MEMS Microphone AN-1112, Microphone Specifications Explained AN-1124, Recommendations for Sealing Invensense, Inc., Bottom-Port MEMS Microphones from Dust and Liquid Ingress AN-1140, Microphone Array Beamforming Document Number: DS-ADMP521-00 Revision: 1.0. Page 15 of 20 ADMP521 PCB DESIGN AND LAND PATTERN LAYOUT Lay out the PCB land pattern for the ADMP521 at a 1:1 ratio to the solder pads on the microphone package (see Figure 14.) Take care to avoid applying solder paste to the sound hole in the PCB. Figure 15 shows a suggested solder paste stencil pattern layout. The response of the ADMP521 is not affected by the PCB hole size, as long as the hole is not smaller than the sound port of the microphone (0.25 mm, or 0.010 inch, in diameter). A 0.5 mm to 1 mm (0.020 inch to 0.040 inch) diameter for the hole is recommended. Align the hole in the microphone package with the hole in the PCB. The exact degree of the alignment does not affect the performance of the microphone as long as the holes are not partially or completely blocked. 3.80 o1.70 CENTER LINE (0.30) 0.40 x 0.60 (4x) 0.35 (1.000) 0.90 (0.30) 2.80 o1.10 (0.30) 0.70 (0.30) (0.550) 2x R0.10 2.05 0.35 Dimensions shown in millimeters Figure 14. Suggested PCB Land Pattern Layout 2.45 1.498 x 0.248 0.9 0.248 x 0.948 (2x) 0.398 x 0.298 (4x) 1.849 0.35 1.45 CENTER LINE 0.7 1.000 1.525 1.849 0.248 x 1.148 (2x) 0.375 24 1.17 24 0.248 x 0.498 (2x) 1.498 0.205 WIDE 0.362 CUT (3x) Dimensions shown in millimeters Figure 15. Suggested Solder Paste Stencil Pattern Layout Document Number: DS-ADMP521-00 Revision: 1.0. Page 16 of 20 ADMP521 ALTERNATIVE PCB LAND PATTERNS The standard PCB land pattern of the ADMP521 has a solid rectangle around the edge of the footprint (see Figure 14). In some board designs, this rectangle can make routing the microphone signals more difficult. The rectangle is used to improve the RF immunity performance of the ADMP521; however, it is not necessary to have the full rectangle connected for electrical functionality. If a design can tolerate reduced RF immunity, this rectangle can either be broken or removed completely from the PCB footprint. Figure 16 shows an example PCB land pattern with no enclosing rectangle around the edge of the part. Figure 16. Example PCB Land Pattern with No Enclosing Rectangle Figure 17 shows an example PCB land pattern with the rectangle broken on two sides so that the inner pads can be more easily routed on the PCB. Figure 17. Example PCB Land Pattern with Broken Enclosing Rectangle Note that in both of these patterns, the solid ring around the sound port is still present; this ring is needed to ground the microphone and for acoustic performance. The pad on the package connected to this ring is ground and still needs a solid electrical connection to the PCB ground. If a land pattern similar to Figure 16 or Figure 17 is used on a PCB, make sure that the unconnected rectangle on the bottom of the ADMP521 is not placed directly over any exposed copper. The ring on the microphone is still at ground, and any PCB traces routed beneath it must be properly masked to avoid short circuits. PCB MATERIAL AND THICKNESS The performance of the ADMP521 is not affected by PCB thickness. The ADMP521 can be mounted on either a rigid or flexible PCB. A flexible PCB with the microphone can be attached directly to the device housing with an adhesive layer. This mounting method offers a reliable seal around the sound port while providing the shortest acoustic path for good sound quality. Document Number: DS-ADMP521-00 Revision: 1.0. Page 17 of 20 ADMP521 HANDLING INSTRUCTIONS PICK AND PLACE EQUIPMENT The MEMS microphone can be handled using standard pick-and-place and chip shooting equipment. Take care to avoid damage to the MEMS microphone structure as follows: * Use a standard pickup tool to handle the microphone. Because the microphone hole is on the bottom of the package, the pickup tool can make contact with any part of the lid surface. * Do not pick up the microphone with a vacuum tool that makes contact with the bottom side of the microphone. Do not pull air out of or blow air into the microphone port. * Do not use excessive force to place the microphone on the PCB. REFLOW SOLDER For best results, the soldering profile must be in accordance with the recommendations of the manufacturer of the solder paste used to attach the MEMS microphone to the PCB. It is recommended that the solder reflow profile not exceed the limit conditions specified in Figure 2 and Table 4. BOARD WASH When washing the PCB, ensure that water does not make contact with the microphone port. Do not use blow-off procedures or ultrasonic cleaning. Document Number: DS-ADMP521-00 Revision: 1.0. Page 18 of 20 ADMP521 OUTLINE DIMENSIONS 4.10 4.00 3.90 0.95 REF 2.05 1.70 DIA. REFERENCE CORNER 3.54 REF 0.70 0.40 x 0.60 (Pins 1, 2, 4, 5) PIN 1 0.30 REF 0.90 2.48 REF 3 1 2 5 4 0.30 REF 3.10 3.00 2.90 R 0.10 (2 x) 2.80 1.05 REF TOP VIEW 0.35 0.35 1.10 1.00 0.90 0.30 REF 0.30 REF 0.72 REF 3.80 BOTTOM VIEW SIDE VIEW 0.24 REF Figure 18. 5-Terminal Chip Array Small Outline No Lead Cavity [LGA_CAV] 4 mm x 3 mm x 1 mm Body (CE-5-1) Dimensions shown in millimeters ORDERING GUIDE PART TEMP RANGE PACKAGE ADMP521ACEZ-RL -40C to +85C 5-Terminal LGA_CAV* PACKAGE OPTION CE-5-1 ADMP521ACEZ-RL7 -40C to +85C 5-Terminal LGA_CAV CE-5-1 1,000 -- -- Flexible Evaluation Board Evaluation Board -- -- -- -- EVAL-ADMP521Z-FLEX EVAL-ADMP521Z * - 13" Tape and Reel - 7" Tape and Reel REVISION HISTORY REVISION DATE REVISION DESCRIPTION 11/25/2013 1.0 Initial Release Document Number: DS-ADMP521-00 Revision: 1.0. 1.10 DIA. 1.50 0.25 DIA. (THRU HOLE) Page 19 of 20 QUANTITY 5,000 ADMP521 Compliance Declaration Disclaimer: InvenSense believes this compliance information to be correct but cannot guarantee accuracy or completeness. Conformity documents for the above component constitutes are on file. InvenSense subcontracts manufacturing and the information contained herein is based on data received from vendors and suppliers, which has not been validated by InvenSense Environmental Declaration Disclaimer: InvenSense believes this environmental information to be correct but cannot guarantee accuracy or completeness. Conformity documents for the above component constitutes are on file. InvenSense subcontracts manufacturing and the information contained herein is based on data received from vendors and suppliers, which has not been validated by InvenSense This information furnished by InvenSense is believed to be accurate and reliable. However, no responsibility is assumed by InvenSense for its use, or for any infringements of patents or other rights of third parties that may result from its use. Specifications are subject to change without notice. InvenSense reserves the right to make changes to this product, including its circuits and software, in order to improve its design and/or performance, without prior notice. InvenSense makes no warranties, neither expressed nor implied, regarding the information and specifications contained in this document. InvenSense assumes no responsibility for any claims or damages arising from information contained in this document, or from the use of products and services detailed therein. This includes, but is not limited to, claims or damages based on the infringement of patents, copyrights, mask work and/or other intellectual property rights. Certain intellectual property owned by InvenSense and described in this document is patent protected. No license is granted by implication or otherwise under any patent or patent rights of InvenSense. This publication supersedes and replaces all information previously supplied. Trademarks that are registered trademarks are the property of their respective companies. InvenSense sensors should not be used or sold in the development, storage, production or utilization of any conventional or mass-destructive weapons or for any other weapons or life threatening applications, as well as in any other life critical applications such as medical equipment, transportation, aerospace and nuclear instruments, undersea equipment, power plant equipment, disaster prevention and crime prevention equipment. (c)2013 InvenSense, Inc. All rights reserved. InvenSense, MotionTracking, MotionProcessing, MotionProcessor, MotionFusion, MotionApps, DMP, and the InvenSense logo are trademarks of InvenSense, Inc. Other company and product names may be trademarks of the respective companies with which they are associated. (c)2013 InvenSense, Inc. All rights reserved. Document Number: DS-ADMP521-00 Revision: 1.0. Page 20 of 20