DM54LS107A/DM74LS107A Dual Negative-EdgeTriggered Master-Slave J-K Flip-Flops with Clear and Complementary Outputs General Description This device contains two independent negative-edge-triggered J-K flip-flops with complementary outputs. The J and K data is processed by the flip-flops on the falling edge of the clock pulse. The clock triggering occurs at a voltage level and is not directly related to the transition time of the negative going edge of the clock pulse. The data on the J and K inputs may change while the clock is high or low without affecting the outputs as long as setup and hold times are not violated. A low logic level on the clear input will reset the outputs regardless of the logic levels of the other inputs. Connection Diagram Dual-In-Line Package TL/F/6367 - 1 Order Number DM54LS107AJ, DM54LS107AW, DM74LS107AM or DM74LS107AN See NS Package Number J14A, M14A, N14A or W14B Function Table Inputs Outputs CLR CLK J K Q Q L H H H H H X v v v v X L H L H X X L L H H X L Q0 H L H Q0 L H H Toggle Q0 Q0 H e High Logic Level X e Either Low or High Logic Level L e Low Logic Level v e Negative going edge of pulse. Q0 e The output logic level before the indicated input conditions were established. Toggle e Each output changes to the complement of its previous level on each falling edge of the clock pulse. C1995 National Semiconductor Corporation TL/F/6367 RRD-B30M105/Printed in U. S. A. DM54LS107A/DM74LS107A Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flops with Clear and Complementary Outputs June 1989 Absolute Maximum Ratings (Note) Note: The ``Absolute Maximum Ratings'' are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the ``Electrical Characteristics'' table are not guaranteed at the absolute maximum ratings. The ``Recommended Operating Conditions'' table will define the conditions for actual device operation. If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Supply Voltage 7V Input Voltage 7V Operating Free Air Temperature Range b 55 C to a 125 C DM54LS DM74LS 0 C to a 70 C b 65 C to a 150 C Storage Temperature Range Recommended Operating Conditions Symbol VCC Supply Voltage VIH High Level Input Voltage VIL Low Level Input Voltage IOH High Level Output Current IOL Low Level Output Current fCLK Clock Frequency (Note 2) fCLK tW tW DM54LS107A Parameter DM74LS107A Units Min Nom Max Min Nom Max 4.5 5 5.5 4.75 5 5.25 2 2 V V 0.7 0.8 V b 0.4 b 0.4 mA 4 8 mA 0 30 MHz 0 25 MHz 0 30 Clock Frequency (Note 3) 0 25 Pulse Width (Note 2) Clock High 20 20 Clear Low 25 25 Pulse Width (Note 3) Clock High 25 25 Clear Low 30 30 ns ns tSU Setup Time (Notes 1 & 2) 20v 20v ns tSU Setup Time (Notes 1 & 3) 25v 25v ns tH Hold Time (Notes 1 & 2) 0v 0v ns tH Hold Time (Notes 1 & 3) 5v 5v TA Free Air Operating Temperature b 55 Note 1: The symbol ( 125 ns 0 70 C v) indicates the falling edge of the clock pulse is used for reference. Note 2: CL e 15 pF, RL e 2 kX, TA e 25 C and VCC e 5V. Note 3: CL e 50 pF, RL e 2 kX, TA e 25 C and VCC e 5V. Electrical Characteristics over recommended operating free air temperature range (unless otherwise noted) Symbol Parameter Conditions Min Typ (Note 1) Max Units b 1.5 V VI Input Clamp Voltage VCC e Min, II e b18 mA VOH High Level Output Voltage VCC e Min, IOH e Max VIL e Max, VIH e Min Low Level Output Voltage VCC e Min, IOL e Max VIL e Max, VIH e Min DM54 0.25 0.4 DM74 0.35 0.5 IOL e 4mA, VCC e Min DM74 0.25 0.4 VCC e Max, VI e 7V J, K 0.1 Clear 0.3 Clock 0.4 VOL II Input Current @ Max Input Voltage 2 DM54 2.5 3.4 DM74 2.7 3.4 V V mA Electrical Characteristics over recommended operating free air temperature range (unless otherwise noted) (Continued) Symbol IIH IIL IOS ICC Parameter High Level Input Current Low Level Input Current Conditions VCC e Max VI e 2.7V VCC e Max VI e 0.4V Typ (Note 1) Min Max J, K 20 Clear 60 Clock 80 J, K b 0.4 Clear b 0.8 Clock b 0.8 Short Circuit Output Current VCC e Max (Note 2) DM54 b 20 b 100 DM74 b 20 b 100 Supply Current VCC e Max (Note 3) 4 6 Units mA mA mA mA Switching Characteristics at VCC e 5V and TA e 25 C (See Section 1 for Test Waveforms and Output Load) Symbol Parameter RL e 2 kX From (Input) To (Output) CL e 15 pF Min Max CL e 50 pF Min Units Max fMAX Maximum Clock Frequency tPLH Propagation Delay Time Low to High Level Output Preset to Q 20 24 ns tPHL Propagation Delay Time High to Low Level Output Preset to Q 20 28 ns tPLH Propagation Delay Time Low to High Level Output Clear to Q 20 24 ns tPHL Propagation Delay Time High to Low Level Output Clear to Q 20 28 ns tPLH Propagation Delay Time Low to High Level Output Clock to Q or Q 20 24 ns tPHL Propagation Delay Time High to Low Level Output Clock to Q or Q 20 28 ns 30 25 MHz Note 1: All typicals are at VCC e 5V, TA e 25 C. Note 2: Not more than one output should be shorted at a time, and the duration should not exceed one second. For devices, with feedback from the outputs, where shorting the outputs to ground may cause the outputs to change logic state an equivalent test may be performed where VO e 2.25V and 2.125V for DM54 and DM74 series, respectively, with the minimum and maximum limits reduced by one half from their stated values. This is very useful when using automatic test equipment. Note 3: With all inputs open, ICC is measured with the Q and Q outputs high in turn. At the time of measurement the clock is grounded. 3 Physical Dimensions inches (millimeters) 14-Lead Ceramic Dual-In-Line Package (J) Order Number DM54LS107AJ NS Package Number J14A 4 Physical Dimensions inches (millimeters) (Continued) 14-Lead Small Outline Molded Package (M) Order Number DM74LS107AM NS Package Number M14A 14-Lead Molded Dual-In-Line Package (N) Order Number DM74LS107AN NS Package Number N14A 5 DM54LS107A/DM74LS107A Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flops with Clear and Complementary Outputs Physical Dimensions inches (millimeters) (Continued) 14-Lead Ceramic Flat Package (W) Order Number DM54LS107AW NS Package Number W14B LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. National Semiconductor Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. National Semiconductor Europe Fax: (a49) 0-180-530 85 86 Email: cnjwge @ tevm2.nsc.com Deutsch Tel: (a49) 0-180-530 85 85 English Tel: (a49) 0-180-532 78 32 Fran3ais Tel: (a49) 0-180-532 93 58 Italiano Tel: (a49) 0-180-534 16 80 National Semiconductor Hong Kong Ltd. 13th Floor, Straight Block, Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960 National Semiconductor Japan Ltd. Tel: 81-043-299-2309 Fax: 81-043-299-2408 National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.