FUJITSU SEMICONDUCTOR DATA SHEET DS07-13730-1E 16-bit Proprietary Microcontroller CMOS F2MC-16LX MB90340 Series MB90F342/C(S), MB90F343/C(S), MB90F345/C(S), MB90F346/C(S), MB90F347/C(S), MB90F349/C(S), MB90341/C(S), MB90342/C(S), MB90346/C(S), MB90347/C(S), MB90348/C(S), MB90349/C(S), MB90V340(S) DESCRIPTION The MB90340-series with up to 2 FULL-CAN* interfaces and FLASH ROM is especially designed for automotive and industrial applications. Its main feature are the on-board CAN Interfaces, which conform to V2.0 Part A and Part B, while supporting a very flexible message buffer scheme and so offering more functions than a normal full CAN approach. With the new 0.35 m CMOS technology, Fujitsu now offers on-chip FLASH-ROM program memory up to 512 Kbytes. An internal voltage booster removes the necessity for a second programming voltage. An on board voltage regulator provides 3 V to the internal MCU core. This creates a major advantage in terms of EMI and power consumption. The internal PLL clock frequency multiplier provides an internal 42 ns instruction cycle time from an external 4 MHz clock. The unit features an 8 channel Output Compare Unit and 8 channel Input Capture Unit with 2 separate 16-bit free running timers. 4 UARTs constitute additional functionality for communication purposes. * : Controller Area Network (CAN) - License of Robert Bosch GmbH Note : F2MC stands for FUJITSU Flexible Microcontroller, a registered trademark of FUJITSU LIMITED. PACKAGES 100-pin Plastic QFP 100-pin Plastic LQFP (FPT-100P-M06) (FPT-100P-M05) MB90340 Series FEATURES * Clock * Built-in PLL clock frequency multiplication circuit * Selection of machine clocks (PLL clocks) is allowed among frequency division by two on oscillation clock, and multiplication of 1 to 6 times of oscillation clock (for 4 MHz oscillation clock, 4 MHz to 24 MHz). * Operation by sub-clock (up to 50 kHz : 100 kHz oscillation clock divided two) is allowed. (devices without Ssuffix only) * Minimum execution time of instruction : 42 ns (when operating with 4-MHz oscillation clock, and 6-time multiplied PLL clock). * 16 Mbyte CPU memory space * 24-bit internal addressing * Instruction system best suited to controller * Wide choice of data types (bit, byte, word, and long word) * Wide choice of addressing modes(23 types) * Enhanced multiply-divide instructions and RETI instructions * Enhanced high-precision computing with 32-bit accumulator * Instruction system compatible with high-level language (C language) and multitask * Employing system stack pointer * Enhanced various pointer indirect instructions * Barrel shift instructions * Increased processing speed * 4-byte instruction queue * Powerful interrupt function * Powerful 8-level, 34-condition interrupt feature * Up to 16 external interrupts are supported * Automatic data transfer function independent of CPU * Expanded intelligent I/O service function (EI2OS) : up to 16 channels * DMA : up to 16 channels * Low power consumption (standby) mode * Sleep mode (a mode that halts CPU operating clock) * Time-base timer mode (a mode that operates oscillation clock, sub clock, time-base timer and clock timer only) * Watch mode (a mode that operates sub clock and clock timer only) * Stop mode (a mode that stops oscillation clock and sub clock) * CPU blocking operation mode * Process * CMOS technology * I/O port * General-purpose input/output port (CMOS output) - 80 ports (devices without S-suffix) - 82 ports (devices with S-suffix) * Timer * Time-base timer, clock timer, watchdog timer : 1 channel * 8/16-bit PPG timer : 8-bit X 16 channels, or 16-bit X 8 channels * 16-bit reload timer : 4 channels * 16- bit input/output timer - 16-bit free run timer : 2 channel (FRT0 : ICU 0/1/2/3, OCU 0/1/2/3, FRT1 : ICU 4/5/6/7, OCU 4/5/6/7) 2 MB90340 Series - 16- bit input capture: (ICU) : 8 channels - 16-bit output compare : (OCU) : 8 channels * Full-CAN interface : up to 2 channels * Compliant with Ver2.0A and Ver2.0B CAN specifications * Flexible message buffering (mailbox and FIFO buffering can be mixed) * CAN wake-up function * UART (LIN/SCI) : up to 4 channels * Equipped with full-duplex double buffer * Clock-asynchronous or clock-synchronous serial transmission is available * I2C interface* : up to 2 channels (devices with C-suffix only) * Up to 400 kbit/s transfer rate * DTP/External interrupt : up to 16 channels, CAN wakeup : up to 2 channels * Module for activation of expanded intelligent I/O service (EI2OS), DMA, and generation of external interrupt. * Delay interrupt generator module * Generates interrupt request for task switching. * 8/10-bit A/D converter : 16/24 channels * Resolution is selectable between 8-bit and 10-bit. * Activation by external trigger input is allowed. * Conversion time : 3 s (at 24-MHz machine clock, including sampling time) * Program patch function * Address matching detection for 6 address pointers. * Internal voltage regulator * Supports 3 V MCU core, offering low EMI and low power consumption figures * Programmable input levels * Automotive/CMOS-Schmitt (initial level is Automotive in Single chip mode) * TTL level (initial level for External bus mode) * ROM security function * Protects the content of ROM (MASK ROM device only) * External bus interface * Clock monitor function * : I2C license : This product includes licensing of Phillips I2C patents if used by the customer in an I2C system subject to the I2C standard specifications established by Phillips. 3 MB90340 Series PRODUCT LINEUP 1 Part Number MB90F342/C(S),MB90F343/C(S)* , MB90F345/C(S), MB90F346/C(S), MB90F347/C(S), MB90F349/C(S), MB90341/C(S)*1, MB90342/C(S)*1, MB90346/C(S) , Parameter MB90347/C(S), MB90348/C(S)*1, MB90349/C(S)*1 MB90V340(S) F2MC-16LX CPU CPU System clock On-chip PLL clock multiplier (x1, x2, x3, x4, x6, 1/2 when PLL stops) Minimum instruction execution time : 42 ns (4 MHz osc. PLL x 6) ROM Boot-block, Flash memory 512 Kbytes : MB90F345/C (S) 384 Kbytes : MB90F343/C (S) 256 Kbytes : MB90F342/C (S) , MB90F349/C (S) , MB90342/C (S) , MB90349/C (S) 128 Kbytes : MB90F347/C (S) , MB90341/C (S) , MB90348/C (S) , MB90347/C (S) 64 Kbytes : MB90F346/C (S) , MB90346/C (S) RAM 20 Kbytes : MB90F343/C (S) , MB90F345/C (S) 16 Kbytes : MB90F342/C (S) , MB90F349/C (S) , MB90341/C (S) , MB90342/C (S) , MB90348/C (S) , MB90349/C (S) 6 Kbytes : MB90F347/C (S) , MB90347/C (S) 2 Kbytes : MB90F346/C (S) , MB90346/C (S) Emulator-specific power supply*2 0.35 m CMOS with on-chip voltage regulator for internal power supply + Flash memory with On-chip charge pump for programming voltage Operating voltage range 3.5 V - 5.5 V : at normal operating (not using A/D converter) 4.0 V - 5.5 V : at using A/D converter/Flash programming 4.5 V - 5.5 V : at using external bus Package UART I2C (400 kbit/s) A/D Converter 30 Kbytes Technology Temperature range External Yes 0.35 m CMOS with on-chip voltage regulator for internal power supply 5 V 10% -40 C to +105 C QFP-100, LQFP-100 PGA-299 4 channels 5 channels Wide range of baud rate settings using a dedicated reload timer Special synchronous options for adapting to different synchronous serial protocols LIN functionality working either as master or slave LIN device devices with `C'-suffix : 2ch devices without `C'-suffix : devices with `C'-suffix : 24ch devices without `C'-suffix : 16ch 2 channel 24 input channels 10-bit or 8-bit resolution Conversion time : Min 3 s include sample time (per one channel) 16-bit Reload Timer (4 channels) Operation clock frequency : fsys/21, fsys/23, fsys/25 (fsys = Machine clock frequency) Supports External Event Count function 16-bit I/O Timer (2 channels) Signals an interrupt when overflowing Supports Timer Clear when a match with Output Compare (Channel 0, 4) Operation clock freq. : fsys, fsys/21, fsys/22, fsys/23, fsys/24, fsys/25, fsys/26, fsys/27 (fsys = Machine clock freq.) I/O Timer 0 (clock input FRCK0) corresponds to ICU 0/1/2/3, OCU 0/1/2/3 I/O Timer 1 (clock input FRCK1) corresponds to ICU 4/5/6/7, OCU 4/5/6/7 (Continued) 4 MB90340 Series Part Number MB90F342/C(S),MB90F343/C(S)*1, MB90F345/C(S), MB90F346/C(S), MB90F347/C(S), MB90F349/C(S), MB90341/C(S)*1, MB90342/C(S)*1, MB90346/C(S) , MB90347/C(S), MB90348/C(S)*1, MB90349/C(S)*1 Parameter MB90V340(S) 16-bit Output Compare (8 channels) Signals an interrupt when 16-bit I/O Timer match output compare registers. A pair of compare registers can be used to generate an output signal. 16-bit Input Capture (8 channels) Rising edge, falling edge or rising & falling edge sensitive Signals an interrupt upon external event Supports 8-bit and 16-bit operation modes Sixteen 8-bit reload counters 8/16-bit Sixteen 8-bit reload registers for L pulse width Programmable Pulse Sixteen 8-bit reload registers for H pulse width Generator A pair of 8-bit reload counters can be configured as one 16-bit reload counter or as (8 channels) 8-bit prescaler plus 8-bit reload counter Operation clock freq. : fsys, fsys/21, fsys/22, fsys/23, fsys/24 or 128 s@fosc = 4 MHz (fsys = Machine clock frequency, fosc = Oscillation clock frequency) 2 channels : MB90F342/C (S) , MB90F343/C (S) , MB90F345/C (S) , MB90341/C (S) , MB90342/C (S) 1channel : MB90F346/C (S) , MB90F347/C (S) , MB90F349/C (S) , MB90346/C (S) , MB90347/C (S) , MB90348/C (S) , MB90349/C (S) CAN Interface External Interrupt (16 channels) D/A converter 3 channels Conforms to CAN Specification Version 2.0 Part A and B Automatic re-transmission in case of error Automatic transmission responding to Remote Frame Prioritized 16 message buffers for data and ID's Supports multiple messages Flexible configuration of acceptance filtering : Full bit compare/Full bit mask/Two partial bit masks Supports up to 1 Mbps Can be used rising edge, falling edge, starting up by H/L level input, external interrupt, expanded inteligent I/O services (EI2OS) and DMA 2 channels Up to100 kHz Subclock for low power operation devices with `S'-suffix : with subclock devices without `S'-suffix : without subclock I/O Ports Virtually all external pins can be used as general purpose I/O port All push-pull outputs Bit-wise settable as input/output or peripheral signal Settable in pin-wise of 8 as CMOS schmitt trigger/ automotive inputs (default) TTL input level settable for external bus (32-pin only for external bus) (Continued) 5 MB90340 Series (Continued) Part Number MB90F342/C(S),MB90F343/C(S)*1, MB90F345/C(S), MB90F346/C(S), MB90F347/C(S), MB90F349/C(S), MB90341/C(S)*1, MB90342/C(S)*1, MB90346/C(S) , MB90347/C(S), MB90348/C(S)*1, MB90349/C(S)*1 Parameter MB90V340(S) Flash Memory Supports automatic programming, Embedded AlgorithmTM*3 Write/Erase/Erase-Suspend/Resume commands A flag indicating completion of the algorithm Number of erase cycles : 10,000 times Data retention time : 10 years Boot block configuration Erase can be performed on each block Block protection with external programming voltage Flash Security Feature for protecting the content of the Flash (except for MB90F346/C (S) ) ROM Security Protects the content of ROM (MASK ROM device only) *1 : The devices other than MB90F342/C (S) , MB90F345/C (S) , MB90F346/C (S) , MB90F347/C (S) , MB90F349/C (S) , MB90346/C (S) and MB90347/C (S) are under development. *2 : It is setting of Jumper switch (TOOL VCC) when Emulator (MB2147-01) is used. Please refer to the Emulator hardware manual about details. *3 : Embedded Algorithm is a trade mark of Advanced Micro Devices Inc. 6 MB90340 Series PIN ASSIGNMENTS * MB90V340(S) P03/AD03/INT11 P02/AD02/INT10 P01/AD01/INT9 P00/AD00/INT8 PA1/TX0 PA0/RX0/INT8R P97/OUT3 P96/OUT2 P95/OUT1 P94/OUT0 P93/PPG7(6) P92/PPG5(4) P91/PPG3(2) P90/PPG1(0) Vss Vcc P87/SCK1 P86/SOT1 P85/SIN1 P84/SCK0/INT15R P83/SOT0/TOT2 P82/SIN0/TIN2/INT14R P81/TOT0/CKOT/INT13R P80/TIN0/ADTG/INT12R P77/AN23/INT7 P76/AN22/INT6 RST MD0 MD1 MD2 (TOP VIEW) P75/AN21/INT5 P74/AN20/INT4 P73/AN19/INT3 P72/AN18/INT2 P71/AN17/INT1 P70/AN16/INT0 Vss P67/AN7/PPGE(F) P66/AN6/PPGC(D) P65/AN5/PPGA(B) P64/AN4/PPG8(9) P63/AN3/PPG6(7) P62/AN2/PPG4(5) P61/AN1/PPG2(3) P60/AN0/PPG0(1) AVss AVRL AVRH AVcc P57/AN15/DA01 P35/HAK/OUT5 P36/RDY/OUT6 P37/CLK/OUT7 P40/X0A* P41/X1A* Vcc Vss C P42/IN6/RX1/INT9R P43/IN7/TX1 P44/SDA0/FRCK0 P45/SCL0/FRCK1 P46/SDA1 P47/SCL1 P50/AN8/SIN2 P51/AN9/SOT2 P52/AN10/SCK2 P53/AN11/TIN3 P54/AN12/TOT3 P55/AN13 P56/AN14/DA00 P31/RD/IN5 P32/WRL/WR/RX2/INT10R P33/WRH/TX2 P34/HRQ/OUT4 80 79 78 77 76 75 74 73 72 71 70 69 68 67 66 65 64 63 62 61 60 59 58 57 56 55 54 53 52 51 81 50 82 49 83 48 84 47 85 46 86 45 87 44 88 43 89 42 90 41 QFP - 100 91 40 92 39 93 38 94 37 95 36 96 35 97 34 98 33 99 32 100 31 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 P24/A20/IN0 P25/A21/IN1 P26/A22/IN2 P27/A23/IN3 P30/ALE/IN4 P04/AD04/INT12 P05/AD05/INT13 P06/AD06/INT14 P07/AD07/INT15 P10/AD08/TIN1 P11/AD09/TOT1 P12/AD10/SIN3/NT11R P13/AD11/SOT3 P14/AD12/SCK3 Vcc Vss X1 X0 P15/AD13/SIN4 P16/AD14/SOT4 P17/AD15/SCK4 P20/A16/PPG9(8) P21/A17/PPGB(A) P22/A18/PPGD(C) P23/A19/PPGF(E) (FPT-100P-M06) * : MB90V340: X0A, X1A MB90V340S: P40, P41 (Continued) 7 MB90340 Series (Continued) P35/HAK/OUT5 (FPT-100P-M05) * : MB90V340 : X0A, X1A MB90V340S : P40, P41 8 MD0 RST P36/RDY/OUT6 P37/CLK/OUT7 P40/X0A* P41/X1A* Vcc Vss C P42/IN6/RX1/INT9R P43/IN7/TX1 P44/SDA0/FRCK0 P45/SCL0/FRCK1 P46/SDA1 P47/SCL1 P50/AN8/SIN2 P51/AN9/SOT2 P52/AN10/SCK2 P53/AN11/TIN3 75 74 73 72 71 70 69 68 67 66 65 64 63 62 61 60 59 58 57 56 55 54 53 52 51 76 50 77 49 48 78 47 79 46 80 45 81 44 82 43 83 42 84 41 85 40 86 39 87 38 88 LQFP - 100 37 89 36 90 35 91 34 92 33 93 32 94 31 95 30 96 29 97 98 28 99 27 100 26 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 P26/A22/IN2 P27/A23/IN3 P30/ALE/IN4 P31/RD/IN5 P32/WRL/WR/RX2/INT10R P33/WRH/TX2 P34/HRQ/OUT4 P01/AD01/INT9 P02/AD02/INT10 P03/AD03/INT11 P04/AD04/INT12 P05/AD05/INT13 P06/AD06/INT14 P07/AD07/INT15 P10/AD08/TIN1 P11/AD09/TOT1 P12/AD10/SIN3/NT11R P13/AD11/SOT3 P14/AD12/SCK3 Vcc Vss X1 X0 P15/AD13/SIN4 P16/AD14/SOT4 P17/AD15/SCK4 P20/A16/PPG9(8) P21/A17/PPGB(A) P22/A18/PPGD(C) P23/A19/PPGF(E) P24/A20/IN0 P25/A21/IN1 P81/TOT0/CKOT/INT13R P80/TIN0/ADTG/INT12R P77/AN23/INT7 P76/AN22/INT6 P00/AD00/INT8 PA1/TX0 PA0/RX0/INT8R P97/OUT3 P96/OUT2 P95/OUT1 P94/OUT0 P93/PPG7(6) P92/PPG5(4) P91/PPG3(2) P90/PPG1(0) Vss Vcc P87/SCK1 P86/SOT1 P85/SIN1 P84/SCK0/INT15R P83/SOT0/TOT2 P82/SIN0/TIN2/INT14R (TOP VIEW) MD1 MD2 P75/AN21/INT5 P74/AN20/INT4 P73/AN19/INT3 P72/AN18/INT2 P71/AN17/INT1 P70/AN16/INT0 Vss P67/AN7/PPGE(F) P66/AN6/PPGC(D) P65/AN5/PPGA(B) P64/AN4/PPG8(9) P63/AN3/PPG6(7) P62/AN2/PPG4(5) P61/AN1/PPG2(3) P60/AN0/PPG0(1) AVss AVRL AVRH AVcc P57/AN15/DA01 P56/AN14/DA00 P55/AN13 P54/AN12/TOT3 MB90340 Series * MB90F342 (S) /MB90F343 (S) /MB90F345 (S) /MB90F346 (S) /MB90F347 (S) /MB90F349 (S) /MB90341 (S) /MB90342 (S) , MB90346 (S) /MB90347 (S) /MB90348 (S) /MB90349 (S) P04/AD04/INT12 P05/AD05/INT13 P06/AD06/INT14 P07/AD07/INT15 P10/AD08/TIN1 P11/AD09/TOT1 P12/AD10/SIN3/NT11R P13/AD11/SOT3 P14/AD12/SCK3 Vcc Vss X1 X0 P15/AD13 P16/AD14 P17/AD15 P20/A16/PPG9(8) P21/A17/PPGB(A) P22/A18/PPGD(C) P23/A19/PPGF(E) MD2 MD0 MD1 RST P03/AD03/INT11 P02/AD02/INT10 P01/AD01/INT9 P00/AD00/INT8 PA1/TX0 PA0/RX0/INT8R P97/OUT3 P96/OUT2 P95/OUT1 P94/OUT0 P93/PPG7(6) P92/PPG5(4) P91/PPG3(2) P90/PPG1(0) Vss Vcc P87/SCK1 P86/SOT1 P85/SIN1 P84/SCK0/INT15R P83/SOT0/TOT2 P82/SIN0/TIN2/INT14R P81/TOT0/CKOT/INT13R P80/TIN0/ADTG/INT12R P77/INT7 P76/INT6 (TOP VIEW) 80 79 78 77 76 75 74 73 72 71 70 69 68 67 66 65 64 63 62 61 60 59 58 57 56 55 54 53 52 51 50 81 49 82 48 83 47 84 46 85 45 86 44 87 43 88 QFP - 100 42 89 41 90 40 91 39 92 38 93 37 94 36 95 35 96 34 97 33 98 32 99 31 100 P75/INT5 P74/INT4 P73/INT3 P72/INT2 P71/INT1 P70/INT0 Vss P67/AN7/PPGE(F) P66/AN6/PPGC(D) P65/AN5/PPGA(B) P64/AN4/PPG8(9) P63/AN3/PPG6(7) P62/AN2/PPG4(5) P61/AN1/PPG2(3) P60/AN0/PPG0(1) AVss AVRL AVRH AVcc P57/AN15 P36/RDY/OUT6 P37/CLK/OUT7 P40/X0A * P41/X1A * Vcc Vss C P42/IN6/RX1/INT9R P43/IN7/TX1 P44/FRCK0 P45/FRCK1 P46 P47 P50/AN8/SIN2 P51/AN9/SOT2 P52/AN10/SCK2 P53/AN11/TIN3 P54/AN12/TOT3 P55/AN13 P56/AN14 P34/HRQ/OUT4 P35/HAK/OUT5 P32/WRLX/WRX/INT10R P33/WRH P24/A20/IN0 P25/A21/IN1 P26/A22/IN2 P27/A23/IN3 P30/ALE/IN4 P31/RD/IN5 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 (FPT-100P-M06) * : MB90F342/F343/F345/F346/F347/F349/341/342/346/347/348/349 : X0A, X1A MB90F342S/F343S/F345S/F346S/F347S/F349S/341S/342S/346S/347S/348S/349S : P40,P41 (Continued) 9 MB90340 Series (Continued) RST MD0 MD1 MD2 P75/INT5 P74/INT4 P73/INT3 P72/INT2 P71/INT1 P70/INT0 Vss P67/AN7/PPGE(F) P66/AN6/PPGC(D) P65/AN5/PPGA(B) P64/AN4/PPG8(9) P63/AN3/PPG6(7) P62/AN2/PPG4(5) P61/AN1/PPG2(3) P60/AN0/PPG0(1) AVss AVRL AVRH AVcc P57/AN15 P56/AN14 P55/AN13 P54/AN12/TOT3 P36/RDY/OUT6 P37/CLK/OUT7 P40/X0A* P41/X1A* Vcc Vss C P42/IN6/RX1/INT9R P43/IN7/TX1 P44/FRCK0 P45/FRCK1 P46 P47 P50/AN8/SIN2 P51/AN9/SOT2 P52/AN10/SCK2 P53/AN11/TIN3 75 74 73 72 71 70 69 68 67 66 65 64 63 62 61 60 59 58 57 56 55 54 53 52 51 76 50 49 77 48 78 47 79 80 46 81 45 82 44 83 43 84 42 85 41 86 40 87 39 LQFP - 100 88 38 89 37 90 36 91 35 92 34 93 33 94 32 95 31 96 30 97 29 98 28 99 27 100 26 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 P26/A22/IN2 P27/A23/IN3 P30/ALE/IN4 P31/RD/IN5 P32/WRL/WR/INT10R P33/WRH P34/HRQ/OUT4 P35/HAK/OUT5 P01/AD01/INT9 P02/AD02/INT10 P03/AD03/INT11 P04/AD04/INT12 P05/AD05/INT13 P06/AD06/INT14 P07/AD07/INT15 P10/AD08/TIN1 P11/AD09/TOT1 P12/AD10/SIN3/NT11R P13/AD11/SOT3 P14/AD12/SCK3 Vcc Vss X1 X0 P15/AD13 P16/AD14 P17/AD15 P20/A16/PPG9(8) P21/A17/PPGB(A) P22/A18/PPGD(C) P23/A19/PPGF(E) P24/A20/IN0 P25/A21/IN1 P81/TOT0/CKOT/INT13R P80/TIN0/ADTG/INT12R P77/INT7 P76/INT6 P00/AD00/INT8 PA 1 / T X 0 PA0/RX0/INT8R P97/OUT3 P96/OUT2 P95/OUT1 P94/OUT0 P93/PPG7(6) P92/PPG5(4) P91/PPG3(2) P90/PPG1(0) Vss Vcc P87/SCK1 P86/SOT1 P85/SIN1 P84/SCK0/INT15R P83/SOT0/TOT2 P82/SIN0/TIN2/INT14R (TOP VIEW) (FPT-100P-M05) * : MB90F342/F343/F345/F346/F347/F349/341/342/346/347/348/349 : X0A, X1A MB90F342S/F343S/F345S/F346S/F347S/F349S/341S/342S/346S/347S/348S/349S : P40,P41 10 MB90340 Series * MB90F342C (S) /MB90F343C (S) /MB90F345C (S) /MB90F346C (S) /MB90F347C (S) /MB90F349C (S) / MB90341C (S) /MB90342C (S) , MB90346C (S) /MB90347C (S) /MB90348C (S) /MB90349C (S) RST MD2 P75/AN21/INT5 P74/AN20/INT4 P73/AN19/INT3 P72/AN18/INT2 P71/AN17/INT1 P70/AN16/INT0 Vss P67/AN7/PPGE(F) P66/AN6/PPGC(D) P65/AN5/PPGA(B) P64/AN4/PPG8(9) P63/AN3/PPG6(7) P62/AN2/PPG4(5) P61/AN1/PPG2(3) P60/AN0/PPG0(1) AVss AVRL AVRH AVcc P57/AN15 P35/HAK/OUT5 P36/RDY/OUT6 P37/CLK/OUT7 P40/X0A* P41/X1A* Vcc Vss C P42/IN6/RX1/INT9R P43/IN7/TX1 P44/SDA0/FRCK0 P45/SCL0/FRCK1 P46/SDA1 P47/SCL1 P50/AN8/SIN2 P51/AN9/SOT2 P52/AN10/SCK2 P53/AN11/TIN3 P54/AN12/TOT3 P55/AN13 P56/AN14 P33/WRH P34/HRQ/OUT4 P31/RD/IN5 P32/WRL/WR/INT10R 80 79 78 77 76 75 74 73 72 71 70 69 68 67 66 65 64 63 62 61 60 59 58 57 56 55 54 53 52 51 50 81 82 49 83 48 84 47 85 46 86 45 87 44 88 43 89 42 QFP - 100 90 41 91 40 92 39 93 38 94 37 95 36 96 35 97 34 98 33 99 32 100 31 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 P24/A20/IN0 P25/A21/IN1 P26/A22/IN2 P27/A23/IN3 P30/ALE/IN4 P04/AD04/INT12 P05/AD05/INT13 P06/AD06/INT14 P07/AD07/INT15 P10/AD08/TIN1 P11/AD09/TOT1 P12/AD10/SIN3/NT11R P13/AD11/SOT3 P14/AD12/SCK3 Vcc Vss X1 X0 P15/AD13 P16/AD14 P17/AD15 P20/A16/PPG9(8) P21/A17/PPGB(A) P22/A18/PPGD(C) P23/A19/PPGF(E) MD0 MD1 P03/AD03/INT11 P02/AD02/INT10 P01/AD01/INT9 P00/AD00/INT8 PA 1 / T X 0 PA0/RX0/INT8R P97/OUT3 P96/OUT2 P95/OUT1 P94/OUT0 P93/PPG7(6) P92/PPG5(4) P91/PPG3(2) P90/PPG1(0) Vss Vcc P87/SCK1 P86/SOT1 P85/SIN1 P84/SCK0/INT15R P83/SOT0/TOT2 P82/SIN0/TIN2/INT14R P81/TOT0/CKOT/INT13R P80/TIN0/ADTG/INT12R P77/AN23/INT7 P76/AN22/INT6 (TOP VIEW) (FPT-100P-M06) * : MB90F342C/F343C/F345C/F346C/F347C/F349C/341C/342C/346C/347C/348C/349C : X0A, X1A MB90F342CS/F343CS/F345CS/F346CS/F347CS/F349CS/341CS/342CS/346CS/347CS/348CS/349CS : P40, P41 (Continued) 11 MB90340 Series (Continued) RST MD0 MD1 MD2 P75/AN21/INT5 P74/AN20/INT4 P73/AN19/INT3 P72/AN18/INT2 P71/AN17/INT1 P70/AN16/INT0 Vss P67/AN7/PPGE(F) P66/AN6/PPGC(D) P65/AN5/PPGA(B) P64/AN4/PPG8(9) P63/AN3/PPG6(7) P62/AN2/PPG4(5) P61/AN1/PPG2(3) P60/AN0/PPG0(1) AVss AVRL AVRH AVcc P57/AN15 P56/AN14 P55/AN13 P54/AN12/TOT3 P35/HAK/OUT5 P36/RDY/OUT6 P37/CLK/OUT7 P40/X0A* P41/X1A* Vcc Vss C P42/IN6/RX1/INT9R P43/IN7/TX1 P44/SDA0/FRCK0 P45/SCL0/FRCK1 P46/SDA1 P47/SCL1 P50/AN8/SIN2 P51/AN9/SOT2 P52/AN10/SCK2 P53/AN11/TIN3 P33/WRH P34/HRQ/OUT4 P31/RD/IN5 P32/WRL/WR/INT10R 75 74 73 72 71 70 69 68 67 66 65 64 63 62 61 60 59 58 57 56 55 54 53 52 51 76 50 49 77 48 78 47 79 46 80 45 81 44 82 43 83 42 84 41 85 40 86 39 87 LQFP - 100 38 88 37 89 36 90 35 91 34 92 33 93 32 94 31 95 30 96 29 97 98 28 99 27 100 26 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 P26/A22/IN2 P27/A23/IN3 P30/ALE/IN4 P01/AD01/INT9 P02/AD02/INT10 P03/AD03/INT11 P04/AD04/INT12 P05/AD05/INT13 P06/AD06/INT14 P07/AD07/INT15 P10/AD08/TIN1 P11/AD09/TOT1 P12/AD10/SIN3/NT11R P13/AD11/SOT3 P14/AD12/SCK3 Vcc Vss X1 X0 P15/AD13 P16/AD14 P17/AD15 P20/A16/PPG9(8) P21/A17/PPGB(A) P22/A18/PPGD(C) P23/A19/PPGF(E) P24/A20/IN0 P25/A21/IN1 P81/TOT0/CKOT/INT13R P80/TIN0/ADTG/INT12R P77/AN23/INT7 P76/AN22/INT6 P00/AD00/INT8 PA 1 / T X 0 PA0/RX0/INT8R P97/OUT3 P96/OUT2 P95/OUT1 P94/OUT0 P93/PPG7(6) P92/PPG5(4) P91/PPG3(2) P90/PPG1(0) Vss Vcc P87/SCK1 P86/SOT1 P85/SIN1 P84/SCK0/INT15R P83/SOT0/TOT2 P82/SIN0/TIN2/INT14R (TOP VIEW) (FPT-100P-M05) * : MB90F342C/F343C/F345C/F346C/F347C/F349C/341C/342C/346C/347C/348C/349C : X0A, X1A MB90F342CS/F343CS/F345CS/F346CS/F347CS/F349CS/341CS/342CS/346CS/347CS/348CS/349CS : P40, P41 12 MB90340 Series PIN DESCRIPTION Pin No. LQFP100*2 QFP100*1 Pin name 90 92 X1 91 93 X0 52 54 RST Circuit type A E 77 to 84 84 G INT8 to INT15 External interrupt request input pins for INT8 to INT15. 85 General purpose I/O. The register can be set to select whether to use a pull-up resistor. This function is enabled in single-chip mode. G AD08 I/O pin for 8th bit of the external address/data bus. This function is enabled when the external bus is enabled. TIN1 Event input pin for the reload timer 1 P11 General purpose I/O. The register can be set to select whether to use a pull-up resistor. This function is enabled in single-chip mode. 86 87 G AD09 I/O pin for 9th bit of the external address/data bus. This function is enabled when the external bus is enabled. TOT1 Output pin for the reload timer 1 General purpose I/O. The register can be set to select whether to use a pull-up resistor. This function is enabled in single-chip mode. AD10 N SIN3 Sub external interrupt request input pin for INT11 General purpose I/O. The register can be set to select whether to use a pull-up resistor. This function is enabled in single-chip mode. P13 88 G AD11 I/O pin for 11th bit of the external address/data bus. This function is enabled when the external bus is enabled. SOT3 Serial data output pin for UART3 General purpose I/O. The register can be set to select whether to use a pull-up resistor. This function is enabled in single-chip mode. P14 87 I/O pin for 10th bit of the external address/data bus. This function is enabled when the external bus is enabled. Serial data input pin for UART3 INT11R 86 Reset input I/O pins for 8 lower bits of the external address/data bus. This function is enabled when the external bus is enabled. P12 85 Oscillation input AD00 to AD07 P10 83 Oscillation output General purpose I/O. The register can be set to select whether to use a pull-up resistor. This function is enabled in single-chip mode. P00 to P07 75 to 82 Function 89 G AD12 I/O pin for 12th bit of the external address/data bus. This function is enabled when the external bus is enabled. SCK3 Clock I/O pin for UART3 (Continued) 13 MB90340 Series Pin No. LQFP100 *2 *1 QFP100 Pin name Circuit type General purpose I/O. The register can be set to select whether to use a pull-up resistor. This function is enabled in single-chip mode. P15 92 93 94 G AD13 I/O pin for 13th bit of the external address/data bus. This function is enabled when the external bus is enabled. SIN4 Serial data input pin for UART4 (MB90V340 only) P16 General purpose I/O. The register can be set to select whether to use a pull-up resistor. This function is enabled in single-chip mode. 95 G AD14 I/O pin for 14th bit of the external address/data bus. This function is enabled when the external bus is enabled. SOT4 Serial data output pin for UART4 (MB90V340 only) General purpose I/O. The register can be set to select whether to use a pull-up resistor. This function is enabled in single-chip mode. P17 94 96 G AD15 I/O pin for 15th bit of the external address/data bus. This function is enabled when the external bus is enabled. SCK4 Clock I/O pin for UART4 (MB90V340 only) General purpose I/O. The register can be set to select whether to use a pull-up resistor.In external bus mode, the pin is enabled as a general-purpose I/O port when the corresponding bit in the external address output control register (HACR) is 1. P20 to P23 95 to 98 97 to 100 G A16 to A19 PPG9,PPGB, PPGD,PPGF 1 to 4 General purpose I/O. The register can be set to select whether to use a pull-up resistor.In external bus mode, the pin is enabled as a general-purpose I/O port when the corresponding bit in the external address output control register (HACR) is 1. G A20 to A23 Output pins for A20 to A23 of the external address bus. When the corresponding bit in the external address output control register (HACR) is 0, the pins are enabled as high address output pins (A20 to A23). IN0 to IN3 Data sample input pins for input captures ICU0 to ICU3 General purpose I/O.The register can be set to select whether to use a pull-up resistor.This function is enabled in single-chip mode. P30 3 Output pins for A16 to A19 of the external address bus. When the corresponding bit in the external address output control register (HACR) is 0, the pins are enabled as high address output pins (A16 to A19). Output pins for PPGs P24 to P27 99 to 2 Function 5 G ALE Address latch enable output pin. This function is enabled when the external bus is enabled. IN4 Data sample input pin for input capture ICU4 (Continued) 14 MB90340 Series Pin No. LQFP100 *2 QFP100 *1 Pin name Circuit type General purpose I/O.The register can be set to select whether to use a pull-up resistor.This function is enabled in single-chip mode. P31 4 5 6 7 G RD Read strobe output pin for the data bus. This function is enabled when the external bus is enabled. IN5 Data sample input pin for input capture ICU5 P32 General purpose I/O. The register can be set to select whether to use a pull-up resistor. This function is enabled either in single-chip mode or with the WR/WRL pin output disabled. WRL / WR Write strobe output pin for the data bus. This function is enabled when both the external bus and the WR/WRL pin output are enabled. WRL is used to write-strobe 8 lower bits of the data bus in 16-bit access while WR is used to write-strobe 8 bits of the data bus in 8-bit access. G RX2 RX input pin for CAN2 Interface (MB90V340 only) INT10R Sub external interrupt request input pin for INT10 General purpose I/O. The register can be set to select whether to use a pull-up resistor.This function is enabled either in single-chip mode or with the WRH pin output disabled. P33 6 7 WRH Write strobe output pin for the 8 higher bits of the data bus. This function is enabled when the external bus is enabled, when the external bus 16-bit mode is selected, and when the WRH output pin is enabled. TX2 TX Output pin for CAN2 (MB90V340 only) P34 General purpose I/O. The register can be set to select whether to use a pull-up resistor. This function is enabled either in single-chip mode or with the hold function disabled. 8 G 9 G HRQ Hold request input pin. This function is enabled when both the external bus and the hold function are enabled. OUT4 Waveform output pin for output compare OCU4 General purpose I/O. The register can be set to select whether to use a pull-up resistor. This function is enabled either in single-chip mode or with the hold function disabled. P35 8 10 G HAK OUT5 11 Hold acknowledge output pin. This function is enabled when both the external bus and the hold function are enabled. Waveform output pin for output compare OCU6 General purpose I/O. The register can be set to select whether to use a pull-up resistor. This function is enabled either in single-chip mode or with the external ready function disabled. P36 9 Function G RDY Ready input pin. This function is enabled when both the external bus and the external ready function are enabled. OUT6 Waveform output pin for output compare OCU5 (Continued) 15 MB90340 Series Pin No. LQFP100 *2 *1 QFP100 Pin name Circuit type General purpose I/O. The register can be set to select whether to use a pull-up resistor. This function is enabled either in single-chip mode or with the CLK output disabled. P37 10 12 G CLK OUT7 11 to 12 13 to 14 P40 to P41 F General purpose I/O (devices with S-suffix) X0A , X1A B Oscillator input pins for sub-clock (devices without S-suffix) General purpose I/O IN6 18 RX1 Data sample input pin for input capture ICU6 F INT9R 18 19 20 IN7 General purpose I/O F TX Output pin for CAN1 (MB90F342/F343/F345/341/342 only) P44 General purpose I/O SDA0 H SCL0 General purpose I/O H FRCK1 20 22 21 23 P46 SDA1 P47 SCL1 23 24 25 AN8 H H O Serial clock I/O pin for I2C 1 (devices with C-suffix) Analog input pin for the A/D converter P51 General purpose I/O AN9 I AN10 AN11 TIN3 Analog input pin for the A/D converter Serial data output pin for UART2 General purpose I/O I Analog input pin for the A/D converter Clock I/O pin for UART2 P53 27 General purpose I/O Serial data input pin for UART2 SCK2 25 Serial data I/O pin for I2C 1 (devices with C-suffix) SIN2 P52 26 General purpose I/O General purpose I/O SOT2 24 Serial clock I/O pin for I2C 0 (devices with C-suffix) Input for the 16-bit I/O Timer 1 P50 22 Serial data I/O pin for I2C 0 (devices with C-suffix) Input for the 16-bit I/O Timer 0 P45 21 Data sample input pin for input capture ICU7 TX1 FRCK0 19 RX input pin for CAN1 Interface (MB90F342/F343/F345/341/342 only) Sub external interrupt request input pin for INT10 P43 17 CLK output pin. This function is enabled when both the external bus and CLK output are enabled. Waveform output pin for output compare OCU7 P42 16 Function General purpose I/O I Analog input pin for the A/D converter Event input pin for the reload timers 3 (Continued) 16 MB90340 Series Pin No. LQFP100 *2 *1 QFP100 Pin name Circuit type P54 26 28 AN12 General purpose I/O I TOT3 27 29 P55 AN13 30, 31 AN14 to AN15 I J 43 to 48, 53, 54 45 to 50, 55, 56 AN0 to AN7 I Output pins for PPGs P70 to P77 General purpose I/O AN16 to AN23 I TIN0 ADTG General purpose I/O F TOT0 CKOT F SIN0 TIN2 M SOT0 F SCK0 General purpose I/O F INT15R 60 62 61 63 P85 SIN1 P86 SOT1 Serial data output pin for UART0 Output pin for the reload timer 2 P84 61 Event input pin for the reload timers 2 General purpose I/O TOT2 59 Serial data input pin for UART0 Sub external interrupt request input pin for INT14 P83 60 Output pin for the clock monitor General purpose I/O INT14R 58 Output pin for the reload timer 0 Sub external interrupt request input pin for INT13 P82 59 Trigger input pin for the A/D converter General purpose I/O INT13R 57 Event input pin for the reload timers 0 Sub external interrupt request input pin for INT12 P81 58 Analog input pins for the A/D converter (devices with C-suffix) External interrupt request input pins for INT0 to INT7 INT12R 56 Analog input pins for the A/D converter PPG0, 2, 4, 6, 8, A, C, E P80 57 Analog input pin for the A/D converter General purpose I/O INT0 to INT7 55 Analog input pin for the A/D converter D/A converter analog output pins (MB90V340 only) P60 to P67 36 to 43 General purpose I/O General purpose I/O DA00 to DA01 34 to 41 Analog input pin for the A/D converter Output pin for the reload timer 3 P56 to P57 28, 29 Function Clock I/O pin for UART0 Sub external interrupt request input pin for INT15 M F General purpose I/O Serial data input pin for UART1 General purpose I/O Serial data output pin for UART1 (Continued) 17 MB90340 Series (Continued) Pin No. LQFP100 *2 *1 QFP100 62 64 65 to 68 67 to 70 Pin name P87 SCK1 P90 to P93 PPG1, 3, 5, 7 Circuit type F F P94 to P97 69 to 72 71 to 74 OUT0 to OUT3 75 RX0 F General purpose I/O Output pins for PPGs Waveform output pins for output compares OCU0 to OCU3. This function is enabled when the OCU enables waveform output. F RX input pin for CAN0 Interface Sub external interrupt request input pin for INT8 76 30 32 AVCC K Vcc power input pin for analog circuits 31 33 AVRH L Reference voltage input for the A/D Converter. This power supply must be turned on or off while a voltage higher than or equal to AVRH is applied to AVCC. 32 34 AVRL K Lower reference voltage input for the A/D Converter 33 35 AVSS K Vss power input pin for analog circuits 50, 51 52, 53 MD1, MD0 C Input pins for specifying the operating mode. The pins must be directly connected to Vcc or Vss 49 51 MD2 D Input pin for specifying the operating mode. The pins must be directly connected to Vcc or Vss. 13 63 88 15 65 90 VCC Power (3.5 V to 5.5 V) input pins 14 42 64 89 16 44 66 91 VSS Power (0V) input pins 15 17 C K This is the power supply stabilization capacitor pin. It should be connected to a higher than or equal to 0.1 F ceramic capacitor. *2 : FPT-100P-M05 TX0 F General purpose I/O 74 *1 : FPT-100P-M06 18 Clock I/O pin for UART1 General purpose I/O INT8R PA1 General purpose I/O General purpose I/O PA0 73 Function TX Output pin for CAN0 MB90340 Series I/O CIRCUIT TYPE Type Circuit X1 A Remarks Xout Oscillation circuit * High-speed oscillation feedback resistor = approx. 1 M X0 Standby control signal X1A B Xout Oscillation circuit * Low-speed oscillation feedback resistor = approx. 1 M X0A Standby control signal R Hysteresis inputs C Mask ROM and EVA device: * CMOS Hysteresis input pin * Resistor value : approx. 50 k (Typ) Flash device: * CMOS input pin * Resistor value : approx. 50 k (Typ) R Hysteresis inputs D E Pull-down Resistor Mask ROM and EVA device: * CMOS Hysteresis input pin * Resistor value : approx. 50 k (Typ) * Pull-down resistor valule: approx. 50 k Flash device: * CMOS input pin * Resistor value : approx. 50 k (Typ) * No Pull-down CMOS Hysteresis input pin * Resistor value : approx. 50 k (Typ) * Pull-up resistor valule: approx. 50 k Pull-up Resistor R Hysteresis inputs (Continued) 19 MB90340 Series Type Circuit Remarks Pout Nout F * CMOS level output(IOL = 4 mA) * CMOS hysteresis inputs (With the standby-time input shutdown function) * Automotive input (With the standby-time input shutdown function) R Hysteresis inputs Automotive inputs Standby control for input shutdown pull-up control Pout Nout G R Hysteresis inputs * CMOS level output(IOL = 4 mA) * CMOS hysteresis inputs (With the standby-time input shutdown function) * Automotive input (With the standby-time input shutdown function) * TTL input (With the standby-time input shutdown function) * Programmalble pullup resistor: 50 k approx. Automotive inputs TTL input Standby control for input shutdown Pout Nout H * CMOS level output(IOL = 3 mA) * CMOS hysteresis inputs (With the standby-time input shutdown function) * Automotive input (With the standby-time input shutdown function) R Hysteresis inputs Automotive inputs Standby control for input shutdown (Continued) 20 MB90340 Series Type Circuit Remarks * CMOS level output(IOL = 4 mA) * CMOS hysteresis inputs (With the standby-time input shutdown function) * Automotive input (With the standby-time input shutdown function) * A/D analog input Pout Nout R I Hysteresis inputs Automotive inputs Standby control for input shutdown Analog input * CMOS level output(IOL = 4 mA) * D/A analg output * CMOS hysteresis inputs (With the standby-time input shutdown function) * Automotive input (With the standby-time input shutdown function) * A/D analog input Pout Nout R J Hysteresis inputs Automotive inputs Standby control for input shutdown Analog input Analog output * Power supply input protection circuit K ANE L AVR * A/D converter reference voltage power supply input pin, with the protection circuit * Flash devices do not have a protection circuit against VCC for pin AVRH ANE (Continued) 21 MB90340 Series (Continued) Type Circuit Pout Nout M Remarks * CMOS level output(IOL = 4 mA) * CMOS inputs (With the standby-time input shutdown function) * Automotive input (With the standby-time input shutdown function) R CMOS inputs Automotive inputs Standby control for input shutdown pull-up control Pout Nout N R CMOS inputs * CMOS level output(IOL = 4 mA) * CMOS inputs (With the standby-time input shutdown function) * Automotive input (With the standby-time input shutdown function) * TTL input (With the standby-time input shutdown function) Programmable pullup registor:50 k approx Automotive inputs TTL input Standby control for input shutdown Pout Nout R O CMOS inputs Automotive inputs Standby control for input shutdown Analog input 22 * CMOS level output(IOL = 4 mA) * CMOS inputs (With the standby-time input shutdown function) * Automotive input (With the standby-time input shutdown function) * A/D analog input MB90340 Series HANDLING DEVICES Special care is required for the following when handling the device : * Preventing latch-up * Treatment of unused pins * Using external clock * Precautions for when not using a sub clock signal * Notes on during operation of PLL clock mode * Power supply pins (VCC/VSS) * Pull-up/down resistors * Crystal Oscillator Circuit * Turning-on Sequence of Power Supply to A/D Converter and Analog Inputs * Connection of Unused Pins of A/D Converter * Notes on Energization * Stabilization of power supply voltage * Initialization * Port0 to port3 output during Power-on(External-bus mode) * Notes on using CAN Function * Flash security Function 1. Preventing latch-up CMOS IC chips may suffer latch-up under the following conditions : * A voltage higher than VCC or lower than VSS is applied to an input or output pin. * A voltage higher than the rated voltage is applied between VCC and VSS. * The AVCC power supply is applied before the VCC voltage. Latch-up may increase the power supply current drastically, causing thermal damage to the device. For the same reason, also be careful not to let the analog power-supply voltage (AVCC, AVRH) exceed the digital power-supply voltage. 2. Handling unused pins Leaving unused input pins open may result in misbehavior or latch up and possible permanent damage of the device. Therefore they must be pulled up or pulled down through resistors. In this case those resistors should be more than 2 k . Unused bidirectional pins should be set to the output state and can be left open, or the input state with the above described connection. 3. Using external clock To use external clock, drive the X0 pin and leave X1 pin open. MB90340 Series X0 Open X1 4. Precautions for when not using a sub clock signal If you do not connect pins X0A and X1A to an oscillator, use pull-down handling on the X0A pin, and leave the X1A pin open. 23 MB90340 Series 5. Notes on during operation of PLL clock mode If the PLL clock mode is selected, the microcontroller attempt to be working with the self-oscillating circuit even when there is no external oscillator or external clock input is stopped. Performance of this operation, however, cannot be guaranteed. 6. Power supply pins (VCC/VSS) * If there are multiple VCC and VSS pins, from the point of view of device design, pins to be of the same potential are connected the inside of the device to prevent such malfunctioning as latch up. To reduce unnecessary radiation, prevent malfunctioning of the strobe signal due to the rise of ground level, and observe the standard for total output current, be sure to connect the VCC and VSS pins to the power supply and ground externally. * Connect VCC and VSS to the device from the current supply source at a low impedance. * As a measure against power supply noise, connect a capacitor of about 0.1 F as a bypass capacitor between VCC and VSS in the vicinity of VCC and VSS pins of the device Vcc Vss Vcc Vss Vss Vcc MB90340 Series Vcc Vss Vss Vcc 7. Pull-up/down resistors The MB90340 Series does not support internal pull-up/down resistors (Port 0 to Port 3: built-in pull-up resistors). Use external components where needed. 8. Crystal Oscillator Circuit Noises around X0 or X1 pins may be possible causes of abnormal operations. Make sure to provide bypass capacitors via shortest distance from X0, X1 pins, crystal oscillator (or ceramic resonator) and ground lines, and make sure, to the utmost effort, that lines of oscillation circuit not cross the lines of other circuits. It is highly recommended to provide a printed circuit board art work surrounding X0 and X1 pins with a ground area for stabilizing the operation. 9. Turning-on Sequence of Power Supply to A/D Converter and Analog Inputs Make sure to turn on the A/D converter power supply (AVCC, AVRH, AVRL) and analog inputs (AN0 to AN14) after turning-on the digital power supply (VCC) . Turn-off the digital power after turning off the A/D converter supply and analog inputs. In this case, make sure that the voltage not exceed AVRH or AVCC (turning on/off the analog and digital power supplies simultaneously is acceptable) . 10. Connection of Unused Pins of A/D Converter if A/D Converter is used Connect unused pins of A/D converter to AVCC = VCC, AVSS = AVRH = AVRL = VSS. 24 MB90340 Series 11. Notes on Energization To prevent the internal regulator circuit from malfunctioning, set the voltage rise time during energization at 50 or more s (0.2 V to 2.7 V) 12. Stabilization of power supply voltage A sudden change in the supply voltage may cause the device to malfunction even within the specified VCC supply voltage operating range. Therefore, the VCC supply voltage should be stabilized. For reference, the supply voltage should be controlled so that VCC ripple variations (peak-to-peak value) at commercial frequencies (50 Hz to 60 Hz) fall below 10% of the standard VCC supply voltage and the coefficient of fluctuation does not exceed 0.1 V/ms at instantaneous power switching. 13. Initialization In the device, there are internal registers which are initialized only by a power-on reset. To initialize these registers, turn on the power again. 14. Port 0 to port 3 output during Power-on (External-bus mode) As shown below, when power is turned on in External-Bus mode, there is a possibility that output signal of Port 0 to Port 3 might be unstable. VDD5 VDD3 Port0 to Port3 Port0 to 3 outputs might be unstable Port0 to 3 outputs = Hi-Z 15. Notes on using CAN Function To use CAN function, please set '1' to DIRECT bit of CAN Direct Mode Register (CDMR). If DIRECT bit is set to '0' (initial value), wait states will be performed when accessing CAN registers. Please refer to Hardware Manual of MB90340 series for detail of CAN Direct Mode Register. 16. Flash security Function (except for MB90F346) The security bit is located in the area of the flash memory. If protection code 01H is written in the security bit, the flash memory is in the protected state by security. Therefore please do not write 01H in this address if you do not use the security function. Please refer to following table for the address of the security bit. Flash memory size Address for security bit MB90F347 Embedded 1 Mbit Flash Memory FE0001H MB90F342 MB90F349 Embedded 2 Mbit Flash Memory FC0001H MB90F343 Embedded 3 Mbit Flash Memory F90001H MB90F345 Embedded 4 Mbit Flash Memory F80001H 25 MB90340 Series BLOCK DIAGRAMS MB90V340(S) X0,X1 X0A,X1A * RST Clock Controller 16LX CPU IO Timer 0 RAM 30 K AVCC AVSS AN23 to AN0 AVRH AVRL ADTG DA01, DA00 Input Capture 8 ch IN7 to IN0 Output Compare 8 ch OUT7 to OUT0 Prescaler 5 ch IO Timer 1 UART 5 ch CAN Controller 3 ch 16-bit Reload Timer 4 ch FRCK1 RX2 to RX0 TX2 to TX0 TIN3 to TIN0 TOT3 to TOT0 10-bit ADC 24 ch AD15 to AD00 10-bit DAC 2 ch FMC-16 Bus SOT4 to SOT0 SCK4 to SCK0 SIN4 to SIN0 FRCK0 A23 to A16 ALE RD External Bus Interface WRL WRH HRQ PPGF to PPG0 SDA1, SDA0 SCL1, SCL0 I2C Interface 2 ch DMAC * : Only for MB90V340 ( without `S' Suffix ) 26 HAK 8/16-bit PPG 16 ch RDY CLK External Interrupt Clock Monitor INT15 to INT8 (INT15R to INT8R) INT7 to INT0 CKOT MB90340 Series MB90F342/C (S) , MB90F343/C (S) , MB90F345/C (S) , MB90F346/C (S) , MB90F347/C (S) , MB90F349/C (S) , MB90341/C (S) , MB90342/C (S) , MB90346/C (S) , MB90347/C (S) , MB90348/C (S) , MB90349/C (S) X0,X1 X0A,X1A *1 RST Clock Controller 16LX CPU RAM 2 K/6 K/16 K/ 20 K IO Timer 0 ROM/Flash 64 K/128 K 256 K/384 K/ 512 K AVCC AVSS AN15 to AN0 AN23 to AN16 *2 AVRH AVRL ADTG PPGF to PPG0 Input Capture 8 ch IN7 to IN0 Output Compare 8 ch OUT7 to OUT0 Prescaler 4 ch IO Timer 1 UART 4 ch CAN Controller 1 ch/2 ch*3 16-bit Reload Timer 4 ch FRCK1 RX0, RX1*3 TX0, TX1*3 TIN3 to TIN0 TOT3 to TOT0 10-bit ADC 16/24 ch AD15 to AD00 FMC-16 Bus SOT3 to SOT0 SCK3 to SCK0 SIN3 to SIN0 FRCK0 A23 to A16 ALE RD External Bus Interface 8/16-bit PPG 16 ch WRL WRH HRQ HAK RDY SDA1, SDA0*2 SCL1, SCL0*2 CLK I2C Interface 2 ch External Interrupt INT15 to INT8 (INT15R to INT8R) INT7 to INT0 DMAC Clock Monitor CKOT *1 : Only for devices without `S' Suffix *2 : Only for devices with `C' Suffix *3 : Supported by MB90341/C(S), 342/C(S), F342/C(S), F343/C(S), F345/C(S) only 27 MB90340 Series MEMORY MAP MB90V340 MB90F345/C/S/CS FFFFFFH FFFFFFH ROM(FF bank) ROM(FE bank) FC0000H FBFFFFH FB0000H FAFFFFH FA0000H ROM(FD bank) ROM(FC bank) ROM(FB bank) ROM(FA bank) F9FFFFH F90000H F8FFFFH F80000H 00FFFFH 008000H 007FFFH 007900H 0078FFH ROM(F9 bank) ROM(F8 bank) ROM(FF bank) FF0000H FEFFFFH ROM(FE bank) FE0000H FDFFFFH FE0000H FDFFFFH FD0000H FCFFFFH FFFFFFH ROM(FF bank) FF0000H FEFFFFH FF0000H FEFFFFH MB90F343/C/S/CS FD0000H FCFFFFH FC0000H FBFFFFH FB0000H FAFFFFH FA0000H F9FFFFH F90000H F8FFFFH ROM(FE bank) FE0000H FDFFFFH ROM(FD bank) FD0000H ROM(FD bank) ROM(FC bank) FBFFFFH ROM(FB bank) ROM(FA bank) ROM(F9 bank) FB0000H FAFFFFH FA0000H F9FFFFH F90000H ROM(FB bank) ROM(FA bank) ROM(F9 bank) ROM(F8 bank) F80000H ROM (Image of FF bank) 00FFFFH 008000H 007FFFH Peripheral ROM (Image of FF bank) 00FFFFH ROM 008000H (Image of FF bank) 007FFFH Peripheral Peripheral 007900H 007900H 0050FFH 0050FFH RAM 30 K RAM 20 K RAM 20 K 000100H 000100H 0000EFH 000000H Peripheral : No access 28 0000EFH 000000H 000100H Peripheral 0000EFH 000000H Peripheral MB90340 Series MB90349/C/S/CS MB90342/C/S/CS MB90F349/C/S/CS MB90F342/C/S/CS MB90348/C/S/CS MB90341/C/S/CS FFFFFFH FFFFFFH ROM (FF bank) FFFFFFH ROM (FF bank) FF0000H FEFFFFH FF0000H FEFFFFH ROM (FE bank) MB90346/C/S/CS MB90F346C/S/CS FFFFFFH ROM (FF bank) FF0000H FEFFFFH ROM (FE bank) FE0000H FE0000H FDFFFFH MB90347/C/S/CS MB90F347/C/S/CS ROM (FF bank) FF0000H ROM (FE bank) FE0000H ROM (FD bank) FD0000H FCFFFFH ROM (FC bank) FC0000H 00FFFFH 008000H 007FFFH ROM (Image of FF bank) 00FFFFH 008000H 007FFFH Peripheral ROM (Image of FF bank) Peripheral 007900H 007900H 003FFFH 003FFFH RAM 16 K 00FFFFH 008000H 007FFFH 00FFFFH ROM ROM (Image of FF bank) (Image of FF bank) Peripheral 007900H 008000H 007FFFH Peripheral 007900H RAM 16 K 0018FEH 000100H 000100H 0000EFH 000000H Peripheral 0000EFH 000000H RAM 6 K 0008FFH 000100H RAM 2 K Peripheral 0000EFH 000000H Peripheral 000100H Peripheral 0000EFH 000000H : No access Note : The high-order portion of bank 00 gives the image of the FF bank ROM to make the small model of the C compiler effective. Since the low-order 16 bits are the same, the table in ROM can be referenced without using the far specification in the pointer declaration. For example, an attempt to access 00C000H accesses the value at FFC000H in ROM. The ROM area in bank FF exceeds 32 Kbytes, and its entire image cannot be shown in bank 00. The image between FF8000H and FFFFFFH is visible in bank 00, while the image between FF0000H and FF7FFFH is visible only in bank FF. 29 MB90340 Series I/O MAP Address Register Abbreviation Access Resource name Initial value 00H Port 0 data register PDR0 R/W Port 0 XXXXXXXX 01H Port 1 data register PDR1 R/W Port 1 XXXXXXXX 02H Port 2 data register PDR2 R/W Port 2 XXXXXXXX 03H Port 3 data register PDR3 R/W Port 3 XXXXXXXX 04H Port 4 data register PDR4 R/W Port 4 XXXXXXXX 05H Port 5 data register PDR5 R/W Port 5 XXXXXXXX 06H Port 6 data register PDR6 R/W Port 6 XXXXXXXX 07H Port 7 data register PDR7 R/W Port 7 XXXXXXXX 08H Port 8 data register PDR8 R/W Port 8 XXXXXXXX 09H Port 9 data register PDR9 R/W Port 9 XXXXXXXX 0AH Port A data register PDRA R/W Port A XXXXXXXX 0BH Analog Input Enable Port 5 ADER5 R/W Port 5, A/D 11111111 0CH Analog Input Enable Port 6 ADER6 R/W Port 6, A/D 11111111 0DH Analog Input Enable Port 7 ADER7 R/W Port 7, A/D 11111111 0EH Input level select register 0 ILSR0 R/W Ports XXXXXXXX 0FH Input level select register 1 ILSR1 R/W Ports XXXXXXXX 10H Port 0 direction register DDR0 R/W Port 0 00000000 11H Port 1 direction register DDR1 R/W Port 1 00000000 12H Port 2 direction register DDR2 R/W Port 2 00000000 13H Port 3 direction register DDR3 R/W Port 3 00000000 14H Port 4 direction register DDR4 R/W Port 4 00000000 15H Port 5 direction register DDR5 R/W Port 5 00000000 16H Port 6 direction register DDR6 R/W Port 6 00000000 17H Port 7 direction register DDR7 R/W Port 7 00000000 18H Port 8 direction register DDR8 R/W Port 8 00000000 19H Port 9 direction register DDR9 R/W Port 9 00000000 1AH Port A direction register DDRA R/W Port A 00000100 1BH Reserved 1CH Port 0 Pullup control register PUCR0 R/W Port 0 00000000 1DH Port 1 Pullup control register PUCR1 R/W Port 1 00000000 1EH Port 2 Pullup control register PUCR2 R/W Port 2 00000000 1FH Port 3 Pullup control register PUCR3 W, R/W Port 3 00000000 (Continued) 30 MB90340 Series Address Register Abbreviation Access Resource name Initial value 20H Serial Mode Register SMR0 W,R/W 00000000 21H Serial Control Register SCR0 W,R/W 00000000 22H Reception/Transmission Data Register RDR0/ TDR0 R/W 00000000 23H Serial Status Register SSR0 R,R/W 24H Extended Communication Control Reg. ECCR0 R,W,R/ W 25H Extended Status/Control Register ESCR0 R/W 00000100 26H Baud Rate Register 0 BGR00 R/W 00000000 27H Baud Rate Register 1 BGR01 R/W 00000000 28H Serial Mode Register SMR1 W,R/W 00000000 29H Serial Control Register SCR1 W,R/W 00000000 2AH Reception/Transmission Data Register RDR1/ TDR1 R/W 00000000 2BH Serial Status Register SSR1 R,R/W 2CH Extended Communication Control Reg. ECCR1 R,W, R/W 2DH Extended Status/Control Register ESCR1 R/W 00000100 2EH Baud Rate Register 0 BGR10 R/W 00000000 2FH Baud Rate Register 1 BGR11 R/W 00000000 30H PPG 0 operation mode control register PPGC0 W,R/W 31H PPG 1 operation mode control register PPGC1 W,R/W 32H PPG 0 and PPG 1 clock select register PPG01 R/W 33H UART0 000000XX UART1 00001000 000000XX 16-bit Programable Pulse Generator 0/1 0X000XX1 0X000001 000000X0 Reserved 34H PPG 2 operation mode control register PPGC2 W,R/W 35H PPG 3 operation mode control register PPGC3 W,R/W 36H PPG 2 and PPG 3 clock select register PPG23 R/W 16-bit Programable Pulse Generator 2/3 0X000XX1 0X000001 000000X0 Reserved 37H 38H PPG 4 operation mode control register PPGC4 W,R/W 39H PPG 5 operation mode control register PPGC5 W,R/W 3AH PPG 4 and PPG 5 clock select register PPG45 R/W 16-bit Programable Pulse Generator 4/5 3BH ROM Correction Control Status 1 PACSR1 R/W ROM Correction 1 3CH PPG 6 operation mode control register PPGC6 W,R/W 3DH PPG 7 operation mode control register PPGC7 W,R/W 3EH PPG 6 and PPG 7 clock select register PPG67 R/W 3FH 00001000 16-bit Programable Pulse Generator 6/7 0X000XX1 0X000001 000000X0 00000000 0X000XX1 0X000001 000000X0 Reserved (Continued) 31 MB90340 Series Address Register Abbreviation Access 40H PPG 8 operation mode control register PPGC8 W,R/W 41H PPG 9 operation mode control register PPGC9 W,R/W 42H PPG 8 and PPG 9 clock select register PPG89 R/W 43H Resource name 16-bit Programable Pulse Generator 8/9 Initial value 0X000XX1 0X000001 000000X0 Reserved 44H PPG A operation mode control register PPGCA W,R/W 45H PPG B operation mode control register PPGCB W,R/W 46H PPG A and PPG B clock select register PPGAB R/W 16-bit Programable Pulse Generator A/B 0X000XX1 0X000001 000000X0 Reserved 47H 48H PPG C operation mode control register PPGCC W,R/W 49H PPG D operation mode control register PPGCD W,R/W 4AH PPG C and PPG D clock select register PPGCD R/W 4BH 16-bit Programable Pulse Generator C/D 0X000XX1 0X000001 000000X0 Reserved 4CH PPG E operation mode control register PPGCE W,R/W 4DH PPG F operation mode control register PPGCF W,R/W 4EH PPG E and PPG F clock select register PPGEF R/W 4FH 16-bit Programable Pulse Generator E/F 0X000XX1 0X000001 000000X0 Reserved 50H Input Capture Control Status 0/1 ICS01 R/W 51H Input Capture Edge 0/1 ICE01 R/W 52H Input Capture Control Status 2/3 ICS23 R/W 53H Input Capture Edge 2/3 ICE23 R/W 54H Input Capture Control Status 4/5 ICS45 R/W 55H Input Capture Edge 4/5 ICE45 R/W 56H Input Capture Control Status 6/7 ICS67 R/W 57H Input Capture Edge 6/7 ICE67 R/W 58H Output Compare Control Status 0 OCS0 R/W 59H Output Compare Control Status 1 OCS1 R/W 5AH Output Compare Control Status 2 OCS2 R/W 5BH Output Compare Control Status 3 OCS3 R/W 5CH Output Compare Control Status 4 OCS4 R/W 5DH Output Compare Control Status 5 OCS5 R/W 5EH Output Compare Control Status 6 OCS6 R/W 5FH Output Compare Control Status 7 OCS7 R/W Input Capture 0/1 Input Capture 2/3 Input Capture 4/5 Input Capture 6/7 Output Compare 0/1 Output Compare 2/3 Output Compare 4/5 Output Compare 6/7 00000000 XXX0X0XX 00000000 XXXXXXXX 00000000 XXXXXXXX 00000000 XXX000XX 0000XX00 0XX00000 0000XX00 0XX00000 0000XX00 0XX00000 0000XX00 0XX00000 (Continued) 32 MB90340 Series Address Register Abbreviation Access Resource name Initial value 60H Timer Control Status 0 TMCSR0 R/W 61H Timer Control Status 0 TMCSR0 R/W 62H Timer Control Status 1 TMCSR1 R/W 63H Timer Control Status 1 TMCSR1 R/W 64H Timer Control Status 2 TMCSR2 R/W 65H Timer Control Status 2 TMCSR2 R/W 66H Timer Control Status 3 TMCSR3 R/W 67H Timer Control Status 3 TMCSR3 R/W 68H A/D Control Status 0 ADCS0 R/W 000XXXX0 69H A/D Control Status 1 ADCS1 R/W 0000000X 6AH A/D Data 0 ADCR0 R 6BH A/D Data 1 ADCR1 R 6CH ADC Setting 0 ADSR0 R/W 00000000 6DH ADC Setting 1 ADSR1 R/W 00000000 6EH 6FH 16-bit Reload Timer 0 16-bit Reload Timer 1 16-bit Reload Timer 2 16-bit Reload Timer 3 A/D Converter 00000000 XXXX0000 00000000 XXXX0000 00000000 XXXX0000 00000000 XXXX0000 00000000 XXXXXX00 Reserved ROM Mirror ROMM W ROM Mirror XXXXXXX1 70H to 8FH Reserved for CAN Interface 0/1. Refer to " CAN CONTROLLERS" 90H to 9AH Reserved 9BH DMA Descriptor Channel Select DCSR R/W 9CH DMA Status L DSRL R/W 9DH DMA Status H DSRH R/W 9EH ROM Correction Control Status 0 PACSR0 R/W ROM Correction 0 00000000 9FH Delayed Interrupt/release DIRR R/W Delayed Interrupt XXXXXXX0 A0H Low-power Mode Control LPMCR W,R/W Low Power Controller 00011000 A1H Clock Selection CKSCR R,R/W Low Power Controller 11111100 DMA 00000000 A2H, A3H 00000000 DMA 00000000 00000000 Reserved A4H DMA Stop Status DSSR R/W A5H Automatic ready function select reg. ARSR W 0011XX00 External Memory Access A6H External address output control reg. HACR W A7H Bus control signal selection register ECSR W A8H Watchdog Control WDTC R,W Watchdog Timer XXXXX111 A9H Time Base Timer Control TBTC W,R/W Time Base Timer 1XX00100 00000000 0000000X (Continued) 33 MB90340 Series Address AAH Register Watch Timer Control register ABH Abbreviation Access Resource name Initial value WTC R,R/W Watch Timer 1X001000 Reserved ACH DMA Enable L DERL R/W ADH DMA Enable H DERH R/W AEH Flash Control Status (FlashDevices only. Otherwise reserved) FMCS R,R/W AFH DMA Flash Memory 00000000 00000000 000X0000 Reserved B0H Interrupt control register 00 ICR00 W,R/W 00000111 B1H Interrupt control register 01 ICR01 W,R/W 00000111 B2H Interrupt control register 02 ICR02 W,R/W 00000111 B3H Interrupt control register 03 ICR03 W,R/W 00000111 B4H Interrupt control register 04 ICR04 W,R/W 00000111 B5H Interrupt control register 05 ICR05 W,R/W 00000111 B6H Interrupt control register 06 ICR06 W,R/W 00000111 B7H Interrupt control register 07 ICR07 W,R/W B8H Interrupt control register 08 ICR08 W,R/W B9H Interrupt control register 09 ICR09 W,R/W 00000111 BAH Interrupt control register 10 ICR10 W,R/W 00000111 BBH Interrupt control register 11 ICR11 W,R/W 00000111 BCH Interrupt control register 12 ICR12 W,R/W 00000111 BDH Interrupt control register 13 ICR13 W,R/W 00000111 BEH Interrupt control register 14 ICR14 W,R/W 00000111 BFH Interrupt control register 15 ICR15 W,R/W 00000111 C0H D/A Converter data 0 DAT0 R/W XXXXXXXX C1H D/A Converter data 1 DAT1 R/W C2H D/A Control 0 DACR0 R/W C3H D/A Control 1 DACR1 R/W XXXXXXX0 00000000 C4H, C5H Interrupt controller D/A Converter 00000111 00000111 XXXXXXXX XXXXXXX0 Reserved C6H External Interrupt Enable 0 ENIR0 R/W C7H External Interrupt Request 0 EIRR0 R/W C8H External Interrupt Level 0 ELVR0 R/W C9H External Interrupt Level 0 ELVR0 R/W External Interrupt 0 XXXXXXXX 00000000 00000000 (Continued) 34 MB90340 Series Address Register Abbreviation Access Resource name Initial value CAH External Interrupt Enable 1 ENIR1 R/W 00000000 CBH External Interrupt Request 1 EIRR1 R/W XXXXXXXX CCH External Interrupt Level 1 ELVR1 R/W CDH External Interrupt Level 1 ELVR1 R/W 00000000 CEH External Interrupt 1 Source Select EISSR R/W 00000000 CFH PLL/Subclock Control register PSCCR W D0H DMA Buffer Addrss Pointer L BAPL R/W XXXXXXXX D1H DMA Buffer Addrss Pointer M BAPM R/W XXXXXXXX D2H DMA Buffer Addrss Pointer H BAPH R/W XXXXXXXX D3H DMA Control DMACS R/W D4H I/O Register Address Pointer L IOAL R/W D5H I/O Register Address Pointer H IOAH R/W XXXXXXXX D6H Data Counter L DCTL R/W XXXXXXXX D7H Data Counter H DCTH R/W XXXXXXXX D8H Serial Mode Register SMR2 W,R/W 00000000 D9H Serial Control Register SCR2 W,R/W 00000000 DAH Reception/Transmission Data Register RDR2/ TDR2 R/W 00000000 DBH Serial Status Register SSR2 R,R/W DCH Extended Communication Control Reg. ECCR2 R,W, R/W DDH Extended Status/Control Register ESCR2 R/W 00000100 DEH Baud Rate Register 0 BGR20 R/W 00000000 DFH Baud Rate Register 1 BGR21 R/W 00000000 External Interrupt 1 PLL DMA UART2 00000000 XXXX0000 XXXXXXXX XXXXXXXX 00001000 000000XX E0H to EFH Reserved for CAN Interface 2. Refer to " CAN CONTROLLERS" F0H to FFH External (Continued) 35 MB90340 Series Address 7900H Register Reload L Abbreviation Access PRLL0 R/W Resource name Initial value XXXXXXXX 16-bit Programable Pulse Generator 0/1 7901H Reload H PRLH0 R/W 7902H Reload L PRLL1 R/W 7903H Reload H PRLH1 R/W XXXXXXXX 7904H Reload L PRLL2 R/W XXXXXXXX 7905H Reload H PRLH2 R/W 7906H Reload L PRLL3 R/W 7907H Reload H PRLH3 R/W 7908H Reload L PRLL4 R/W 16-bit Programable Pulse Generator 2/3 XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX 16-bit Programable Pulse Generator 4/5 7909H Reload H PRLH4 R/W 790AH Reload L PRLL5 R/W 790BH Reload H PRLH5 R/W XXXXXXXX 790CH Reload L PRLL6 R/W XXXXXXXX 790DH Reload H PRLH6 R/W 790EH Reload L PRLL7 R/W 790FH Reload H PRLH7 R/W 7910H Reload L PRLL8 R/W 16-bit Programable Pulse Generator 6/7 XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX 16-bit Programable Pulse Generator 8/9 7911H Reload H PRLH8 R/W 7912H Reload L PRLL9 R/W 7913H Reload H PRLH9 R/W XXXXXXXX 7914H Reload L PRLLA R/W XXXXXXXX 7915H Reload H PRLHA R/W 7916H Reload L PRLLB R/W 7917H Reload H PRLHB R/W 7918H Reload L PRLLC R/W 16-bit Programable Pulse Generator A/B XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX 16-bit Programable Pulse Generator C/D 7919H Reload H PRLHC R/W 791AH Reload L PRLLD R/W 791BH Reload H PRLHD R/W XXXXXXXX 791CH Reload L PRLLE R/W XXXXXXXX 791DH Reload H PRLHE R/W 791EH Reload L PRLLF R/W 791FH Reload H PRLHF R/W XXXXXXXX 7920H Input Capture 0 IPCP0 R XXXXXXXX 7921H Input Capture 0 IPCP0 R 7922H Input Capture 1 IPCP1 R 7923H Input Capture 1 IPCP1 R 16-bit Programable Pulse Generator E/F Input Capture 0/1 XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX (Continued) 36 MB90340 Series Address Register Abbreviation Access Resource name Initial value 7924H Input Capture 2 IPCP2 R 7925H Input Capture 2 IPCP2 R 7926H Input Capture 3 IPCP3 R 7927H Input Capture 3 IPCP3 R XXXXXXXX 7928H Input Capture 4 IPCP4 R XXXXXXXX 7929H Input Capture 4 IPCP4 R 792AH Input Capture 5 IPCP5 R 792BH Input Capture 5 IPCP5 R XXXXXXXX 792CH Input Capture 6 IPCP6 R XXXXXXXX 792DH Input Capture 6 IPCP6 R 792EH Input Capture 7 IPCP7 R 792FH Input Capture 7 IPCP7 R XXXXXXXX 7930H Output Compare 0 OCCP0 R/W XXXXXXXX 7931H Output Compare 0 OCCP0 R/W 7932H Output Compare 1 OCCP1 R/W 7933H Output Compare 1 OCCP1 R/W XXXXXXXX 7934H Output Compare 2 OCCP2 R/W XXXXXXXX 7935H Output Compare 2 OCCP2 R/W 7936H Output Compare 3 OCCP3 R/W 7937H Output Compare 3 OCCP3 R/W XXXXXXXX 7938H Output Compare 4 OCCP4 R/W XXXXXXXX 7939H Output Compare 4 OCCP4 R/W 793AH Output Compare 5 OCCP5 R/W 793BH Output Compare 5 OCCP5 R/W XXXXXXXX 793CH Output Compare 6 OCCP6 R/W XXXXXXXX 793DH Output Compare 6 OCCP6 R/W 793EH Output Compare 7 OCCP7 R/W 793FH Output Compare 7 OCCP7 R/W XXXXXXXX 7940H Timer Data 0 TCDT0 R/W 00000000 7941H Timer Data 0 TCDT0 R/W 7942H Timer Control 0 TCCSL0 R/W 7943H Timer Control 0 TCCSH0 R/W 0XXXXXXX 7944H Timer Data 1 TCDT1 R/W 00000000 7945H Timer Data 1 TCDT1 R/W 7946H Timer Control 1 TCCSL1 R/W 7947H Timer Control 1 TCCSH1 R/W XXXXXXXX Input Capture 2/3 Input Capture 4/5 Input Capture 6/7 Output Compare 0/1 Output Compare 2/3 Output Compare 4/5 Output Compare 6/7 I/O Timer 0 I/O Timer 1 XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX 00000000 00000000 00000000 00000000 0XXXXXXX (Continued) 37 MB90340 Series Address 7948H 7949H 794AH 794BH 794CH 794DH 794EH 794FH Register Abbreviation Access Resource name Initial value 16-bit Reload Timer 0 XXXXXXXX 16-bit Reload Timer 1 XXXXXXXX 16-bit Reload Timer 2 XXXXXXXX 16-bit Reload Timer 3 XXXXXXXX Timer 0/Reload 0 TMR0/ TMRLR0 R/W Timer 1/Reload 1 TMR1/ TMRLR1 R/W Timer 2/Reload 2 TMR2/ TMRLR2 R/W Timer 3/Reload 3 TMR3/ TMRLR3 R/W R/W R/W R/W R/W XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX 7950H Serial Mode Register SMR3 W,R/W 00000000 7951H Serial Control Register SCR3 W,R/W 00000000 7952H Reception/Transmission Data Register RDR3/ TDR3 R/W 00000000 7953H Serial Status Register SSR3 R,R/W 7954H Extended Communication Control Reg. ECCR3 R,W, R/W 7955H Extended Status/Control Register ESCR3 R/W 00000100 7956H Baud Rate Register 0 BGR30 R/W 00000000 7957H Baud Rate Register 1 BGR31 R/W 00000000 7958H Serial Mode Register SMR4 W,R/W 00000000 7959H Serial Control Register SCR4 W,R/W 00000000 795AH Reception/Transmission Data Register RDR4/ TDR4 R/W 00000000 795BH Serial Status Register SSR4 R,R/W 795CH Extended Communication Control Reg. ECCR4 R,W, R/W 795DH Extended Status/Control Register ESCR4 R/W 00000100 795EH Baud Rate Register 0 BGR40 R/W 00000000 795FH Baud Rate Register 1 BGR41 R/W 00000000 7960H to 796BH 796CH UART3 00001000 000000XX UART4 00001000 000000XX Reserved Clock output enable register CLKR R/W Clock Monitor XXXX0000 CDMR R/W CAN clock sync XXXXXXX0 CANSWR R/W CAN 0/1 XXXXXX00 Reserved 796DH 796EH CAN Direct Mode Register 796FH CAN RX/TX redirect register (Continued) 38 MB90340 Series Address 7970H 7971H 7972H 7973H 7974H 7975H 7976H 7977H 7978H Register I2C bus status register 2 I C bus control register I2C 10 bit slave address register I2C 10 bit address mask register Access IBSR0 R 00000000 IBCR0 W,R/W 00000000 ITBAL0 R/W 00000000 ITBAH0 R/W 00000000 ITMKL0 R/W Resource name I2C Interface 0 Initial value 11111111 ITMKH0 R/W 00111111 2 ISBA0 R/W 00000000 2 ISMK0 R/W 01111111 2 IDAR0 R/W 00000000 I C 7 bit slave address register I C 7 bit address mask register I C data register 7979H, 797AH 797BH Abbreviation Reserved I2C clock control register 797CH to 797FH ICCR0 R/W I2C Interface 0 00011111 Reserved 7980H I2C bus status register IBSR1 R 00000000 7981H I2C bus control register IBCR1 W,R/W 00000000 ITBAL1 R/W 00000000 ITBAH1 R/W 7982H 7983H 7984H 7985H I2C 10 bit slave address register I2C 10 bit address mask register 2 00000000 2 I C Interface 1 ITMKL1 R/W 11111111 ITMKH1 R/W 00111111 7986H I C 7 bit slave address register ISBA1 R/W 00000000 7987H I2C 7 bit address mask register ISMK1 R/W 01111111 7988H I2C data register IDAR1 R/W 00000000 7989H, 798AH 798BH Reserved I2C clock control register 798CH to 79C1H 79C2H 79C3H to 79DFH ICCR1 R/W I2C Interface 1 00011111 R,R/W Clock Modulator 0001X000 Reserved Clock Modulator Control Register CMCR Reserved (Continued) 39 MB90340 Series (Continued) Address Register Abbreviation Access Resource name Initial value 79E0H ROM Correction Address 0 PADR0 R/W XXXXXXXX 79E1H ROM Correction Address 0 PADR0 R/W XXXXXXXX 79E2H ROM Correction Address 0 PADR0 R/W XXXXXXXX 79E3H ROM Correction Address 1 PADR1 R/W XXXXXXXX 79E4H ROM Correction Address 1 PADR1 R/W 79E5H ROM Correction Address 1 PADR1 R/W XXXXXXXX 79E6H ROM Correction Address 2 PADR2 R/W XXXXXXXX 79E7H ROM Correction Address 2 PADR2 R/W XXXXXXXX 79E8H ROM Correction Address 2 PADR2 R/W XXXXXXXX 79E9H to 79EFH ROM Correction 0 XXXXXXXX Reserved 79F0H ROM Correction Address 3 PADR3 R/W XXXXXXXX 79F1H ROM Correction Address 3 PADR3 R/W XXXXXXXX 79F2H ROM Correction Address 3 PADR3 R/W XXXXXXXX 79F3H ROM Correction Address 4 PADR4 R/W XXXXXXXX 79F4H ROM Correction Address 4 PADR4 R/W 79F5H ROM Correction Address 4 PADR4 R/W XXXXXXXX 79F6H ROM Correction Address 5 PADR5 R/W XXXXXXXX 79F7H ROM Correction Address 5 PADR5 R/W XXXXXXXX 79F8H ROM Correction Address 5 PADR5 R/W XXXXXXXX ROM Correction 1 79F9H to 79FFH Reserved 7A00H to 7AFFH Reserved for CAN Interface 0. Refer to " CAN CONTROLLERS" 7B00H to 7BFFH Reserved for CAN Interface 0. Refer to " CAN CONTROLLERS" 7C00H to 7CFFH Reserved for CAN Interface 1. Refer to " CAN CONTROLLERS" 7D00H to 7DFFH Reserved for CAN Interface 1. Refer to " CAN CONTROLLERS" 7E00H to 7EFFH Reserved for CAN Interface 2. Refer to " CAN CONTROLLERS" 7F00H to 7FFFH Reserved for CAN Interface 2. Refer to " CAN CONTROLLERS" XXXXXXXX Notes : * Initial value of "X" represents unknown value. * Addresses in the range 0000H to 00BFH, which are not listed in the table, are reserved for the primary functions of the MCU. A read access to these reserved addresses results reading "X" and any write access should not be performed. 40 MB90340 Series CAN CONTROLLERS The CAN controller has the following features : * Conforms to CAN Specification Version 2.0 Part A and B * Supports transmission/reception in standard frame and extended frame formats * Supports transmitting of data frames by receiving remote frames * 16 transmitting/receiving message buffers * 29-bit ID and 8-byte data * Multi-level message buffer configuration * Provides full-bit comparison, full-bit mask, acceptance register 0/acceptance register 1 for each message buffer as ID acceptance mask * Two acceptance mask registers in either standard frame format or extended frame formats * Bit rate programmable from 10 Kbits/s to 2 Mbits/s (when input clock is at 16 MHz) List of Control Registers (1) Address CAN0 CAN1 CAN2 000070H 000080H 0000E0H 000071H 000081H 0000E1H 000072H 000082H 0000E2H 000073H 000083H 0000E3H 000074H 000084H 0000E4H 000075H 000085H 0000E5H 000076H 000086H 0000E6H 000077H 000087H 0000E7H 000078H 000088H 0000E8H 000079H 000089H 0000E9H 00007AH 00008AH 0000EAH 00007BH 00008BH 0000EBH 00007CH 00008CH 0000ECH 00007DH 00008DH 0000EDH 00007EH 00008EH 0000EEH 00007FH 00008FH 0000EFH Register Abbreviation Access Initial Value Message buffer valid register BVALR R/W 00000000 00000000 Transmit request register TREQR R/W 00000000 00000000 Transmit cancel register TCANR W 00000000 00000000 Transmission complete register TCR R/W 00000000 00000000 Receive complete register RCR R/W 00000000 00000000 Remote request receiving register RRTRR R/W 00000000 00000000 Receive overrun register ROVRR R/W 00000000 00000000 Reception interrupt enable register RIER R/W 00000000 00000000 41 MB90340 Series List of Control Registers (2) Address 42 CAN0 CAN1 CAN2 007B00H 007D00H 007F00H 007B01H 007D01H 007F01H 007B02H 007D02H 007F02H 007B03H 007D03H 007F03H 007B04H 007D04H 007F04H 007B05H 007D05H 007F05H 007B06H 007D06H 007F06H 007B07H 007D07H 007F07H 007B08H 007D08H 007F08H 007B09H 007D09H 007F09H 007B0AH 007D0AH 007F0AH 007B0BH 007D0BH 007F0BH 007B0CH 007D0CH 007F0CH 007B0DH 007D0DH 007F0DH 007B0EH 007D0EH 007F0EH 007B0FH 007D0FH 007F0FH 007B10H 007D10H 007F10H 007B11H 007D11H 007F11H 007B12H 007D12H 007F12H 007B13H 007D13H 007F13H 007B14H 007D14H 007F14H 007B15H 007D15H 007F15H 007B16H 007D16H 007F16H 007B17H 007D17H 007F17H 007B18H 007D18H 007F18H 007B19H 007D19H 007F19H 007B1AH 007D1AH 007F1AH 007B1BH 007D1BH 007F1BH Register Abbreviation Access Initial Value Control status register CSR R/W, W R/W, R 0XXXX0X1 00XXX000 Last event indicator register LEIR R/W 000X0000 XXXXXXXX Receive/transmit error counter RTEC R 00000000 00000000 Bit timing register BTR R/W 11111111 X1111111 IDE register IDER R/W XXXXXXXX XXXXXXXX Transmit RTR register TRTRR R/W 00000000 00000000 Remote frame receive waiting register RFWTR R/W XXXXXXXX XXXXXXXX Transmit interrupt enable register TIER R/W 00000000 00000000 Acceptance mask select register Acceptance mask register 0 Acceptance mask register 1 XXXXXXXX XXXXXXXX AMSR R/W XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX AMR0 R/W XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX AMR1 R/W XXXXXXXX XXXXXXXX MB90340 Series List of Message Buffers (ID Registers) (1) Address CAN0 CAN1 CAN2 007A00H to 007A1FH 007C00H to 007C1FH 007E00H to 007E1FH 007A20H 007C20H 007E20H 007A21H 007C21H 007E21H 007A22H 007C22H 007E22H 007A23H 007C23H 007E23H 007A24H 007C24H 007E24H 007A25H 007C25H 007E25H 007A26H 007C26H 007E26H 007A27H 007C27H 007E27H 007A28H 007C28H 007E28H 007A29H 007C29H 007E29H 007A2AH 007C2AH 007E2AH 007A2BH 007C2BH 007E2BH 007A2CH 007C2CH 007E2CH 007A2DH 007C2DH 007E2DH 007A2EH 007C2EH 007E2EH 007A2FH 007C2FH 007E2FH 007A30H 007C30H 007E30H 007A31H 007C31H 007E31H 007A32H 007C32H 007E32H 007A33H 007C33H 007E33H 007A34H 007C34H 007E34H 007A35H 007C35H 007E35H 007A36H 007C36H 007E36H 007A37H 007C37H 007E37H 007A38H 007C38H 007E38H 007A39H 007C39H 007E39H 007A3AH 007C3AH 007E3AH 007A3BH 007C3BH 007E3BH 007A3CH 007C3CH 007E3CH 007A3DH 007C3DH 007E3DH 007A3EH 007C3EH 007E3EH 007A3FH 007C3FH 007E3FH Register Abbreviation Access Initial Value Generalpurpose RAM R/W XXXXXXXX to XXXXXXXX XXXXXXXX XXXXXXXX ID register 0 IDR0 R/W XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX ID register 1 IDR1 R/W XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX ID register 2 IDR2 R/W XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX ID register 3 IDR3 R/W XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX ID register 4 IDR4 R/W XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX ID register 5 IDR5 R/W XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX ID register 6 IDR6 R/W XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX ID register 7 IDR7 R/W XXXXXXXX XXXXXXXX 43 MB90340 Series List of Message Buffers (ID Registers) (2) Address 44 CAN0 CAN1 CAN2 007A40H 007C40H 007E40H 007A41H 007C41H 007E41H 007A42H 007C42H 007E42H 007A43H 007C43H 007E43H 007A44H 007C44H 007E44H 007A45H 007C45H 007E45H 007A46H 007C46H 007E46H 007A47H 007C47H 007E47H 007A48H 007C48H 007E48H 007A49H 007C49H 007E49H 007A4AH 007C4AH 007E4AH 007A4BH 007C4BH 007E4BH 007A4CH 007C4CH 007E4CH 007A4DH 007C4DH 007E4DH 007A4EH 007C4EH 007E4EH 007A4FH 007C4FH 007E4FH 007A50H 007C50H 007E50H 007A51H 007C51H 007E51H 007A52H 007C52H 007E52H 007A53H 007C53H 007E53H 007A54H 007C54H 007E54H 007A55H 007C55H 007E55H 007A56H 007C56H 007E56H 007A57H 007C57H 007E57H 007A58H 007C58H 007E58H 007A59H 007C59H 007E59H 007A5AH 007C5AH 007E5AH 007A5BH 007C5BH 007E5BH 007A5CH 007C5CH 007E5CH 007A5DH 007C5DH 007E5DH 007A5EH 007C5EH 007E5EH 007A5FH 007C5FH 007E5FH Register Abbreviation Access Initial Value XXXXXXXX XXXXXXXX ID register 8 IDR8 R/W XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX ID register 9 IDR9 R/W XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX ID register 10 IDR10 R/W XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX ID register 11 IDR11 R/W XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX ID register 12 IDR12 R/W XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX ID register 13 IDR13 R/W XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX ID register 14 IDR14 R/W XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX ID register 15 IDR15 R/W XXXXXXXX XXXXXXXX MB90340 Series List of Message Buffers (DLC Registers and Data Registers) (1) Address CAN0 CAN1 CAN2 007A60H 007C60H 007E60H 007A61H 007C61H 007E61H 007A62H 007C62H 007E62H 007A63H 007C63H 007E63H 007A64H 007C64H 007E64H 007A65H 007C65H 007E65H 007A66H 007C66H 007E66H 007A67H 007C67H 007E67H 007A68H 007C68H 007E68H 007A69H 007C69H 007E69H 007A6AH 007C6AH 007E6AH 007A6BH 007C6BH 007E6BH 007A6CH 007C6CH 007E6CH 007A6DH 007C6DH 007E6DH 007A6EH 007C6EH 007E6EH 007A6FH 007C6FH 007E6FH 007A70H 007C70H 007E70H 007A71H 007C71H 007E71H 007A72H 007C72H 007E72H 007A73H 007C73H 007E73H 007A74H 007C74H 007E74H 007A75H 007C75H 007E75H 007A76H 007C76H 007E76H 007A77H 007C77H 007E77H 007A78H 007C78H 007E78H 007A79H 007C79H 007E79H 007A7AH 007C7AH 007E7AH 007A7BH 007C7BH 007E7BH 007A7CH 007C7CH 007E7CH 007A7DH 007C7DH 007E7DH 007A7EH 007C7EH 007E7EH 007A7FH 007C7FH 007E7FH Register Abbreviation Access Initial Value DLC register 0 DLCR0 R/W XXXXXXXX DLC register 1 DLCR1 R/W XXXXXXXX DLC register 2 DLCR2 R/W XXXXXXXX DLC register 3 DLCR3 R/W XXXXXXXX DLC register 4 DLCR4 R/W XXXXXXXX DLC register 5 DLCR5 R/W XXXXXXXX DLC register 6 DLCR6 R/W XXXXXXXX DLC register 7 DLCR7 R/W XXXXXXXX DLC register 8 DLCR8 R/W XXXXXXXX DLC register 9 DLCR9 R/W XXXXXXXX DLC register 10 DLCR10 R/W XXXXXXXX DLC register 11 DLCR11 R/W XXXXXXXX DLC register 12 DLCR12 R/W XXXXXXXX DLC register 13 DLCR13 R/W XXXXXXXX DLC register 14 DLCR14 R/W XXXXXXXX DLC register 15 DLCR15 R/W XXXXXXXX 45 MB90340 Series List of Message Buffers (DLC Registers and Data Registers) (2) Address 46 Register Abbreviation Access Initial Value 007E80H to 007E87H Data register 0 (8 bytes) DTR0 R/W XXXXXXXX to XXXXXXXX 007C88H to 007C8FH 007E88H to 007E8FH Data register 1 (8 bytes) DTR1 R/W XXXXXXXX to XXXXXXXX 007A90H to 007A97H 007C90H to 007C97H 007E90H to 007E97H Data register 2 (8 bytes) DTR2 R/W XXXXXXXX to XXXXXXXX 007A98H to 007A9FH 007C98H to 007C9FH 007E98H to 007E9FH Data register 3 (8 bytes) DTR3 R/W XXXXXXXX to XXXXXXXX 007AA0H to 007AA7H 007CA0H to 007CA7H 007EA0H to 007EA7H Data register 4 (8 bytes) DTR4 R/W XXXXXXXX to XXXXXXXX 007AA8H to 007AAFH 007CA8H to 007CAFH 007EA8H to 007EAFH Data register 5 (8 bytes) DTR5 R/W XXXXXXXX to XXXXXXXX 007AB0H to 007AB7H 007CB0H to 007CB7H 007EB0H to 007EB7H Data register 6 (8 bytes) DTR6 R/W XXXXXXXX to XXXXXXXX 007AB8H to 007ABFH 007CB8H to 007CBFH 007EB8H to 007EBFH Data register 7 (8 bytes) DTR7 R/W XXXXXXXX to XXXXXXXX 007AC0H to 007AC7H 007CC0H to 007CC7H 007EC0H to 007EC7H Data register 8 (8 bytes) DTR8 R/W XXXXXXXX to XXXXXXXX 007AC8H to 007ACFH 007CC8H to 007CCFH 007EC8H to 007ECFH Data register 9 (8 bytes) DTR9 R/W XXXXXXXX to XXXXXXXX 007AD0H to 007AD7H 007CD0H to 007CD7H 007ED0H to 007ED7H Data register 10 (8 bytes) DTR10 R/W XXXXXXXX to XXXXXXXX 007AD8H to 007ADFH 007CD8H to 007CDFH 007ED8H to 007EDFH Data register 11 (8 bytes) DTR11 R/W XXXXXXXX to XXXXXXXX 007AE0H to 007AE7H 007CE0H to 007CE7H 007EE0H to 007EE7H Data register 12 (8 bytes) DTR12 R/W XXXXXXXX to XXXXXXXX 007AE8H to 007AEFH 007CE8H to 007CEFH 007EE8H to 007EEFH Data register 13 (8 bytes) DTR13 R/W XXXXXXXX to XXXXXXXX CAN0 CAN1 CAN2 007A80H to 007A87H 007C80H to 007C87H 007A88H to 007A8FH MB90340 Series List of Message Buffers (DLC Registers and Data Registers) (3) Address Register Abbreviation Access Initial Value 007EF0H to 007EF7H Data register 14 (8 bytes) DTR14 R/W XXXXXXXX to XXXXXXXX 007EF8H to 007EFFH Data register 15 (8 bytes) DTR15 R/W XXXXXXXX to XXXXXXXX CAN0 CAN1 CAN2 007AF0H to 007AF7H 007CF0H to 007CF7H 007AF8H to 007AFFH 007CF8H to 007CFFH 47 MB90340 Series INTERRUPT FACTORS, INTERRUPT VECTORS, INTERRUPT CONTROL REGISTER EI2OS clear DMA ch number Reset N INT9 instruction Interrupt cause Interrupt vector Interrupt control register Number Address Number Address #08 FFFFDCH N #09 FFFFD8H Exception N #10 FFFFD4H CAN 0 RX N #11 FFFFD0H CAN 0 TX/NS N #12 FFFFCCH ICR00 0000B0H CAN 1 RX / Input Capture 6 Y1 #13 FFFFC8H CAN 1 TX/NS / Input Capture 7 Y1 #14 FFFFC4H ICR01 0000B1H CAN 2 RX / I2C0 N #15 FFFFC0H CAN 2 TX/NS N #16 FFFFBCH ICR02 0000B2H 16-bit Reload Timer 0 Y1 0 #17 FFFFB8H 16-bit Reload Timer 1 Y1 1 #18 FFFFB4H ICR03 0000B3H 16-bit Reload Timer 2 Y1 2 #19 FFFFB0H 16-bit Reload Timer 3 Y1 #20 FFFFACH ICR04 0000B4H PPG 0/1/4/5 N #21 FFFFA8H PPG 2/3/6/7 N #22 FFFFA4H ICR05 0000B5H PPG 8/9/C/D N #23 FFFFA0H PPG A/B/E/F N #24 FFFF9CH ICR06 0000B6H Time Base Timer N #25 FFFF98H External Interrupt 0 to 3, 8 to 11 Y1 3 #26 FFFF94H ICR07 0000B7H Watch Timer N #27 FFFF90H External Interrupt 4 to 7, 12 to 15 Y1 4 #28 FFFF8CH ICR08 0000B8H A/D Converter Y1 5 #29 FFFF88H I/O Timer 0 / I/O Timer 1 N #30 FFFF84H ICR09 0000B9H Input Capture 4/5 / I2C1 Y1 6 #31 FFFF80H Output Compare 0/1/4/5 Y1 7 #32 FFFF7CH ICR10 0000BAH Input Capture 0 to 3 Y1 8 #33 FFFF78H Output Compare 2/3/6/7 Y1 9 #34 FFFF74H ICR11 0000BBH UART 0 RX Y2 10 #35 FFFF70H UART 0 TX Y1 11 #36 FFFF6CH ICR12 0000BCH UART 1 RX / UART 3 RX Y2 12 #37 FFFF68H UART 1 TX / UART 3 TX Y1 13 #38 FFFF64H ICR13 0000BDH (Continued) 48 MB90340 Series (Continued) EI2OS clear DMA ch number UART 2 RX / UART 4 RX Y2 UART 2 TX / UART 4 TX Interrupt cause Interrupt vector Number Address 14 #39 FFFF60H Y1 15 #40 FFFF5CH Flash Memory N #41 FFFF58H Delayed interrupt N #42 FFFF54H Interrupt control register Number Address ICR14 0000BEH ICR15 0000BFH Y1 : Usable Y2 : Usable, with EI2OS stop function N : Unusable Notes : * The peripheral resources sharing the ICR register have the same interrupt level. * When two peripheral resources share the ICR register, only one can use Extended Intelligent I/O Service at a time. * When either of the two peripheral resources sharing the ICR register specifies Extended Intelligent I/O Service, the other one cannot use interrupts. 49 MB90340 Series ELECTRICAL CHARACTERISTICS 1. Absolute Maximum Ratings Parameter (VSS = AVSS = 0 V) Symbol Rating Unit Remarks Min Max VCC VSS - 0.3 VSS + 6.0 V AVCC VSS - 0.3 VSS + 6.0 V VCC = AVCC*1 AVRH, AVRL VSS - 0.3 VSS + 6.0 V AVCC AVRH, AVCC AVRL, AVRH AVRL Input voltage VI VSS - 0.3 VSS + 6.0 V *2 Output voltage VO VSS - 0.3 VSS + 6.0 V *2 ICLAMP -4.0 +4.0 mA *4 |ICLAMP| 40 mA *4 IOL 15 mA *3 "L" level average output current IOLAV 4 mA *3 "L" level maximum overall output current IOL 100 mA *3 "L" level average overall output current IOLAV 50 mA *3 IOH -15 mA *3 "H" level average output current IOHAV -4 mA *3 "H" level maximum overall output current IOH -100 mA *3 "H" level average overall output current IOHAV -50 mA *3 Power consumption PD 340 mW MB90F347 Operating temperature TA -40 +105 C TSTG -55 +150 C Power supply voltage Maximum Clamp Current Total Maximum Clamp Current "L" level maximum output current "H" level maximum output current Storage temperature (Continued) 50 MB90340 Series (Continued) *1: Set AVCC and VCC to the same voltage. Make sure that AVCC does not exceed VCC and that the voltage at the analog inputs does not exceed AVCC when the power is switched on. *2: VI and VO should not exceed VCC + 0.3 V. VI should not exceed the specified ratings. However if the maximun current to/from an input is limited by some means with external components, the ICLAMP rating supercedes the VI rating. *3: Applicable to pins: P00 to P07, P10 to P17, P20 to P27, P30 to P37, P40 to P47, P50 to P57, P60 to P67, P70 to P77, P80 to P87, P90 to P97, PA0 to PA1 *4: * Applicable to pins: P00 to P07, P10 to P17, P20 to P27, P30 to P37, P40 to P47, P50 to P57, P60 to P67 P70 to P77, P80 to P87, P90 to P97, PA0 to PA1 * Use within recommended operating conditions. * Use at DC voltage (current) * The +B signal should always be applied a limiting resistance placed between the +B signal and the microcontroller. * The value of the limiting resistance should be set so that when the +B signal is applied the input current to the microcontroller pin does not exceed rated values, either instantaneously or for prolonged periods. * Note that when the microcontroller drive current is low, such as in the power saving modes, the +B input potential may pass through the protective diode and increase the potential at the VCC pin, and this may affect other devices. * Note that if a +B signal is input when the microcontroller power supply is off (not fixed at 0 V) , the power supply is provided from the pins, so that incomplete operation may result. * Note that if the +B input is applied during power-on, the power supply is provided from the pins and the resulting supply voltage may not be sufficient to operate the power-on reset. * Care must be taken not to leave the +B input pin open. * Sample recommended circuits: * Input/output equivalent circuits Protective diode VCC Limiting resistance P-ch +B input (0 V to 16 V) N-ch R WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings. 51 MB90340 Series 2. Recommended Conditions Parameter Power supply voltage Symbol VCC, AVCC (VSS = AVSS = 0 V) Value Unit Remarks Min Typ Max 4.0 5.0 5.5 V Under normal operation 3.5 5.0 5.5 V Under normal operation, when not using the A/D converter and not Flash programming. 4.5 5.0 5.5 V When External bus is used. 3.0 5.5 V Maintains RAM data in stop mode Use a ceramic capacitor or capacitor of better AC characteristics. Capacitor at the VCC should be greater than this capacitor. Smooth capacitor CS 0.1 1.0 F Operating temperature TA -40 +105 C C CS C Pin Connection Diagram WARNING: The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges. Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure. No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their FUJITSU representatives beforehand. 52 MB90340 Series 3. DC Characteristics Parameter Input H voltage (At VCC = 5 V 10%) Input L voltage (At VCC = 5 V 10%) Symbol (TA = -40 C to +105 C, VCC = 5.0 V 10%, VSS = AVSS = 0 V) Pin Condition Value Min Typ Max Unit Remarks VIHS 0.8 VCC VCC + 0.3 V Port inputs if CMOS hysteresis input levels are selected (except UART SIN input pins and I2C input pins) VIHA 0.8 VCC VCC + 0.3 V Port inputs if AUTOMOTIVE input levels are selected VIHT 2.0 VCC + 0.3 V Port inputs if TTL input levels are selected VIHS 0.7 VCC VCC + 0.3 V UART SIN inputs if CMOS input levels are selected VIHI 0.7 VCC VCC + 0.3 V I2C Port inputs if CMOS hysteresis input levels are selected VIHR 0.8 VCC VCC + 0.3 V RST input pin (CMOS hysteresis) VIHM VCC - 0.3 VCC + 0.3 V MD input pin VILS VSS - 0.3 0.2 VCC V Port inputs if CMOS hysteresis input levels are selected (except UART SIN input pins and I2C input pins) VILA VSS - 0.3 0.5 VCC V Port inputs if AUTOMOTIVE input levels are selected VILT VSS - 0.3 0.8 V Port inputs if TTL input levels are selected VILS VSS - 0.3 0.3 VCC V UART SIN inputs if CMOS input levels are selected VILI VSS - 0.3 0.3 VCC V I2C Port inputs if CMOS hysteresis input levels are selected VILR VSS - 0.3 0.2 VCC V RST input pin (CMOS hysteresis) VILM VSS - 0.3 VSS + 0.3 V MD input pin Output H voltage VOH Normal outputs VCC = 4.5 V, VCC - 0.5 IOH = -4.0 mA V Output H voltage VOHI I2C current VCC = 4.5 V, VCC - 0.5 outputs IOH = -3.0 mA V Output L voltage VOL Normal outputs VCC = 4.5 V, IOL = 4.0 mA 0.4 V Output L voltage VOLI I2C current VCC = 4.5 V, outputs IOL = 3.0 mA 0.4 V (Continued) 53 MB90340 Series (Continued) Parameter (TA = -40 C to +105, VCC = 5.0 V 10%, VSS = AVSS = 0 V) Symbol Pin Condition Unit Remarks Min Typ Max -1 1 A IIL Pull-up resistance RUP P00 to P07, P10 to P17, P20 to P27, P30 to P37, RST 25 50 100 k Pull-down resistance RDOWN MD2 25 50 100 Except k Flash devices VCC = 5.0 V, Internal frequency : 24 MHz, At normal operation. 55 70 mA MB90F347 VCC = 5.0 V, Internal frequency : 24 MHz, At writing FLASH memory. 70 85 mA MB90F347 VCC = 5.0 V, Internal frequency : 24 MHz, At erasing FLASH memory. 75 90 mA MB90F347 ICCS VCC = 5.0 V, Internal frequency : 24 MHz, At Sleep mode. 25 35 mA MB90F347 ICTS VCC = 5.0 V, Internal frequency : 2 MHz, At Main Timer mode 0.3 0.8 mA MB90F347 VCC = 5.0 V, Internal frequency : 24 MHz, At PLL Timer mode, external frequency = 4 MHz 4 7 mA MB90F347 ICCL VCC = 5.0V Internal frequency: 8 kHz, At sub operation TA = +25C 170 360 A MB90F347 ICCLS VCC = 5.0V Internal frequency: 8 kHz, At sub sleep TA = +25C 20 50 A MB90F347 ICCT VCC = 5.0V Internal frequency: 8 kHz, At watch mode TA = +25C 10 60 A MB90F347 ICCH VCC = 5.0 V, At Stop mode, TA = +25C 7 100 A MB90F347 5 15 pF Input leak current ICC Power supply current* Input capacity ICTSPLL6 CIN VCC VCC = 5.5 V, VSS < VI < VCC Value Other than C, AVCC, AVSS, AVRH, AVRL, VCC, VSS, * : Current values are tentative. They are subject to change without notice according to improvements in the characteristics. The power supply current is measured with an external clock. 54 MB90340 Series 4. AC Characteristics (1) Clock Timing (TA = -40 C to +105 C, VCC = 5.0 V 10%, VSS = AVSS = 0 V) Parameter Symbol Value Pin Unit Remarks Min Typ Max X0, X1 3 16 MHz When using an oscillation circuit X0, X1 3 24 MHz When using an external clock* X0A, X1A -- 32.768 100 kHz X0, X1 62.5 333 ns When using an oscillation circuit X0, X1 41.67 333 ns When using an external clock tCYLL X0A, X1A 10 30.5 -- s PWH, PWL X0 10 ns PWHL, PWLL X0A 5 15.2 s Duty ratio is about 30% to 70%. Input clock rise and fall time tCR, tCF X0 5 ns When using external clock Internal operating clock frequency (machine clock) fCP 1.5 24 MHz When using main clock fCPL 8.192 50 kHz When using sub clock tCP 41.67 666 ns When using main clock tCPL 20 122.1 s When using sub clock fC Clock frequency fCL tCYL Clock cycle time Input clock pulse width Internal operating clock cycle time (machine clock) * : Whem selecting the PLL clock, the range of clock frequency is limitted. Use this product within range as mentioned in "Relation among external clock frequency and machine clock frequency". tCYL 0.8 VCC X0 0.2 VCC PWH PWL tCF tCR tCYLL 0.8 VCC X0A 0.2 VCC PWHL PWLL tCF tCR Clock Timing 55 MB90340 Series Guaranteed operation range Power supply voltage VCC (V) 5.5 Guaranteed A/D Converter operation range 4.0 3.5 Guaranteed PLL operation range 1.5 24 4 Machine clock fCP (MHz) Guaranteed operation range of MB90340 series Guaranteed oscillation frequency range x6 24 Internal clock fCP (MHz) x4 x3 x2 x1 16 x 1/2 (PLL off) 12 8 4.0 1.5 3 4 8 12 16 External clock fC (MHz) * * : When using the oscillation circuit, the maximum oscillation clock frequency is 16 MHz External clock frequency and Machine clock frequency 56 24 MB90340 Series (2) Reset Standby Input Parameter Reset input time Symbol tRSTL (TA = -40 C to +105 C, VCC = 5.0 V 10%, VSS = AVSS = 0.0 V) Pin RST Value Unit Remarks Min Max 500 ns Under normal operation Oscillation time of oscillator* + 100 s ns In Stop mode, Sub Clock mode, Sub Sleep mode and Watch mode 100 s In Time Timer mode * : Oscillation time of oscillator is the time that the amplitude reaches 90%. In the crystal oscillator, the oscillation time is between several ms and to tens of ms. In FAR / ceramic oscillators, the oscillation time is between hundreds of s to several ms. With an external clock, the oscillation time is 0 ms. Under normal operation: tRSTL RST 0.2 VCC 0.2 VCC In Stop mode, Sub Clock mode, Sub Sleep mode, Watch mode: tRSTL RST 0.2 VCC X0 0.2 VCC 90% of amplitude Internal operation clock 100 ms Oscillation time of oscillator Oscillation stabilization waiting time Instruction execution Internal reset 57 MB90340 Series (3) Power On Reset (TA = -40 C to +105 C, VCC = 5.0 V 10%, VSS = AVSS = 0.0 V) Parameter Symbol Pin Power on rise time tR VCC tOFF VCC Power off time Condition Value Unit Min Max 0.05 30 ms 1 ms Remarks Due to repetitive operation tR VCC 2.7 V 0.2 V 0.2 V 0.2 V tOFF If you change the power supply voltage too rapidly, a power on reset may occur. We recommend that you startup smoothly by restraining voltages when changing the power supply voltage during operation, as shown in the figure below. Perform while not using the PLL clock. However, if voltage drops are within 1 V/s, you can operate while using the PLL clock. VCC We recommend a rise of 50 mV/ms maximum. 3V VSS 58 Holds RAM data MB90340 Series (4) Bus Timing (Read) Parameter (TA = -40C to +85C, VCC = 4.5 V to 5.5 V, VSS = 0.0 V, Machine Clock 16 MHz) Value SymPin Condition Unit Remarks bol Min Max ALE pulse width tLHLL ALE tCP/2 - 10 ns Valid address ALE time tAVLL ALE, A23 to A16, AD15 to AD00 tCP/2 - 15 ns ALE Address valid time tLLAX ALE, AD15 to AD00 tCP/2 - 15 ns Valid address RD time tAVRL A23 toA16, AD15 to AD00, RD tCP - 15 ns Valid address Valid data input tAVDV A23 to A16, AD15 to AD00 5 tCP/2 - 40 ns RD pulse width tRLRH RD 3 tCP/2 - 20 ns RD Valid data input tRLDV RD, AD15 to AD00 3 tCP/2 - 50 ns RD Data hold time tRHDX RD, AD15 to AD00 0 ns RD ALE time tRHLH RD, ALE tCP/2 - 15 ns RD Address valid time tRHAX RD, A23 to A16 tCP/2 - 10 ns Valid address CLK time tAVCH A23 to A16, AD15 to AD00, CLK tCP/2 - 15 ns RD CLK time tRLCH RD, CLK tCP/2 - 15 ns ALE RD time tLLRL ALE, RD tCP/2 - 15 ns 59 MB90340 Series tRLCH tAVCH 2.4 V CLK 2.4 V tLLAX tAVLL ALE 2.4 V tRHLH 2.4 V 2.4 V 0.8 V tLHLL tAVRL tRLRH 2.4 V RD 0.8 V tLLRL tRHAX A23 to A16 2.4 V 2.4 V 0.8 V 0.8 V tRLDV tRHDX tAVDV AD15 to AD00 2.4 V 0.8 V 60 2.4 V Address 0.8 V VIH VIL VIH Read data VIL MB90340 Series (5) Bus Timing (Write) Parameter (TA = -40C to +85C, VCC = 4.5 V to 5.5 V, VSS = 0.0 V, Machine Clock 16 MHz) Value Symbol Pin Condition Unit Remarks Min Max Valid address WR time tAVWL A23 to A16, AD15 to AD00, WR WR pulse width tWLWH Valid data output WR time tCP-15 ns WR 3 tCP/2 - 20 ns tDVWH AD15 to AD00, WR 3 tCP/2 - 20 ns WR Data hold time tWHDX AD15 to AD00, WR 15 ns WR Address valid time tWHAX A23 to A16, WR tCP/2 - 10 ns WR ALE time tWHLH WR, ALE tCP/2 - 15 ns WR CLK time tWLCH WR, CLK tCP/2 - 15 ns tWLCH 2.4 V CLK tWHLH 2.4 V ALE tAVWL tWLWH 2.4 V WR (WRL, WRH) 0.8 V tWHAX A23 to A16 2.4 V 2.4 V 0.8 V 0.8 V tDVWH AD15 to AD00 2.4 V 0.8 V 2.4 V 2.4 V Address 0.8 V tWHDX Write data 0.8 V 61 MB90340 Series (6) Ready Input Timing Parameter (TA = -40C to +85C, VCC = 4.5 V to 5.5 V, VSS = 0.0 V, Machine Clock 16 MHz) Rated Value SymTest Pin Units Remarks bol Condition Min Max RDY setup time tRYHS RDY RDY hold time tRYHH RDY 45 ns 0 ns Note : If the RDY setup time is insufficient, use the auto-ready function. 2.4 V CLK ALE RD/WR RDY When WAIT is not used. RDY When WAIT is used. 62 tRYHS tRYHH VIH VIH VIL MB90340 Series (7) Hold Timing Parameter (TA = -40C to +85C, VCC = 4.5 V to 5.5 V, VSS = 0.0 V, Machine Clock 16 MHz) Value Symbol Pin Condition Units Remarks Min Max Pin floating HAK time tXHAL HAK time Pin valid time tHAHV HAK 30 tCP ns tCP 2 tCP ns HAK Note : There is more than 1 cycle from when HRQ reads in until the HAK is changed. 2.4V HAK 0.8V tHAHV tXHAL Each pin 2.4V 0.8V High-Z 2.4V 0.8V 63 MB90340 Series (8) UART0/1/2/3/4 Parameter (TA = -40 C to +105 C, VCC = 4.5 V to 5.5 V, VSS = 0 V) Value Condition Unit Remarks Min Max Symbol Pin Serial clock cycle time tSCYC SCK0 to SCK4 SCK SOT delay time tSLOV Valid SIN SCK tIVSH SCK Valid SIN hold time tSHIX Serial clock "H" pulse width tSHSL Serial clock "L" pulse width tSLSH SCK SOT delay time tSLOV Valid SIN SCK tIVSH SCK Valid SIN hold time tSHIX 8 tCP* ns -80 +80 ns 100 ns 60 ns SCK0 to SCK4 4 tCP* ns SCK0 to SCK4 4 tCP* ns 150 ns 60 ns 60 ns SCK0 to SCK4, SOT0 to SOT4 Internal clock operation output SCK0 to SCK4, pins are SIN0 to SIN4 CL = 80 pF + 1 TTL. SCK0 to SCK4, SIN0 to SIN4 SCK0 to SCK4, External clock SOT0 to SOT4 operation output pins are SCK0 to SCK4, CL = 80 pF + 1 TTL. SIN0 to SIN4 SCK0 to SCK4, SIN0 to SIN4 * : Refer to " (1) Clock timing" rating for tCP (internal operating clock cycle time). Notes : * AC characteristic in CLK synchronized mode. * CL is load capacity value of pins when testing. * tCP is the machine cycle (Unit : ns) tSCYC SCK 2.4 V 0.8 V 0.8 V tSLOV SOT 2.4 V 0.8 V tIVSH SIN VIH VIH VIL VIL Internal Shift Clock Mode 64 tSHIX MB90340 Series tSLSH tSHSL VIH VIH SCK VIL VIL tSLOV 2.4 V SOT 0.8 V tIVSH SIN tSHIX VIH VIH VIL VIL External Shift Clock Mode (9) Trigger Input Timing Parameter Input pulse width (TA = -40 C to +105 C, VCC = 4.5 V to 5.5 V, VSS = 0 V) Value Condition Unit Remarks Min Max Symbol Pin tTRGH tTRGL INT0 to INT15, INT0R to INT15R, ADTG 5 tCP ns VIH VIH INT0 to INT15, INT0R to INT15R, ADTG VIL VIL tTRGH tTRGL 65 MB90340 Series (10) Timer Related Resource Input Timing Parameter (TA = -40 C to +105 C, VCC = 4.5 V to 5.5 V, VSS = 0 V) Value Condition Unit Remarks Min Max Symbol Pin tTIWH TIN0 to TIN3 tTIWL IN0 to IN7 Input pulse width 4 tCP ns VIH VIH TIN0 to TIN3, IN0 to IN7 VIL VIL tTIWH tTIWL (11) Timer Related Resource Output Timing Parameter Symbol Pin CLK TOUT change time tTO TOT0 to TOT3, PPG0 to PPGF CLK 2.4 V 2.4 V TOT0 to TOT3, PPG0 to PPGF 0.8 V tTO 66 (TA = -40 to +105C, VCC = 4.5 V to 5.5 V, VSS = 0.0 V) Value Condition Unit Remarks Min Max 30 ns MB90340 Series 5. A/D Converter (TA = -40 C to +105 C, 3.0 V AVRH - AVRL, VCC = AVCC = 5.0 V 10%, VSS = AVSS = 0 V) Parameter Symbol Pin Resolution Total error Value Unit Min Typ Max 10 bit 3.0 LSB Nonlinearity error 2.5 LSB Differential nonlinearity error 1.9 LSB Zero reading voltage VOT AN0 to AN23 AVRL - 1.5 AVRL + 0.5 AVRL + 2.5 LSB Full scale reading voltage VFST AN0 to AN23 AVRH - 3.5 AVRH - 1.5 AVRH + 0.5 LSB Compare time Sampling time Analog port input current IAIN AN0 to AN23 Analog input voltage range VAIN Reference voltage range Power supply current Reference voltage current Offset between input channels 1.0 s s -0.3 +0.3 A AN0 to AN23 AVRL AVRH V AVRH AVRL + 2.7 AVCC V AVRL 0 AVRH - 2.7 V IA AVCC 3.5 7.5 mA IAH AVCC 5 A IR AVRH 600 900 A IRH AVRH 5 A AN0 to AN23 4 LSB 2.0 0.5 1.2 Remarks 4.5 V AVCC 5.5 V 4.0 V AVCC 4.5 V 4.5 V AVCC 5.5 V 4.0 V AVCC 4.5 V * * * : When not operating A/D converter, this is the current (VCC = AVCC = AVRH = 5.0 V) . Note : The accuracy gets worse as AVRH - AVRL becomes smaller. 67 MB90340 Series 6. Definition of A/D Converter Terms Resolution Non linearity error Differential linearity error Total error Zero reading voltage Full scale reading voltage : Analog variation that is recognized by an A/D converter. : Deviation between a line across zero-transition line ( "00 0000 0000" "00 0000 0001" ) and full-scale transition line ( "11 1111 1110" "11 1111 1111" ) and actual conversion characteristics. : Deviation of input voltage, which is required for changing output code by 1 LSB, from an ideal value. : Difference between an actual value and an ideal value. A total error includes zero transition error, full-scale transition error, and linear error. : Input voltage which results in the minimum conversion value. : Input voltage which results in the maximum conversion value. Total error 3FF 3FE Actual conversion characteristics 1.5 LSB Digital output 3FD {1 LSB x (N - 1) + 0.5 LSB} 004 VNT (Actually-measured value) 003 002 Actual conversion characteristics Ideal characteristics 001 0.5 LSB AVRL AVRH Analog input VNT - {1 LSB x (N - 1) + 0.5 LSB} 1 LSB AVRH - AVRL 1 LSB = (Ideal value) [V] 1024 VOT (Ideal value) = AVRL + 0.5 LSB [V] Total error of digital output "N" = [LSB] VFST (Ideal value) = AVRH - 1.5 LSB [V] VNT : A voltage at which digital output transitions from (N - 1) to N. (Continued) 68 MB90340 Series (Continued) Non linearity error Differential linearity error Ideal characteristics 3FF Actual conversion characteristics {1 LSB x (N - 1) + VOT } Digital output 3FD N+1 VFST (actual measurement value) VNT (actual measurement value) 004 Actual conversion characteristics 003 Digital output 3FE Actual conversion characteristics N V (N + 1) T (actual measurement value) VNT (actual measurement value) N-1 002 Ideal characteristics Actual conversion characteristics N-2 001 VOT (actual measurement value) AVRL AVRH AVRL AVRH Analog input Analog input Non linearity error of digital output N = Differential linearity error of digital output N = 1 LSB = VNT - {1 LSB x (N - 1) + VOT} 1 LSB V (N+1) T - VNT 1 LSB VFST - VOT 1022 [LSB] -1 LSB [LSB] [V] VOT : Voltage at which digital output transits from "000H" to "001H." VFST : Voltage at which digital output transits from "3FEH" to "3FFH." 69 MB90340 Series 7. Notes on A/D Converter Section Use the device with external circuits of the following output impedance for analog inputs : Recommended output impedance of external circuits are : Approx. 1.5 k or lower (4.0 V AVCC 5.5 V, sampling period 0.5 s) If an external capacitor is used, in consideration of the effect by tap capacitance caused by external capacitors and on-chip capacitors, capacitance of the external one is recommended to be several thousand times as high as internal capacitor. If output impedance of an external circuit is too high, a sampling period for an analog voltage may be insufficient. * Analog input circuit model Analog input R Comparator C 4.5 V AVCC 5.5 V : R =: 2.52 k, C =: 10.7 pF 4.0 V AVCC 4.5 V : R =: 13.6 k, C =: 10.7 pF Note : Use the values in the figure only as a guideline. 8. Flash Memory Program/Erase Characteristics Parameter Conditions Sector erase time Chip erase time TA = +25 C VCC = 5.0 V Word (16 bit width) programming time Programs/Erase cycle 70 Value Unit Remarks Min Typ Max 1 15 s Excludes programming prior to erasure 9 s Excludes programming prior to erasure 16 3,600 s Except for the over head time of the system 10,000 cycle MB90340 Series ORDERING INFORMATION Part number Package Remarks MB90F342PF MB90F342SPF MB90F342CPF 100-pin Plastic QFP (FPT-100P-M06) MB90F342CSPF MB90F342PFV MB90F342SPFV MB90F342CPFV 100-pin Plastic LQFP (FPT-100P-M05) MB90F342CSPFV MB90F343PF MB90F343SPF MB90F343CPF 100-pin Plastic QFP (FPT-100P-M06) MB90F343CSPF MB90F343PFV MB90F343SPFV MB90F343CPFV 100-pin Plastic LQFP (FPT-100P-M05) MB90F343CSPFV MB90F345PF MB90F345SPF MB90F345CPF 100-pin Plastic QFP (FPT-100P-M06) MB90F345CSPF MB90F345PFV MB90F345SPFV MB90F345CPFV 100-pin Plastic LQFP (FPT-100P-M05) MB90F345CSPFV MB90F346PF MB90F346SPF MB90F346CPF 100-pin Plastic QFP (FPT-100P-M06) MB90F346CSPF MB90F346PFV MB90F346SPFV MB90F346CPFV 100-pin Plastic LQFP (FPT-100P-M05) MB90F346CSPFV (Continued) 71 MB90340 Series Part number Package Remarks MB90F347PF MB90F347SPF MB90F347CPF 100-pin Plastic QFP (FPT-100P-M06) MB90F347CSPF MB90F347PFV MB90F347SPFV MB90F347CPFV 100-pin Plastic LQFP (FPT-100P-M05) MB90F347CSPFV MB90F349PF MB90F349SPF MB90F349CPF 100-pin Plastic QFP (FPT-100P-M06) MB90F349CSPF MB90F349PFV MB90F349SPFV MB90F349CPFV 100-pin Plastic LQFP (FPT-100P-M05) MB90F349CSPFV MB90341PF MB90341SPF MB90341CPF 100-pin Plastic QFP (FPT-100P-M06) MB90341CSPF MB90341PFV MB90341SPFV MB90341CPFV 100-pin Plastic LQFP (FPT-100P-M05) MB90341CSPFV MB90342PF MB90342SPF MB90342CPF 100-pin Plastic QFP (FPT-100P-M06) MB90342CSPF MB90342PFV MB90342SPFV MB90342CPFV 100-pin Plastic LQFP (FPT-100P-M05) MB90342CSPFV (Continued) 72 MB90340 Series (Continued) Part number Package Remarks MB90346PF MB90346SPF MB90346CPF 100-pin Plastic QFP (FPT-100P-M06) MB90346CSPF MB90346PFV MB90346SPFV MB90346CPFV 100-pin Plastic LQFP (FPT-100P-M05) MB90346CSPFV MB90347PF MB90347SPF MB90347CPF 100-pin Plastic QFP (FPT-100P-M06) MB90347CSPF MB90347PFV MB90347SPFV MB90347CPFV 100-pin Plastic LQFP (FPT-100P-M05) MB90347CSPFV MB90348PF MB90348SPF MB90348CPF 100-pin Plastic QFP (FPT-100P-M06) MB90348CSPF MB90348PFV MB90348SPFV MB90348CPFV 100-pin Plastic LQFP (FPT-100P-M05) MB90348CSPFV MB90349PF MB90349SPF MB90349CPF 100-pin Plastic QFP (FPT-100P-M06) MB90349CSPF MB90349PFV MB90349SPFV MB90349CPFV 100-pin Plastic LQFP (FPT-100P-M05) MB90349CSPFV MB90V340 299-pin Ceramic PGA (PGA-299C-A01) For evaluation 73 MB90340 Series PACKAGE DIMENSIONS Note 1) * : These dimensions do not include resin protrusion. Note 2) Pins width and pins thickness including plating thickness. Note 3) Pins width do not include tie bar cutting remainder. 100-pin Plastic QFP (FPT-100P-M06) 23.900.40(.941.016) * 20.000.20(.787.008) 80 51 81 50 0.10(.004) 17.900.40 (.705.016) *14.000.20 (.551.008) INDEX Details of "A" part 100 1 30 0.65(.026) "A" C 0.25(.010) +0.35 3.00 -0.20 +.014 .118 -.008 (Mounting height) 0~8 31 0.320.05 (.013.002) 0.13(.005) M 0.170.06 (.007.002) 0.800.20 (.031.008) 0.880.15 (.035.006) 0.250.20 (.010.008) (Stand off) 2002 FUJITSU LIMITED F100008S-c-5-5 Dimensions in mm (inches) Note : The values in parentheses are reference values. (Continued) 74 MB90340 Series (Continued) Note 1) * : These dimensions do not include resin protrusion. Note 2) Pins width and pins thickness include plating thickness. Note 3) Pins width do not include tie bar cutting remainder. 100-pin Plastic LQFP (FPT-100P-M05) 16.000.20(.630.008)SQ * 14.000.10(.551.004)SQ 75 51 76 50 0.08(.003) Details of "A" part +0.20 100 26 1 25 C 0.200.05 (.008.002) 0.08(.003) M 0.100.10 (.004.004) (Stand off) 0~8 "A" 0.50(.020) +.008 1.50 -0.10 .059 -.004 (Mounting height) INDEX 0.1450.055 (.0057.0022) 0.500.20 (.020.008) 0.600.15 (.024.006) 0.25(.010) 2003 FUJITSU LIMITED F100007S-c-4-6 Dimensions in mm (inches) Note : The values in parentheses are reference values. 75 MB90340 Series FUJITSU LIMITED All Rights Reserved. The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering. The information, such as descriptions of function and application circuit examples, in this document are presented solely for the purpose of reference to show examples of operations and uses of Fujitsu semiconductor device; Fujitsu does not warrant proper operation of the device with respect to use based on such information. When you develop equipment incorporating the device based on such information, you must assume any responsibility arising out of such use of the information. Fujitsu assumes no liability for any damages whatsoever arising out of the use of the information. Any information in this document, including descriptions of function and schematic diagrams, shall not be construed as license of the use or exercise of any intellectual property right, such as patent right or copyright, or any other right of Fujitsu or any third party or does Fujitsu warrant non-infringement of any third-party's intellectual property right or other right by using such information. Fujitsu assumes no liability for any infringement of the intellectual property rights or other rights of third parties which would result from the use of information contained herein. The products described in this document are designed, developed and manufactured as contemplated for general use, including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for use accompanying fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for use requiring extremely high reliability (i.e., submersible repeater and artificial satellite). Please note that Fujitsu will not be liable against you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products. Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions. If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Law of Japan, the prior authorization by Japanese government will be required for export of those products from Japan. F0305 FUJITSU LIMITED Printed in Japan