1/14
Semiconductor
MSM5116400D
4,194,304-Word ´
´´
´ 4-Bit DYNAMIC RA M : FAST PAGE MODE TYPE
DESCRIPTION
The MSM5116400D is a 4,194,304-word ´ 4-bit dynamic RAM fabricated in Oki’s silicon-gate CMOS
technology. The MSM5116400D achieves high integration, high-speed operation, and low-power consumption
because Oki manufactures the device in a quadruple-layer polysilicon/double-layer metal CMOS process. The
MSM5116400D is available in a 26/24-pin plastic SOJ, 26/24-pin plastic TSOP.
FEATURES
·4,194,304-word ´ 4-bit configuration
·Single 5V power supply, ±10% tolerance
·Input : TTL compatible, low input capacitance
·Output : TTL compatible, 3- st at e
·Refresh : 4096 cycles/64 ms
·Fast page mode, read m odif y write capability
·CAS before RAS refresh, hidden refresh, RAS-only refresh capability
·Multi-bit test m o de capabilit y
·Package options:
26/24-pin 300mil plastic SOJ (SOJ26/24-P-300-1.27) (Product : MSM5116400D-xxSJ)
26/24-pin 300mil plastic TSOP (TSOPII26/24-P-300-1.27-K) (Product : MSM5116400D-xxTS-K)
xx : indicates speed rank.
PRODUCT FAMILY
Access Time (Max.) Power Dissipation
Family tRAC tAA tCAC tOEA
Cycle Time
(Min.) Operating (Max.) Standby (Max.)
MSM5116400D-50 50ns 25ns 13ns 13ns 90ns 413mW
MSM5116400D-60 60ns 30ns 15ns 15ns 110ns 385mW
MSM5116400D-70 70ns 35ns 20ns 20ns 130ns 358mW
5.5mW
This version:Apr.1999
MSM5116400D
2/14
PIN CONFIGRATION (TOP VIEW)
Pin Name Function
A0–A11 Address Input
RAS Row Address Strobe
CAS Column Address Strobe
DQ1–DQ4 Data Input/Data Output
OE Output Enable
WE Write Enable
VCC Power Supply (5V)
VSS Ground (0V)
NC No Connection
26/24-Pin Plastic SOJ 26/24-Pin Plastic TSOP
(K Type)
1
2
3
4
5
6
8
9
10
11
12
13
26
25
24
23
22
21
19
18
17
16
15
14
DQ1
DQ2
VCC
VCC
VSS
VSS
DQ4
DQ3
A9
A8
A7
A6
A0
A1
A2
A3
WE
RAS
A11
A10
A5
A4
CAS
OE
1
2
3
4
5
6
8
9
10
11
12
13
26
25
24
23
22
21
19
18
17
16
15
14
DQ1
DQ2
VCC
VCC
VSS
VSS
A9
A8
A7
A6
A0
A1
A2
A3
WE
RAS
A11
A10
A5
A4
OE
DQ4
DQ3
CAS
MSM5116400D
3/14
BLOCK DIAGRAM
A
0 –
A
11
4
4
4
4
44
10
1212
10
Timing
Generator
Column
Address
Buffers
Internal
Address
Counter
Row
Address
Buffers
Refresh
Control Clock
Column Decoders
Sense Amplifiers
Memory
Cells
Word
Drivers
Row
Deco-
ders
I/O
Selector Input
Buffers
Output
Buffers
DQ
1 -
DQ
4
OE
WE
RAS
CAS
V
CC
V
SS
On Chip
VBB Generator
Timing
Generator
4
Write
Clock
Generator
MSM5116400D
4/14
ELECTRICAL CHARACTERISTI CS
Absolute Maximum Ratings
Parameter Symbol Rating Unit
Voltage on Any Pin Relative to VSS VT-0.5 to 7.0 V
Short Circuit Output Current IOS 50 mA
Power Dissipation PD* 1W
Operating Temperature Topr 0 to 70 °C
Storage Temperature Tstg -55 to 150 °C
*: Ta = 25°C
Recommended Operating Condi ti ons
(Ta = 0°C to 70°C)
Parameter Symbol Min. Typ. Max. Unit
VCC 4.5 5.0 5.5 V
Power Supply Voltage VSS 000V
Input High Voltage VIH 2.4 ¾VCC + 0.5*1 V
Input Low Voltage VIL -0.5*2 ¾0.8 V
Notes: *1. The input voltage is VCC + 2.0V when the pulse width is less than 20ns (the pulse width is with
respect to the point at which VCC is applied).
*2. The input voltage is VSS - 2.0V when the pulse width is less than 20ns (the pulse width respect to
the point at which VSS is applied).
Capacitance
(VCC = 5.0V ± 10%, Ta = 25°C, f=1MHz )
Parameter Symbol Typ. Max. Unit
Input Capacitance (A0 – A11) CIN1 ¾5pF
Input Capacitance
(RAS, CAS, WE, OE) CIN2 ¾7pF
Output Capacitance (DQ1 – DQ4) CI/O ¾7pF
MSM5116400D
5/14
DC Characteristics
(VCC = 5V ± 10%, Ta = 0°C to 70°C)
MSM5116400
D-50 MSM5116400
D-60 MSM5116400
D-70
Parameter Symbol Condition
Min. Max Min. Max Min. Max
Unit Note
Output High Voltage VOH IOH = -5.0mA 2.4 VCC 2.4 VCC 2.4 VCC V
Output Low Voltage VOL IOL = 4.2mA 00.400.400.4V
Input Leakage
Current ILI
0V £ VI £ 6.5V ;
All other pins not
under test = 0V -10 10 -10 10 -10 10 mA
Output Leakage
Current ILO DQ disable
0V £ VO £ VCC -10 10 -10 10 -10 10 mA
Average Power
Supply Current
(Operating) ICC1 RAS, CAS cycling,
tRC = Min. ¾75 ¾70 ¾65 mA 1,2
RAS, CAS = VIH ¾2¾2¾2
Power Supply
Current
(Standby) ICC2 RAS, CAS ³
VCC – 0.2V ¾0.5 ¾0.5 ¾0.5 mA 1
Average Power
Supply Current
(RAS-only Refresh) ICC3
RAS cycling,
CAS = VIH,
tRC = Min.
¾75 ¾70 ¾65 mA 1,2
Power Supply
Current
(Standby) ICC5
RAS = VIH,
CAS = VIL,
DQ = enable
¾2¾2¾2mA1
Average Power
Supply Current
(CAS before RAS
Refresh)
ICC6 RAS = cycling,
CAS before RAS ¾75 ¾70 ¾65 mA 1,2
Average Power
Supply Current
(Fast Page Mode) ICC7
RAS = VIL,
CAS cycling,
tPC = Min.
¾70 ¾65 ¾60 mA 1,3
Notes: 1. ICC Max. is specified as ICC for output open condition.
2. The address can be changed once or less while RAS = VIL.
3. The address can be changed once or less while CAS = VIH.
MSM5116400D
6/14
AC Characteristic (1/2)
(VCC = 5V ± 10%, Ta = 0°C to 70°C) Note1,2,3
MSM5116400
D-50 MSM5116400
D-60 MSM5116400
D-70
Parameter Symbol
Min. Max. Min. Max. Min. Max.
Unit Note
Random Read or Write Cy cle Time tRC 90 ¾110 ¾130 ¾ns
Read Modify Write Cycle Time tRWC 131 ¾155 ¾185 ¾ns
Fast Page Mode Cycle Time tPC 35 ¾40 ¾45 ¾ns
Fast Page Mode Read Modify
Write Cycle Time tPRWC 76 ¾85 ¾100 ¾ns
Access Time from RAS tRAC ¾50 ¾60 ¾70 ns 4,5,6
Access Time from CAS tCAC ¾13 ¾15 ¾20 ns 4,5
Access Time from Column Address tAA ¾25 ¾30 ¾35 ns 4,6
Access Time from CAS Precharge tCPA ¾30 ¾35 ¾40 ns 4
Access Time from OE tOEA ¾13 ¾15 ¾20 ns 4
Output Low Impedance Time from
CAS tCLZ 0¾0¾0¾ns 4
CAS to Data Output Buffer Turn-
off Delay Time tOFF 013015020ns7
OE to Data Output Buffer Turn-off
Delay Time tOEZ 013015020ns7
Transition Time tT350350350ns3
Refresh Period tREF ¾64 ¾64 ¾64 m
RAS Precharge Time tRP 30 ¾40 ¾50 ¾ns
RAS Pulse Width tRAS 50 10,000 60 10,000 70 10,000 ns
RAS Pulse Width (Fast Page Mode) tRASP 50 100,000 60 100,000 70 100,000 ns
RAS Hold Time tRSH 13 ¾15 ¾20 ¾ns
RAS Hold Time referenced to OE tROH 13 ¾15 ¾20 ¾ns
CAS Precharge Time
(Fast Page Mode) tCP 7¾10 ¾10 ¾ns
CAS Pulse Width tCAS 13 10,000 15 10,000 20 10,000 ns
CAS Hold Time tCSH 50 ¾60 ¾70 ¾ns
CAS to RAS Precharge Time tCRP 5¾5¾5¾ns
RAS Hold Time from CAS Precharge tRHCP 30 ¾35 ¾40 ¾ns
RAS to CAS Delay Time tRCD 17 37 20 45 20 50 ns 5
RAS to Column Address Delay Time tRAD 12 25 15 30 15 35 ns
Row Address Set-up Time tASR 0¾0¾0¾ns
Row Address Hold Time tRAH 7¾10 ¾10 ¾ns
Column Address Set-up Time tASC 0¾0¾0¾ns
MSM5116400D
7/14
AC Characteristic (2/2)
(VCC = 5V ± 10%, Ta = 0°C to 70°C) Note1,2,3
MSM5116400
D-50 MSM5116400
D-60 MSM5116400
D-70
Parameter Symbol
Min. Max. Min. Max. Min. Max.
Unit Note
Column Address Hold Time tCAH 7¾15 ¾15 ¾ns
Column Address to RAS Lead Time tRAL 25 ¾30 ¾35 ¾ns
Read Command Set-up Time tRCS 0¾0¾0¾ns
Read Command Hold Time tRCH 0¾0¾0¾ns 8
Read Command Hold Time
referenced to RAS tRRH 0¾0¾0¾ns 8
Write Command Set-up Time tWCS 0¾0¾0¾ns 9
Write Command Hold Time tWCH 7¾10 ¾15 ¾ns
Write Command Pulse Width tWP 7¾10 ¾10 ¾ns
OE Command Hold Time tOEH 13 ¾15 ¾20 ¾ns
Write Command to RAS Lead Time tRWL 13 ¾15 ¾20 ¾ns
Write Command to CAS Lead Time tCWL 13 ¾15 ¾20 ¾ns
Data-in Set-up Time tDS 0¾0¾0¾ns 10
Data-in Hold Time tDH 7¾10 ¾15 ¾ns 10
OE to Data-in Delay Time tOED 13 ¾15 ¾20 ¾ns
CAS to WE Delay Time tCWD 36 ¾40 ¾50 ¾ns 9
Column Address to WE Delay Time tAWD 48 ¾55 ¾65 ¾ns 9
RAS to WE Delay Time tRWD 73 ¾85 ¾100 ¾ns 9
CAS Precharge WE Delay Time tCPWD 53 ¾60 ¾70 ¾ns 9
CAS Active Delay Time from RAS
Precharge tRPC 5¾5¾5¾ns
RAS to CAS Set-up Time
(CAS before RAS) tCSR 10 ¾10 ¾10 ¾ns
RAS to CAS Hold Time
(CAS before RAS) tCHR 10 ¾10 ¾10 ¾ns
MSM5116400D
8/14
Notes: 1. A start-up delay of 200ms is required after power-up, follow ed by a minimum of eight initialization
cycles (RAS-only refresh or CAS before RAS refresh) before proper device operation is achieved.
2. The AC characteristics assume tT = 5ns.
3. VIH (Min.) and VIL (Max.) are reference lev els for m easuring input tim ing signals. Transition tim es
(tT) are measured between VIH and VIL.
4. This parameter is measured with a load circuit equivalent to 2 TTL load and 100pF.
5. Operation within the tRCD (Max.) limit ensures that tRAC (Max.) can be met.
tRCD (Max.) is specified as a reference point only. If tRCD is greater than the specified tRCD (Max.)
limit, then the access time is controlled by tCAC.
6. Operation within the tRAD (Max.) limit ensures that tRAC (Max.) can be met.
tRAD (Max.) is specified as a reference point only. If tRAD is greater than the specified tRAD (Max.)
limit, then the access time is controlled by tAA.
7. tOFF (Max.) and tOEZ (Max.) define the time at wh ich the output achiev ed the open circuit condition
and are not referenced to output voltage levels.
8. tRCH or tRRH must be satisfied for a read cycle.
9. tWCS, tCWD, tRWD, tAWD and tCPWD are not restrictive operating parameters. They are included in the
data sheet as electrical characteristics only. If tWCS ³ tWCS (Min.), then the cycle is an early write
cycle and the data out will remain open circuit (high im pedance) throughout the entire cy cle. If tCWD
³ tCWD (Min.), tRWD ³ tRWD(Min.), tAWD ³ tAWD (Min.) and tCPWD ³ tCPWD (Min.), then the cycle is a
read modify write cycle and data out will contain data read from the selected cell; if neither of the
above sets of conditions is satisfied, then the condition of the data out (at access time) is
indeterminate.
10. These parameters are referenced to the CAS leading edge in an early write cycle, and to the WE
leading edge in an OE control write cycle, or a read modify write cycle.
MSM5116400D
9/14
Timing Chart
· Read Cycle
· Write Cycle (Early Write)
tWCS tWCH
tCWL
tASR tRAH tASC
tCRP
tRP
tRC
tRAS
Valid Data-in
tDH
tRWL
Row
tCSH
tCRP tRCD tRSH
tCAS
Column
tCAH
tRAD tRAL
tDS
tWP
RAS VIH
VIL
CAS VIH
VIL
Address VIH
VIL
WE VIH
VIL
OE VIH
VIL
DQ VIH
VIL
“H” or “L”
Open
tOFF
tCLZ
tCAC
tOEA
tASC
tRRH
tRAH
tASR
tRAD tRAL
tCRP
tCAH
tCRP tRCD
tRC
Row
tRAS
tRP
tCSH tRSH
tCAS
Column
tRAC
tAA
tRCS
tROH
Valid Data-out
tRCH
tOEZ
Open
RAS VIH
VIL
CAS VIH
VIL
Address VIH
VIL
WE VIH
VIL
OE VIH
VIL
DQ VOH
VOL
“H” or “L”
MSM5116400D
10/14
· Read Modify Write Cycle
tDH
tDS
tOEZ
tCLZ
tOED
tAA tOEH
tRWD
tCWD
tCWL
tRWL
tCAH
tASC
tASR tRAH
tRAD
tCRP tRCD tRSH
tCAS
tCRP
tCAC
Valid
Data-out
Row
tCSH
Column
tRAC
tOEA
tRCS
tAWD
tWP
tRWC
tRAS
tRP
RAS VIH
VIL
CAS VIH
VIL
Address VIH
VIL
WE VIH
VIL
OE VIH
VIL
DQ VI/OH
VI/OL
“H” or “L”
Valid
Data-in
MSM5116400D
11/14
· Fast Page Mode Cycle
· Fast Page Mode Write Cycle (Early Write)
tWP
tRWL
tWCH
tCWL
tWP
tCWL
tWCH
tWP
tWCH
tCSH tRAL
tCRP
tDH
tDS
tDH
tDS
tDH
tDS
Valid *
Data-in
tWCS
tWCS
tWCS
tASC tCAH
tASC tCAH
tRAD
tASR tASC
tRAH
tRCD
tCRP tCAS tCAS
tRSH
tCP tCAS
tRP
tRHPC
Valid *
Data-in
Valid *
Data-in
“H” or “L”
tCAH
tCP
tPC
RAS VIH
VIL
CAS VIH
VIL
Address VIH
VIL
WE VIH
VIL
DQ VIH
VIL
tRASP
Row Column Column Column
tCWL
Note: OE = “H” or “L”
tPC
tCAS
tOEZ
tCAC
tOFF tCAC
tCLZ
tOEA
tCSH
tCAC tOEZ
tRRH
tRAC
tOEA
tRAL
tASC
tCAH
tRCS
tRCH
tCPA
tAA
tAA
tRCH
tRCS
tCAH
tASC
tRAH
tRAD
tRCS
tASR tASC
tCP
tCAS
tRSH
tRASP
tCAS
tCP
tRCD
tCRP
tCLZ
tCAH
Valid
Data-out
tCPA
tRP
RAS VIH
VIL
CAS VIH
VIL
Address VIH
VIL
WE VIH
VIL
OE VIH
VIL
DQ VOH
VOL
tRHCP
Row Column Column Column
“H” or “L”
tCRP
tRCH
tAA tOEA
tOFF tOEZ
Valid
Data-out
tCLZ
tOFF
Valid
Data-out
MSM5116400D
12/14
· Fast Page Mode Read Modify Write Cycle
· RAS-only Refresh Cycle
tASR tRAH
tCRP tRPC
tRP
tRAS
tRC
tOFF
RAS VIH
VIL
CAS VIH
VIL
VIH
VIL
Address
VOH
VOL
DQ
“H” or “L”
Row
Open
Note: WE, OE = “H” or
Row
Column
tAA
tDH
tDS
tROH
tCPWD tRWL
tCWL
tRCS
Column
tWP
tCPWD
tCWD
tCWL
tCWD
tAWD
tRAL
tCAH
tCRP
tCP tCAS
tCLZ
tCAS
tASC
tASC
tOED
tDH
tOEZ
tOED
tCAC
tOED
tDH
tOEZ
tOEA
tAWD
In
tWP
tDS
tAA
tDS
Column
tRP
tRAH
tRSH
tASR
tRAD
tCAH
Out
tCSH
tCAS
tRAC
tRASP
tOEZ
tRCS
tCAC
tPRWC
tRCS
tCAC
tCLZ tCLZ
tWP
tCWL
tAWD
tRCD
tCPA
tCP
tOEA
tAA
tCPA
tOEA
tPWD
tCWD
tCAH
tASC
In InOu Ou
RAS VIH
VIL
CAS VIH
VIL
Address VIH
VIL
WE VIH
VIL
OE VIH
VIL
DQ VI/OH
VI/OL
“H” or “L”
MSM5116400D
13/14
· CAS before RAS Refr esh Cycle
· Hidden Refresh Read Cycle
RAS
tOFF
tRPC
tRP
tRC
tRAS
tCHR
tCSR
tRP
tCP
tRPC
VIH
VIL
CAS VIH
VIL
VOH
VOL
DQ Open
Note: WE, OE, Address = “H” or “H” or “L”
tOFF
tRAC tCLZ
tOEZ
tROH
tOEA
tCAC tRRH
tAA
tRAL
tRCS
tCAH
tRAH
tASR tASC
Column
tRAD
tRP
tRAS
tRC
tRP tCHR
tRAS
tRSH
tRCD
tCRP
tRC
RAS VIH
VIL
CAS VIH
VIL
Address VIH
VIL
WE VIH
VIL
OE VIH
VIL
DQ VOH
VOL Open
Row
Valid Data-out
“H” or “L”
MSM5116400D
14/14
Hidden Refresh Write Cycle
tDS tDH
tWCH
tRAL
tWP
tWCS
tCAH
tRAH
tASR tASC
Column
tRAD
tRP
tRAS
tRC
tRP tCHR
tRAS
tRSH
tRCD
tCRP
tRC
RAS VIH
VIL
CAS VIH
VIL
Address VIH
VIL
WE VIH
VIL
OE VIH
VIL
DQ VIH
VIL
Row
Valid Data-in
“H” or “L”