Product Folder Sample & Buy Support & Community Tools & Software Technical Documents Reference Design TPS51716 SLUSB94A - OCTOBER 2012 - REVISED SEPTEMBER 2016 TPS51716 Complete DDR2, DDR3, DDR3L, LPDDR3, and DDR4 Memory Power Solution Synchronous Buck Controller, 2-A LDO, With Buffered Reference 1 Features 3 Description * The TPS51716 provides a complete power supply for DDR2, DDR3, DDR3L, LPDDR3, and DDR4 memory systems in the lowest total cost and minimum space. It integrates a synchronous buck regulator controller (VDDQ) with a 2-A sink/source tracking LDO (VTT) and buffered low noise reference (VTTREF). The TPS51716 employs D-CAP2 mode coupled with 500 kHz or 670 kHz operating frequencies that supports ceramic output capacitors without an external compensation circuit. The VTTREF tracks VDDQ/2 with excellent 0.8% accuracy. The VTT, which provides 2-A sink/source peak current capabilities, requires only 10 F of ceramic capacitance. In addition, the device features a dedicated LDO supply input. 1 * * * Synchronous Buck Controller (VDDQ) - Conversion Voltage Range: 3 to 28 V - Output Voltage Range: 0.7 to 1.8 V - 0.8% VREF Accuracy - D-CAP2TM Mode for Ceramic Output Capacitors - Selectable 500-kHz/670-kHz Switching Frequencies - Optimized Efficiency at Light and Heavy Loads With Auto-Skip Function - Supports Soft-Off in S4/S5 States - OCL/OVP/UVP/UVLO Protections - Powergood Output 2-A LDO (VTT), Buffered Reference (VTTREF) - 2-A (Peak) Sink and Source Current - Requires Only 10-F of Ceramic Output Capacitance - Buffered, Low Noise, 10-mA VTTREF Output - 0.8% VTTREF, 20-mV VTT Accuracy - Support High-Z in S3 and Soft-Off in S4/S5 Thermal Shutdown 20-Pin, 3 mm x 3 mm, WQFN Package 2 Applications * * DDR2, DDR3, DDR3L, LPDDR3, and DDR4 Memory Power Supplies SSTL_18, SSTL_15, SSTL_135, and HSTL Termination The TPS51716 provides rich, useful functions as well as excellent power supply performance. It supports flexible power state control, placing VTT at high-Z in S3 and discharging VDDQ, VTT and VTTREF (softoff) in S4/S5 state. It includes programmable OCL with low-side MOSFET RDS(on) sensing, OVP/UVP/UVLO and thermal shutdown protections. TI offers the TPS51716 in a 20-pin, 3 mm x 3 mm, WQFN package and specifies it for an ambient temperature range between -40C and 85C. Device Information(1) PART NUMBER PACKAGE TPS51716 WQFN (20) BODY SIZE (NOM) 3.00 mm x 3.00 mm (1) For all available packages, see the orderable addendum at the end of the data sheet. Block Diagram VIN 5VIN PGND PGND TPS51716 VBST 15 12 V5IN S3 17 S3 S5 16 S5 VDDQ DRVH 14 SW 13 DRVL 11 6 VREF PGND 10 PGOOD 20 8 REFIN 7 GND VDDQSNS 9 VLDOIN 2 VTT 3 19 MODE VTTSNS 1 18 TRIP VTTGND 4 VTTREF 5 Powergood VTT VTTREF UDG-12146 AGND PGND AGND PGND Copyright (c) 2016, Texas Instruments Incorporated 1 An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA. TPS51716 SLUSB94A - OCTOBER 2012 - REVISED SEPTEMBER 2016 www.ti.com Table of Contents 1 2 3 4 5 6 7 Features .................................................................. Applications ........................................................... Description ............................................................. Revision History..................................................... Pin Configuration and Functions ......................... Specifications......................................................... 1 1 1 2 3 4 6.1 6.2 6.3 6.4 6.5 6.6 4 4 5 5 6 8 Absolute Maximum Ratings ...................................... ESD Ratings.............................................................. Recommended Operating Conditions....................... Thermal Information .................................................. Electrical Characteristics........................................... Typical Characteristics .............................................. Detailed Description ............................................ 12 7.1 Overview ................................................................. 12 7.2 Functional Block Diagram ....................................... 12 7.3 Feature Description................................................. 13 7.4 Device Functional Modes........................................ 16 8 Application and Implementation ........................ 18 8.1 Application Information............................................ 18 8.2 Typical Application ................................................. 18 9 Power Supply Recommendations...................... 22 10 Layout................................................................... 23 10.1 Layout Guidelines ................................................. 23 10.2 Layout Example .................................................... 24 11 Device and Documentation Support ................. 25 11.1 11.2 11.3 11.4 11.5 Device Support...................................................... Documentation Support ........................................ Trademarks ........................................................... Electrostatic Discharge Caution ............................ Glossary ................................................................ 25 25 25 25 25 12 Mechanical, Packaging, and Orderable Information ........................................................... 25 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. Changes from Original (October 2012) to Revision A Page * Added ESD Ratings table, Detailed Description section, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section ...................................................................................................................... 1 * Updated the Title From: Complete DDR2, DDR3, DDR3L, and LPDDR3 Memory Power Solution To: Complete DDR2, DDR3, DDR3L, LPDDR3, and DDR4 Memory Power ............................................................................................... 1 * Changed Applications list From: DDR2/DDR3/DDR3L/LPDDR3 Memory Power Supplies To: DDR2, DDR3, DDR3L, LPDDR3, and DDR4 Memory Power Supplies ...................................................................................................................... 1 2 Submit Documentation Feedback Copyright (c) 2012-2016, Texas Instruments Incorporated Product Folder Links: TPS51716 TPS51716 www.ti.com SLUSB94A - OCTOBER 2012 - REVISED SEPTEMBER 2016 5 Pin Configuration and Functions PGOOD MODE TRIP S3 S5 RUK Package 20-Pin WQFN Top View 20 19 18 17 16 VTTSNS 1 15 VBST VLDOIN 2 14 DRVH VTT 3 13 SW Thermal Pad VTTREF 5 11 DRVL VREF 6 7 8 9 10 PGND V5IN VDDQSNS 12 REFIN 4 GND VTTGND Pin Functions PIN NAME NO. DRVH 14 DRVL GND I/O DESCRIPTION O High-side MOSFET gate driver output. 11 O Low-side MOSFET gate driver output. 7 -- Signal ground. MODE 19 I PGND 10 -- Gate driver power ground. RDS(on) current sensing input(+). PGOOD 20 O Powergood signal open drain output. PGOOD goes high when VDDQ output voltage is within the target range. REFIN 8 I Reference input for VDDQ. Connect to the midpoint of a resistor divider from VREF to GND. Add a capacitor for stable operation. SW 13 S3 17 I S3 signal input. (See Table 1) S5 16 I S5 signal input. (See Table 1) TRIP 18 I Connect resistor to GND to set OCL at VTRIP/8. Output 10-A current at room temperature, TC = 4700 ppm/C. VBST 15 I High-side MOSFET gate driver bootstrap voltage input. Connect a capacitor from the VBST pin to the SW pin. VDDQSNS 9 I VDDQ output voltage feedback. Reference input for VTTREF. Also serves as power supply for VTTREF. VLDOIN 2 I Power supply input for VTT LDO. Connect VDDQ in typical application. VREF 6 O 1.8-V reference output VTT 3 O VTT 2-A LDO output. Need to connect 10 F or larger capacitance for stability. VTTGND 4 -- Power ground for VTT LDO VTTREF 5 O Buffered VTT reference output. Need to connect 0.22 F or larger capacitance for stability. VTTSNS 1 I VTT output voltage feedback. V5IN 12 I 5-V power supply input for internal circuits and MOSFET gate drivers. Thermal pad -- -- Thermal pad. Connect directly to system GND plane with multiple vias. Connect resistor to GND to configure switching frequency, control mode and discharge mode. (See Table 2) I/O High-side MOSFET gate driver return. RDS(on) current sensing input(-). Submit Documentation Feedback Copyright (c) 2012-2016, Texas Instruments Incorporated Product Folder Links: TPS51716 3 TPS51716 SLUSB94A - OCTOBER 2012 - REVISED SEPTEMBER 2016 www.ti.com 6 Specifications 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) MIN MAX VBST -0.3 36 VBST (3) -0.3 6 -5 30 VLDOIN, VDDQSNS, REFIN -0.3 3.6 VTTSNS -0.3 3.6 PGND, VTTGND -0.3 0.3 V5IN, S3, S5, TRIP, MODE -0.3 6 -5 36 SW Input voltage (2) DRVH Output voltage (2) DRVH (3) -0.3 6 VTTREF, VREF -0.3 3.6 VTT -0.3 3.6 DRVL -0.3 6 PGOOD -0.3 (1) (2) (3) V V 6 Junction temperature, TJ Storage temperature, Tstg UNIT -55 125 C 150 C Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltage values are with respect to the network ground terminal unless otherwise noted. Voltage values are with respect to the SW terminal. 6.2 ESD Ratings VALUE V(ESD) (1) (2) 4 Electrostatic discharge Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) 2000 Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) 500 UNIT V JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Submit Documentation Feedback Copyright (c) 2012-2016, Texas Instruments Incorporated Product Folder Links: TPS51716 TPS51716 www.ti.com SLUSB94A - OCTOBER 2012 - REVISED SEPTEMBER 2016 6.3 Recommended Operating Conditions MIN Supply voltage 5.5 VBST -0.1 33.5 VBST (1) -0.1 5.5 -3 28 SW (2) -4.5 28 VLDOIN, VDDQSNS, REFIN -0.1 3.5 VTTSNS -0.1 3.5 PGND, VTTGND -0.1 0.1 S3, S5, TRIP, MODE -0.1 5.5 -3 33.5 DRVH Output voltage range TA (1) (2) MAX 4.5 SW Input voltage range NOM V5IN DRVH (1) -0.1 5.5 DRVH (2) -4.5 33.5 VTTREF, VREF -0.1 3.5 VTT -0.1 3.5 DRVL -0.1 5.5 PGOOD -0.1 5.5 Operating free-air temperature -40 85 UNIT V V V C Voltage values are with respect to the SW terminal. This voltage should be applied for less than 30% of the repetitive period. 6.4 Thermal Information TPS51716 THERMAL METRIC (1) RUK (WQFN) UNIT 20 PINS RJA Junction-to-ambient thermal resistance 94.1 C/W RJC(top) Junction-to-case (top) thermal resistance 58.1 C/W RJB Junction-to-board thermal resistance 64.3 C/W JT Junction-to-top characterization parameter 31.8 C/W JB Junction-to-board characterization parameter 58.0 C/W RJC(bot) Junction-to-case (bottom) thermal resistance 5.9 C/W (1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. Submit Documentation Feedback Copyright (c) 2012-2016, Texas Instruments Incorporated Product Folder Links: TPS51716 5 TPS51716 SLUSB94A - OCTOBER 2012 - REVISED SEPTEMBER 2016 www.ti.com 6.5 Electrical Characteristics over operating free-air temperature range, VV5IN = 5 V, VLDOIN is connected to VDDQ output, VMODE= 0 V, VS3= VS5= 5 V (unless otherwise noted) PARAMETER TEST CONDITIONS MIN TYP MAX UNIT SUPPLY CURRENT IV5IN(S0) V5IN supply current, in S0 TA = 25C, No load, VS3 = VS5 = 5 V 590 IV5IN(S3) V5IN supply current, in S3 TA = 25C, No load, VS3 = 0 V, VS5 = 5 V 500 IV5INSDN V5IN shutdown current TA = 25C, No load, VS3 = VS5 = 0 V 1 A IVLDOIN(S0) VLDOIN supply current, in S0 TA = 25C, No load, VS3 = VS5 = 5 V 5 A IVLDOIN(S3) VLDOIN supply current, in S3 TA = 25C, No load, VS3 = 0 V, VS5 = 5 V 5 A IVLDOINSDN VLDOIN shutdown current TA = 25C, No load, VS3 = VS5 = 0 V 5 A V A A VREF OUTPUT IVREF = 30 A, TA = 25C VVREF Output voltage IVREFOCL Current limit 1.8000 0 A IVREF <300 A, TA = -10C to 85C 1.7856 1.8144 0 A IVREF <300 A, TA = -40C to 85C 1.7820 1.8180 VVREF = 1.7 V 0.4 0.8 mA VTTREF OUTPUT VVTTREF Output voltage VVDDQSNS / 2 |IVTTREF| <100 A, 1.2 V VVDDQSNS 1.8 V 49.2% |IVTTREF| <10 mA, 1.2 V VVDDQSNS 1.8 V 49% V 50.8% VVTTREF Output voltage tolerance to VVDDQ IVTTREFOCLSRC Source current limit VVDDQSNS = 1.8 V, VVTTREF= 0 V 10 18 mA IVTTREFOCLSNK Sink current limit VVDDQSNS = 1.8 V, VVTTREF = 1.8 V 10 17 mA IVTTREFDIS VTTREF discharge current TA = 25C, VS3 = VS5 = 0 V, VVTTREF = 0.5 V 0.8 1.3 mA 51% VTT OUTPUT VVTT Output voltage VVTTTOL Output voltage tolerance to VTTREF VVTTREF -20 20 |IVTT| 1 A, 1.2 VVDDQSNS 1.8 V, IVTTREF= 0 A -30 30 |IVTT| 2 A, 1.4 V VVDDQSNS 1.8 V, IVTTREF= 0 A -40 40 |IVTT| 1.5 A, 1.2 V VVDDQSNS 1.4 V, IVTTREF= 0 A -40 40 mV IVTTOCLSRC Source current limit VVDDQSNS = 1.8 V, VVTT = VVTTSNS = 0.7 V, IVTTREF= 0 A IVTTOCLSNK Sink current limit VVDDQSNS = 1.8V, VVTT = VVTTSNS = 1.1 V, IVTTREF= 0 A IVTTLK Leakage current TA = 25C , VS3 = 0 V, VS5 = 5 V, VVTT = VVTTREF IVTTSNSBIAS VTTSNS input bias current VS3 = 5 V, VS5 = 5 V, VVTTSNS = VVTTREF -0.5 IVTTSNSLK VTTSNS leakage current VS3 = 0 V, VS5 = 5 V, VVTTSNS = VVTTREF -1 VTT Discharge current TA = 25C, VS3 = VS5 = 0 V, VVDDQSNS = 1.8 V, VVTT = 0.5 V, IVTTREF= 0 A IVTTDIS V |IVTT| 10 mA, 1.2 V VVDDQSNS 1.8 V, IVTTREF= 0 A 2 3 2 3 A A 5 A 0.0 0.5 A 0 1 A 7.8 mA VDDQ OUTPUT VVDDQSNS VDDQ sense voltage IVDDQSNS VDDQSNS input current VVDDQSNS = 1.8 V VREFIN IREFIN REFIN input current VREFIN = 1.8 V IVDDQDIS VDDQ discharge current VS3 = VS5 = 0 V, VVDDQSNS = 0.5 V, non-tracking discharge mode 12 mA IVLDOINDIS VLDOIN discharge current VS3 = VS5 = 0 V, VVDDQSNS = 0.5 V, tracking discharge mode 1.2 A VIN = 12 V, VVDDQSNS = 1.8 V, RMODE = 1 k 500 VIN = 12 V, VVDDQSNS = 1.8 V, RMODE = 12 k 670 39 -0.1 0.0 A 0.1 A SWITCH MODE POWER SUPPLY (SMPS) FREQUENCY fSW VDDQ switching frequency tON(min) Minimum on time DRVH rising to falling (1) tOFF(min) Minimum off time DRVH falling to rising kHz 60 200 320 ns 450 ns VDDQ MOSFET DRIVER RDRVH DRVH resistance RDRVL DRVL resistance (1) 6 Source, IDRVH = -50 mA 1.6 3 Sink, IDRVH = 50 mA 0.6 1.5 Source, IDRVL = -50 mA 0.9 2 Sink, IDRVL = 50 mA 0.5 1.2 Specified by design. Not production tested. Submit Documentation Feedback Copyright (c) 2012-2016, Texas Instruments Incorporated Product Folder Links: TPS51716 TPS51716 www.ti.com SLUSB94A - OCTOBER 2012 - REVISED SEPTEMBER 2016 Electrical Characteristics (continued) over operating free-air temperature range, VV5IN = 5 V, VLDOIN is connected to VDDQ output, VMODE= 0 V, VS3= VS5= 5 V (unless otherwise noted) PARAMETER tDEAD TEST CONDITIONS MIN TYP DRVH-off to DRVL-on 10 DRVL-off to DRVH-on 20 MAX UNIT Dead time ns INTERNAL BOOT STRAP SW VFBST Forward voltage VV5IN-VBST, TA = 25C, IF = 10 mA IVBSTLK VBST leakage current TA = 25C, VVBST = 33 V, VSW = 28 V 0.1 0.2 V 0.01 1.5 A A LOGIC THRESHOLD IMODE VTHMODE MODE source current MODE threshold voltage VIL S3/S5 low-level voltage VIH S3/S5 high-level voltage VIHYST S3/S5 hysteresis voltage IILK S3/S5 input leak current 14 15 16 MODE 0-1 109 129 149 MODE 1-2 235 255 275 MODE 2-3 392 412 432 mV 0.5 V 1.8 V 0.25 -1 0 V 1 A SOFT START tSS VDDQ soft-start time Internal soft-start time, CVREF = 0.1 F, S5 rising to VVDDQSNS > 0.99 x VREFIN 1.1 ms PGOOD COMPARATOR VTHPG VDDQ PGOOD threshold IPG PGOOD sink current PGOOD in from higher 106% 108% PGOOD in from lower 90% 92% 94% PGOOD out to higher 114% 116% 118% PGOOD out to lower 82% 84% 86% 3 5.9 0.8 1 VPGOOD = 0.5 V Delay for PGOOD in tPGDLY PGOOD delay time tPGSSDLY 110% mA 1.2 ms Delay for PGOOD out, with 100 mV over drive 330 ns PGOOD start-up delay CVREF = 0.1 F, S5 rising to PGOOD rising 2.5 ms ITRIP TRIP source current TA = 25C, VTRIP = 0.4 V TCITRIP TRIP source current temperature coefficient (1) VTRIP VTRIP voltage range PROTECTIONS VOCL VOCLN VZC Current limit threshold Negative current limit threshold 9 10 11 4700 0.2 ppm/C 3 VTRIP = 3.0 V 360 375 390 VTRIP = 1.6 V 190 200 210 VTRIP = 0.2 V 20 25 30 VTRIP = 3.0 V -390 -375 -360 VTRIP = 1.6 V -210 -200 -190 VTRIP = 0.2 V -30 -25 -20 Wake-up 4.2 4.4 4.5 Shutdown 3.7 3.9 4.1 118% 120% 122% Zero cross detection offset A 0 VUVLO V5IN UVLO threshold voltage VOVP VDDQ OVP threshold voltage OVP detect voltage tOVPDLY VDDQ OVP propagation delay With 100 mV over drive VUVP VDDQ UVP threshold voltage UVP detect voltage tUVPDLY VDDQ UVP delay tUVPENDLY VDDQ UVP enable delay VOOB OOB Threshold voltage V mV mV mV V 430 66% 68% ns 70% 1 ms 1.2 ms 108% THERMAL SHUTDOWN Shutdown temperature (1) TSDN Thermal shutdown threshold Hysteresis (1) 140 C 10 Submit Documentation Feedback Copyright (c) 2012-2016, Texas Instruments Incorporated Product Folder Links: TPS51716 7 TPS51716 SLUSB94A - OCTOBER 2012 - REVISED SEPTEMBER 2016 www.ti.com 6.6 Typical Characteristics 10 V5IN Shutdown Current (A) V5IN Suppy Current (A) 1000 800 600 400 200 0 -50 -25 0 25 50 75 Junction Temperature (C) 100 TRIP Source Current (A) VLDOIN Suppy Current (A) 6 4 2 0 25 50 75 Junction Temperature (C) 100 125 12 10 8 6 -25 0 25 50 75 Junction Temperature (C) 100 4 -50 125 -25 0 25 50 75 Junction Temperature (C) 100 125 Figure 4. Current Sense Current vs Junction Temperature 15 OVP UVP 140 130 120 110 100 90 80 70 60 -25 0 25 50 75 Junction Temperature (C) 100 125 Figure 5. OVP/UVP Threshold vs Junction Temperature VDDQSNS Discharge Current (mA) 150 OVP/UVP Threshold (%) -25 14 Figure 3. VLDOIN Supply Current vs Junction Temperature 8 2 16 8 50 -50 4 Figure 2. V5IN Shutdown Current vs Junction Temperature 10 0 -50 6 0 -50 125 Figure 1. V5IN Supply Current vs Junction Temperature 8 12 9 6 3 0 -50 -25 0 25 50 75 Junction Temperature (C) 100 125 Figure 6. VDDQSNS Discharge Current vs Junction Temperature Submit Documentation Feedback Copyright (c) 2012-2016, Texas Instruments Incorporated Product Folder Links: TPS51716 TPS51716 www.ti.com SLUSB94A - OCTOBER 2012 - REVISED SEPTEMBER 2016 Typical Characteristics (continued) VTT Discharge Current (mA) 10 800 Switching Frequency (kHz) 8 6 4 2 700 600 500 400 300 0 -50 -25 0 25 50 75 Junction Temperature (C) 100 200 125 6 Figure 7. VTT Discharge Current vs Junction Temperature 10 12 14 16 Input Voltage (V) 18 20 22 800 RMODE = 1 k VIN = 12 V 700 700 Switching Frequency (kHz) Switching Frequency (kHz) 8 Figure 8. Switching Frequency vs Input Voltage 800 600 500 400 300 VVDDQ = 1.20 V VVDDQ = 1.35 V VVDDQ = 1.50 V RMODE = 12 k IVDDQ = 5 A 200 6 8 10 12 14 16 Input Voltage (V) 18 20 600 500 400 300 200 0 22 700 1.54 VDDQ Output Voltage (V) 1.55 600 500 400 RMODE = 12 k VIN = 12 V 200 VVDDQ = 1.20 V VVDDQ = 1.35 V VVDDQ = 1.50 V 100 0 0 2 4 6 VDDQ Output Current (A) 8 0 2 4 6 VDDQ Output Current (A) 8 10 Figure 10. Switching Frequency vs Load Current 800 300 VVDDQ = 1.20 V VVDDQ = 1.35 V VVDDQ = 1.50 V 100 Figure 9. Switching Frequency vs Input Voltage Switching Frequency (kHz) VVDDQ = 1.20 V VVDDQ = 1.35 V VVDDQ = 1.50 V RMODE = 1 k IVDDQ = 5 A RMODE = 1 k VIN = 3 V VIN = 5 V VIN = 8 V VIN = 12 V VIN = 20 V 1.53 1.52 1.51 1.50 1.49 1.48 1.47 1.46 10 G000 1.45 0 Figure 11. Switching Frequency vs Load Current 2 4 6 VDDQ Output Current (A) 8 Product Folder Links: TPS51716 G000 Figure 12. Load Regulation Submit Documentation Feedback Copyright (c) 2012-2016, Texas Instruments Incorporated 10 9 TPS51716 SLUSB94A - OCTOBER 2012 - REVISED SEPTEMBER 2016 www.ti.com Typical Characteristics (continued) 1.55 0.770 RMODE = 1 k fSW = 1 kHz IOUT = 0 A IOUT =10 A 0.765 1.53 1.52 VTTREF Voltage (V) VDDQ Output Voltage (V) 1.54 1.51 1.50 1.49 1.48 1.47 1.46 1.45 0.760 0.755 0.750 0.745 0.740 0.735 2 4 6 8 10 12 14 16 18 Input Voltage (V) 20 22 24 VVDDQ = 1.5 V 26 0.730 -10 G000 -5 0.620 0.690 0.615 VTTREF Voltage (V) VTTREF Voltage (V) 0.685 0.680 0.675 0.670 0.665 0.660 0.605 0.600 0.595 0.590 0.585 -5 VVDDQ = 1.2 V 0 VTTREF Current (mA) 5 0.580 -10 10 Figure 15. VTTREF Load Regulation -5 0 VTTREF Current (mA) 5 10 Figure 16. VTTREF Load Regulation 0.790 0.715 0.780 0.705 0.770 0.695 VTT Voltage (V) VTT Voltage (V) 10 0.610 VVDDQ = 1.35 V 0.650 -10 0.760 0.750 0.740 0.730 0.685 0.675 0.665 0.655 0.720 0.645 VVDDQ = 1.5 V 0.710 -2.0 -1.5 -1.0 -0.5 0.0 0.5 VTT Current (A) 1.0 1.5 2.0 VVDDQ = 1.35 V 0.635 -2.0 -1.5 -1.0 Figure 17. VTT Load Regulation 10 5 Figure 14. VTTREF Load Regulation Figure 13. Line Regulation 0.695 0.655 0 VTTREF Current (mA) Submit Documentation Feedback -0.5 0.0 0.5 VTT Current (A) 1.0 1.5 2.0 Figure 18. VTT Load Regulation Copyright (c) 2012-2016, Texas Instruments Incorporated Product Folder Links: TPS51716 TPS51716 www.ti.com SLUSB94A - OCTOBER 2012 - REVISED SEPTEMBER 2016 Typical Characteristics (continued) 100 0.640 90 0.630 80 Efficiency (%) VTT Voltage (V) 0.620 0.610 0.600 0.590 70 60 50 40 VIN = 3 V VIN = 5 V VIN = 8 V VIN = 12 V VIN = 20 V 30 0.580 20 0.570 10 VVDDQ = 1.2 V 0.560 -2.0 -1.5 -1.0 -0.5 0.0 0.5 VTT Current (A) 1.0 1.5 2.0 VVDDQ = 1.5 V fSW = 500 kHz 0 0.001 0.01 Figure 19. VTT Load Regulation 0.1 1 VDDQ Output Current (A) 10 G000 Figure 20. Efficiency 100 90 Efficiency (%) 80 70 60 VVDDQ = 1.2 V RMODE = 1 k fSW = 500 kHz 50 40 30 20 10 L: GLMCR470A/ALPS HS-FET: CSD17308/TI LS-FET: CSD17309/TI 0 0.001 0.01 0.1 1 VDDQ Output Current (A) VIN = 5 V VIN = 7.4 V VIN = 12 V VIN = 20 V 10 G000 Figure 21. Efficiency Submit Documentation Feedback Copyright (c) 2012-2016, Texas Instruments Incorporated Product Folder Links: TPS51716 11 TPS51716 SLUSB94A - OCTOBER 2012 - REVISED SEPTEMBER 2016 www.ti.com 7 Detailed Description 7.1 Overview The TPS51716 provides a complete power supply for DDR2, DDR3, DDR3L, LPDDR3, and DDR4 memory systems in the lowest total cost and minimum space. It integrates a synchronous buck regulator controller (VDDQ) with a 2-A sink/source tracking LDO (VTT) and buffered low noise reference (VTTREF). The TPS51716 employs D-CAP2 mode coupled with 500 kHz or 670 kHz operating frequencies that supports ceramic output capacitors without an external compensation circuit. The VTTREF tracks VDDQ/2 with excellent 0.8% accuracy. The VTT, which provides 2-A sink/source peak current capabilities, requires only 10-F of ceramic capacitance. In addition, the device features a dedicated LDO supply input. 7.2 Functional Block Diagram + VREFIN -32% UV VREFIN +8/16 % + 20 PGOOD + OV Delay + VREFIN +20% VREFIN -8/16 % VDDQSNS 9 G 15 mA VREF 6 + 1.8 V UVP REFIN Control Logic Mode Selection OVP 19 MODE PWM + + 8 Soft-Start 15 VBST 14 DRVH 10 mA 13 SW 8R + TRIP 18 OC S5 16 7R S3 17 GND XCON + tON OneShot R NOC + 7 12 V5IN R + 11 DRVL ZC VTT Discharge VDDQ Discharge V5OK VTTREF Discharge VTTREF 5 + 10 PGND 2 VLDOIN + + VTTSNS + 4.4 V/3.9 V 3 VTT 4 VTTGND 1 + TPS51716 UDG-12151 Copyright (c) 2016, Texas Instruments Incorporated 12 Submit Documentation Feedback Copyright (c) 2012-2016, Texas Instruments Incorporated Product Folder Links: TPS51716 TPS51716 www.ti.com SLUSB94A - OCTOBER 2012 - REVISED SEPTEMBER 2016 7.3 Feature Description 7.3.1 VDDQ Switch Mode Power Supply Control The TPS51716 supports D-CAP2 mode, which does not require complex external compensation networks and are suitable for designs with small external components counts. The D-CAP2 mode is dedicated for a configuration with very low ESR output capacitors such as multi-layer ceramic capacitors (MLCC). An adaptive on-time control scheme is used to achieve pseudo-constant frequency. The TPS51716 adjusts the on-time (tON ) to be inversely proportional to the input voltage (VIN) and proportional to the output voltage (VVDDQ). This produces a switching frequency that is approximately constant over the variation of input voltage at the steady state condition. 7.3.2 VREF and REFIN, VDDQ Output Voltage The part provides a 1.8-V, 0.8% accurate, voltage reference from VREF. This output has a 300-A (max) current capability to drive the REFIN input voltage through a voltage divider circuit. A capacitor with a value of 0.1-F or larger should be attached close to the VREF terminal. The VDDQ switch-mode power supply (SMPS) output voltage is defined by REFIN voltage, within the range between 0.7 V and 1.8 V, programmed by the resister-divider connected between VREF and GND. (See External Components Selection section.) A few nano farads of capacitance from REFIN to GND is recommended for stable operation. 7.3.3 Soft-Start and Powergood Provide a voltage supply to VIN and V5IN before asserting S5 to high. TPS51716 provides integrated VDDQ soft-start functions to suppress in-rush current at start-up. The soft-start is achieved by controlling internal reference voltage ramping up. Figure 22 shows the start-up waveforms. The switching regulator waits for 400s after S5 assertion. The MODE pin voltage is read in this period. A typical VDDQ ramp up duration is 700s. TPS51716 has a powergood open-drain output that indicates the VDDQ voltage is within the target range. The target voltage window and transition delay times of the PGOOD comparator are 8% (typ) and 1-ms delay for assertion (low to high), and 16% (typ) and 330-ns delay for de-assertion (high to low) during running. The PGOOD start-up delay is 2.5 ms after S5 is asserted to high. Note that the time constant which is composed of the REFIN capacitor and a resistor divider needs to be short enough to reach the target value before PGOOD comparator enabled. S5 VREF VDDQ PGOOD 400 ms 700 ms 1.4 ms UDG-10137 Figure 22. Typical Start-Up Waveforms Submit Documentation Feedback Copyright (c) 2012-2016, Texas Instruments Incorporated Product Folder Links: TPS51716 13 TPS51716 SLUSB94A - OCTOBER 2012 - REVISED SEPTEMBER 2016 www.ti.com Feature Description (continued) 7.3.4 Power State Control The TPS51716 has two input pins, S3 and S5, to provide simple control scheme of power state. All of VDDQ, VTTREF and VTT are turned on at S0 state (S3=S5=high). In S3 state (S3=low, S5=high), VDDQ and VTTREF voltages are kept on while VTT is turned off and left at high impedance state (high-Z). The VTT output floats and does not sink or source current in this state. In S4/S5 states (S3=S5=low), all of the three outputs are turned off and discharged to GND according to the discharge mode selected by MODE pin. Each state code represents as follow; S0 = full ON, S3 = suspend to RAM (STR), S4 = suspend to disk (STD), S5 = soft OFF. (See Table 1.) Table 1. S3/S5 Power State Control STATE S3 S5 VREF VDDQ VTTREF VTT S0 HI HI ON ON ON ON S3 LO HI ON ON ON OFF (High-Z) S4/S5 LO LO OFF OFF (Discharge) OFF (Discharge) OFF (Discharge) 7.3.5 VDDQ Overvoltage and Undervoltage Protection The TPS51716 sets the overvoltage protection (OVP) when VDDQSNS voltage reaches a level 20% (typ) higher than the REFIN voltage. When an OV event is detected, the controller changes the output target voltage to 0 V. This usually turns off DRVH and forces DRVL to be on. When the inductor current begins to flow through the low-side MOSFET and reaches the negative OCL, DRVL is turned off and DRVH is turned on, for a minimum ontime. After the minimum on-time expires, DRVH is turned off and DRVL is turned on again. This action minimizes the output node undershoot due to LC resonance. When the VDDQSNS reaches 0 V, the driver output is latched as DRVH off, DRVL on. VTTREF and VTT are turned off and discharged using the non-tracking discharge MOSFETs regardless of the tracking mode. The undervoltage protection (UVP) latch is set when the VDDQSNS voltage remains lower than 68% (typ) of the REFIN voltage for 1 ms or longer. In this fault condition, the controller latches DRVH low and DRVL low and discharges the VDDQ, VTT and VTTREF outputs. UVP detection function is enabled after 1.2 ms of SMPS operation to ensure startup. To release the OVP and UVP latches, toggle S5 or adjust the V5IN voltage down and up beyond the undervoltage lockout threshold. 7.3.6 VDDQ Out-of-Bound Operation When the output voltage rises to 8% above the target value, the out-of-bound operation starts. During the out-ofbound condition, the controller operates in forced PWM-only mode. Turning on the low-side MOSFET beyond the zero inductor current quickly discharges the output capacitor. During this operation, the cycle-by-cycle negative overcurrent limit is also valid. Once the output voltage returns to within regulation range, the controller resumes to auto-skip mode. 7.3.7 VDDQ Overcurrent Protection The VDDQ SMPS has cycle-by-cycle overcurrent limiting protection. The inductor current is monitored during the off-state using the low-side MOSFET RDS(on), and the controller maintains the off-state when the inductor current is larger than the overcurrent trip level. The current monitor circuit inputs are PGND and SW pins so that those should be properly connected to the source and drain terminals of low-side MOSFET. The overcurrent trip level, VOCTRIP, is determined by Equation 1, where RTRIP is the value of the resistor connected between the TRIP pin and GND, and ITRIP is the current sourced from the TRIP pin. ITRIP is 10 A typically at room temperature, and has 4700ppm/C temperature coefficient to compensate the temperature dependency of the low-side MOSFET RDS(on). I VOCTRIP = RTRIP TRIP 8 (1) Because the comparison is done during the off-state, VOCTRIP sets the valley level of the inductor current. The load current OCL level, IOCL, can be calculated by considering the inductor ripple current as shown in Equation 2. 14 Submit Documentation Feedback Copyright (c) 2012-2016, Texas Instruments Incorporated Product Folder Links: TPS51716 TPS51716 www.ti.com SLUSB94A - OCTOBER 2012 - REVISED SEPTEMBER 2016 aeV IOCL = c OCTRIP c RDS(on ) e o I ae / + IND(ripple) = c VOCTRIP / c RDS(on ) 2 o e o 1 V -V VOUT OUT / + IN / 2 LX fSW VIN o where * IIND(ripple) is inductor ripple current (2) In an overcurrent condition, the current to the load exceeds the current to the output capacitor, thus the output voltage tends to fall down. Eventually, it crosses the undervoltage protection threshold and shuts down. 7.3.8 VTT and VTTREF TPS51716 integrates two high performance, low-dropout linear regulators, VTT and VTTREF, to provide complete DDR2, DDR3, DDR3L, LPDDR3, and DDR4 power solutions. The VTTREF has a 10-mA sink/source current capability, and tracks 1/2 of VDDQSNS with 1% accuracy using an on-chip 1/2 divider. A 0.22-F (or larger) ceramic capacitor must be connected close to the VTTREF terminal to ensure stable operation. The VTT responds quickly to track VTTREF within 40 mV at all conditions, and the current capability is 2 A for both sink and source. A 10-F (or larger) ceramic capacitor(s) need to be connected close to the VTT terminal for stable operation. To achieve tight regulation with minimum effect of wiring resistance, a remote sensing terminal, VTTSNS, should be connected to the positive node of VTT output capacitor(s) as a separate trace from the highcurrent line to the VTT pin. (Refer to the Layout Guidelines section for details.) When VTT is not required in the design, the following treatment is strongly recommended. * Connect VLDOIN to VDDQ. * Tie VTTSNS to VTT, and remove capacitors from VTT to float. * Connect VTTGND to GND. * Select MODE2, 3, 4, or 5 shown in Table 2 (Select Non-tracking discharge mode). * Maintain a 0.22-F capacitor connected at VTTREF. * Pull down S3 to GND with 1-k resistance. VIN 5VIN TPS51716 PGND 1 kW S5 12 V5IN VBST 15 17 S3 DRVH 14 16 S5 VDDQ SW 13 DRVL 11 6 VREF 8 REFIN 7 GND PGND PGND PGND 10 PGOOD 20 AGND PGND VDDQSNS 9 VLDOIN 2 VTT 3 19 MODE VTTSNS 1 18 TRIP VTTGND 4 VTTREF 5 Powergood 0.22 mF AGND PGND UDG-12152 Copyright (c) 2016, Texas Instruments Incorporated Figure 23. Application Circuit When VTT is not Required Submit Documentation Feedback Copyright (c) 2012-2016, Texas Instruments Incorporated Product Folder Links: TPS51716 15 TPS51716 SLUSB94A - OCTOBER 2012 - REVISED SEPTEMBER 2016 www.ti.com 7.3.9 VTT Overcurrent Protection The LDO has an internally fixed constant overcurrent limiting of 3-A (typ) for both sink and source operation. 7.3.10 V5IN Undervoltage Lockout (UVLO) Protection The TPS51716 has a 5-V supply UVLO protection threshold. When the V5IN voltage is lower than UVLO threshold voltage, typically 3.9 V, VDDQ, VTT, and VTTREF are shut off. This is a non-latch protection. 7.3.11 Thermal Shutdown The TPS51716 includes an internal temperature monitor. If the temperature exceeds the threshold value, 140C (typ), VDDQ, VTT, and VTTREF are shut off. The state of VDDQ is open, and that of VTT and VTTREF are high impedance (high-Z) at thermal shutdown. The discharge functions of all outputs are disabled. This is a non-latch protection and the operation is restarted with soft-start sequence when the device temperature is reduced by 10C (typ). 7.4 Device Functional Modes 7.4.1 MODE Pin Configuration The TPS51716 reads the MODE pin voltage when the S5 signal is raised high and stores the status in a register. A 15-A current is sourced from the MODE pin during this time to read the voltage across the resistor connected between the pin and GND. Table 2 shows resistor values, corresponding control mode, switching frequency and discharge mode configurations. Table 2. MODE Selection MODE NO. RESISTANCE BETWEEN MODE AND GND (k) 3 33 2 22 1 12 0 1 CONTROL MODE SWITCHING FREQUENCY (kHz) 500 D-CAP2 670 670 500 DISCHARGE MODE Non-Tracking Tracking 7.4.2 Discharge Control In S4/S5 state, VDDQ, VTT, and VTTREF outputs are discharged based on the respective discharge mode selected above. The tracking discharge mode discharges VDDQ output through the internal VTT regulator transistors enabling quick 13 ms discharge operation. The VTT output maintains tracking of the VTTREF voltage in this mode. (Please refer to Figure 28) After 4 ms of tracking discharge operation, the mode changes to nontracking discharge. The VDDQ output must be connected to the VLDOIN pin in this mode. The non-tracking mode discharges the VDDQ and VTT pins using internal MOSFETs that are connected to corresponding output terminals. The non-tracking discharge is slow compared with the tracking discharge due to the lower current capability of these MOSFETs. Refer to Figure 29. 16 Submit Documentation Feedback Copyright (c) 2012-2016, Texas Instruments Incorporated Product Folder Links: TPS51716 TPS51716 www.ti.com SLUSB94A - OCTOBER 2012 - REVISED SEPTEMBER 2016 7.4.3 D-CAP2 Mode Operation Figure 24 shows simplified model of D-CAP2 architecture. VIN CC1 VDDQSNS SW RC1 9 13 CC2 RC2 DRVH 14 G REFIN R1 PWM + 8 Control Logic and Driver LX VDDQ DRVL C OUT R LOAD 11 VREF 6 + R2 1.8 V TPS51716 Copyright (c) 2016, Texas Instruments Incorporated Figure 24. Simplified Modulator Using D-CAP2 Mode The D-CAP2 mode in the TPS51716 includes an internal feedback network enabling the use of very low ESR output capacitor(s) such as multi-layer ceramic capacitors. The role of the internal network is to sense the ripple component of the inductor current information and combine it with voltage feedback signal. Using RC1 = RC2 RC and CC1 = CC2 CC, 0-dB frequency of the D-CAP2 mode is given by Equation 3. It is recommended that the 0dB frequency (f0) be lower than 1/3 of the switching frequency to secure the proper phase margin. RC CC f SW f0 = 2p G L X COUT 3 where * G is gain of the amplifier which amplifies the ripple current information generated by the compensation circuit (3) The typical G value is 0.25, and typical RCCC time constant values for 500 kHz and 670 kHz operation are 23 s and 14.6 s, respectively. For example, when fSW=500 kHz and LX=1 H, COUT should be larger than 88 F. When selecting the capacitor, pay attention to its characteristics. For MLCC use X5R or better dielectric and consider the derating of the capacitance by both DC bias and AC bias. When derating by DC bias and AC bias are 80% and 50%, respectively, the effective derating is 40% because 0.8 x 0.5 = 0.4. The capacitance of specialty polymer capacitors may change depending on the operating frequency. Consult capacitor manufacturers for specific characteristics. 7.4.4 Light-Load Operation In auto-skip mode, the TPS51716 SMPS control logic automatically reduces its switching frequency to improve light-load efficiency. To achieve this intelligence, a zero cross detection comparator is used to prevent negative inductor current by turning off the low-side MOSFET. Equation 4 shows the boundary load condition of this skip mode and continuous conduction operation. ILOAD(LL) = (VIN - VOUT ) VOUT 2 LX VIN 1 fSW (4) Submit Documentation Feedback Copyright (c) 2012-2016, Texas Instruments Incorporated Product Folder Links: TPS51716 17 TPS51716 SLUSB94A - OCTOBER 2012 - REVISED SEPTEMBER 2016 www.ti.com 8 Application and Implementation NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. 8.1 Application Information TPS51716 is typically used as step down converters, which converts a voltage from 3V- 28V to 0.7 V to 1.8 V output voltage and provide a total solution to memory system. 8.2 Typical Application V5IN 4.5 V to 5.5 V R2 1 kW R1 100 kW R3 36 kW S5 S3 17 16 MODE TRIP S3 S5 1 VTTSNS 2 VLDOIN DRVH 14 U1 TPS51716RUK 4 VTTGND 5 VTTREF VTTREF 0.75 V R6 0W C7 0.1 mF C5 0.1 mF C8 10 mF C9 10 mF R7 0 W L1 Q1 (1) 1 mH FDMS8680 PGND VDDQ 1.5 V/10 A SW 13 Q2 (1) FDMS8670AS V5IN 12 PGND VTT VDDQSNS 3 VIN 8 V to 20 V VBST 15 REFIN PGND 18 GND VTTGND 19 VREF C1 10 mF 20 PGOOD PGND VTT 0.75 V/2 A 21 PwPad AGND C12 10 mF 6 7 8 9 10 DRVL 11 C6 1 mF C10 4 x 47 mF VDDQ_GND R4 10 kW C2 C3 0.22 mF 0.1 mF C4 10 nF PGND R5 49.9 kW UDG-12148 AGND PGND Copyright (c) 2016, Texas Instruments Incorporated (1) TI NexFETTM power MOSFETs are available and can be used in this application. Please contact your local TI representative. Figure 25. DDR3, DCAP-2 500-kHz Application Circuit, Tracking Discharge Table 3. DDR3, DCAP-2 500-kHz Application Circuit, List of Materials REFERENCE DESIGNATOR QTY SPECIFICATION MANUFACTURE PART NUMBER C8, C9 2 10 F, 25 V Taiyo Yuden TMK325BJ106MM C10 4 47 F, 6.3 V TDK C2012X5R0J476M L1 1 1 H, 18.5 A, 2.3 m NEC Tokin MPC1055L1R0C Q1 1 30 V, 35 A, 8.5 m Fairchild FDMS8680 Q2 1 30 V, 42 A, 3.5 m Fairchild FDMS8670AS 18 Submit Documentation Feedback Copyright (c) 2012-2016, Texas Instruments Incorporated Product Folder Links: TPS51716 TPS51716 www.ti.com SLUSB94A - OCTOBER 2012 - REVISED SEPTEMBER 2016 8.2.1 Design Requirements To begin the design process, the user must know a few application parameters (see Table 4). Table 4. Design Parameters PARAMETER EXAMPLE VALUE Input voltage range 8 to 20 V Output voltage 1. 5 V Transient response, 1.5-A load step Vout = 5% Input ripple voltage 400 mV Output ripple voltage 40 mV Output current rating 10A Operating frequency 670 kHz/ 500 kHz 8.2.2 Detailed Design Procedure The following design procedure can be used to select component values for the TPS51716. 8.2.2.1 External Components Selection The external components selection is a simple process. 1. Determine the value of R1 and R2 The output voltage is determined by the value of the voltage-divider resistor, R1 and R2. R1 is connected between VREF and REFIN pins, and R2 is connected between the REFIN pin and GND. Setting R1 to 10-k is a good starting point. Determine R2 using Equation 5. R1 R2 = ae o c / 1.8 c / -1 VOUT(ripple) / c c VOUT / e o 2 (5) For an application using organic semiconductor capacitor(s) or specialty polymer capacitor(s) for the output capacitor(s), the output voltage ripple can be calculated as shown in Equation 6. VOUT(ripple) = IIND(ripple) ESR (6) For an application using ceramic capacitor(s) as the output capacitor(s), the output voltage ripple can be calculated as shown in Equation 7. IIND(ripple) VOUT(ripple) = 8 COUT fSW (7) 2. Choose the inductor The inductance value should be determined to yield a ripple current of approximately 1/4 to 1/2 of maximum output current. Larger ripple current increases output ripple voltage and improves the signal-to-noise ratio and helps stable operation. LX = 1 IIND(ripple ) fSW (V IN(max ) - VOUT VIN(max ) ) V OUT = 3 IO(max ) fSW (V IN(max ) - VOUT ) V OUT VIN(max ) (8) The inductor needs a low direct current resistance (DCR) to achieve good efficiency, as well as enough room above peak inductor current before saturation. The peak inductor current can be estimated in Equation 9. IIND(peak ) = ( ) VIN(max ) - VOUT VOUT RTRIP ITRIP 1 + 8 RDS(on ) L fSW VIN(max ) (9) Submit Documentation Feedback Copyright (c) 2012-2016, Texas Instruments Incorporated Product Folder Links: TPS51716 19 TPS51716 SLUSB94A - OCTOBER 2012 - REVISED SEPTEMBER 2016 www.ti.com 3. Choose the OCL setting resistance, RTRIP Combining Equation 1 and Equation 2, RTRIP can be obtained using Equation 10. RTRIP ae o ae (V - VOUT ) o VOUT / RDS(on) 8 c IOCL - c IN / c / c / e (2 L X ) o (fSW VIN ) o e = ITRIP (10) 4. Choose the output capacitors Determine output capacitance to meet small signal stability as shown in Equation 11. RC CC f SW 2p G L X COUT 3 where * * 20 RC x CC time constant is 23 s for 500 kHz operation (or 14.6 s for 670-kHz operation) G = 0.25 Submit Documentation Feedback (11) Copyright (c) 2012-2016, Texas Instruments Incorporated Product Folder Links: TPS51716 TPS51716 www.ti.com SLUSB94A - OCTOBER 2012 - REVISED SEPTEMBER 2016 8.2.3 Application Curves Figure 26. 1.5-V Startup Waveforms Figure 27. 1.5-V Startup Waveforms (0.5-V Pre-Biased) Figure 28. 1.5-V Soft-Stop Waveforms (Tracking Discharge) Figure 29. 1.5-V Soft-Stop Waveforms (Non-Tracking Discharge) Submit Documentation Feedback Copyright (c) 2012-2016, Texas Instruments Incorporated Product Folder Links: TPS51716 21 TPS51716 180 80 180 60 135 60 135 40 90 40 90 20 45 20 45 0 0 0 0 -40 -60 -80 100 -20 -45 -90 -40 -90 -135 -60 -45 VIN = 12 V IVDDQ = 10 A Gain Phase 1000 10000 Frequency (Hz) -180 1000000 100000 IVTT = -1 A -80 10000 Gain (dB) Figure 30. VDDQ Bode Plot Gain Phase 100000 1000000 Frequency (Hz) -135 -180 10000000 Figure 31. VTT Bode Plot (Sink) 80 180 60 135 40 90 20 45 0 0 -20 -45 -40 -90 -60 Gain Phase IVTT = 1 A -80 10000 Phase () -20 Gain (dB) 80 Phase () www.ti.com Phase () Gain (dB) SLUSB94A - OCTOBER 2012 - REVISED SEPTEMBER 2016 -135 -180 10000000 100000 1000000 Frequency (Hz) Figure 32. VTT Bode Plot (Source) 9 Power Supply Recommendations The TPS51367 is designed to operate from input supply voltage in the range of 3 V to 28 V. Buck converters require the input voltage to be higher than the output voltage for proper operation. The maximum recommended operating duty cycle is 75%. Using that criteria, the minimum recommended input voltage is VO / 0.75. 22 Submit Documentation Feedback Copyright (c) 2012-2016, Texas Instruments Incorporated Product Folder Links: TPS51716 TPS51716 www.ti.com SLUSB94A - OCTOBER 2012 - REVISED SEPTEMBER 2016 10 Layout 10.1 Layout Guidelines Certain issues must be considered before designing a layout using the TPS51716. * VIN capacitor(s), VOUT capacitor(s) and MOSFETs are the power components and should be placed on one side of the PCB (solder side). Other small signal components should be placed on another side (component side). At least one inner system GND plane should be inserted, in order to shield and isolate the small signal traces from noisy power lines. * All sensitive analog traces and components such as VDDQSNS, VTTSNS, MODE, REFIN, VREF and TRIP should be placed away from high-voltage switching nodes such as SW, DRVL, DRVH or VBST to avoid coupling. Use internal layer(s) as system GND plane(s) and shield feedback trace from power traces and components. * The DC/DC converter has several high-current loops. The area of these loops should be minimized in order to suppress generating switching noise. - The most important loop to minimize the area of is the path from the VIN capacitor(s) through the high and low-side MOSFETs, and back to the negative node of the VIN capacitor(s). Connect the negative node of the VIN capacitor(s) and the source of the low-side MOSFET as close as possible. (Refer to loop #1 of Figure 33) - The second important loop is the path from the low-side MOSFET through inductor and VOUT capacitor(s), and back to source of the low-side MOSFET. Connect the source of the low-side MOSFET and negative node of VOUT capacitor(s) as close as possible. (Refer to loop #2 of Figure 33) - The third important loop is of gate driving system for the low-side MOSFET. To turn on the low-side MOSFET, high current flows from V5IN capacitor through gate driver and the low-side MOSFET, and back to negative node of the capacitor. To turn off the low-side MOSFET, high current flows from gate of the low-side MOSFET through the gate driver and PGND pin, and back to source of the low-side MOSFET. Connect negative node of V5IN capacitor, source of the low-side MOSFET and PGND pin as close as possible. (Refer to loop #3 of Figure 33) * Connect negative nodes of the VTTREF output capacitor, VREF capacitor and REFIN capacitor and bottomside resistance of VREF voltage-divider to GND pin as close as possible. The negative node of the VTT output capacitor(s), VTTGND, GND and PGND pins should be connected to system GND plane near the device as shown in Figure 33. * Because the TPS51716 controls output voltage referring to voltage across VOUT capacitor, VDDQSNS should be connected to the positive node of VOUT capacitor using different trace from that for VLDOIN. Remember that this sensing potential is the reference voltage of VTTREF. Avoid any noise generative lines. GND pin refers to the negative node of VOUT capacitor. * Connect the overcurrent setting resistor from TRIP pin to GND pin and make the connections as close as possible to the device to avoid coupling from a high-voltage switching node. * Connect the frequency and mode setting resistor from MODE pin to GND pin ground, and make the connections as close as possible to the device to avoid coupling from a high-voltage switching node. * Connections from gate drivers to the respective gate of the high-side or the low-side MOSFET should be as short as possible to reduce stray inductance. Use 0.65 mm (25 mils) or wider trace and via(s) of at least 0.5 mm (20 mils) diameter along this trace. * The PCB trace defined as SW node, which connects to the source of the high-side MOSFET, the drain of the low-side MOSFET and the high-voltage side of the inductor, should be as short and wide as possible. * VLDOIN should be connected to VOUT with short and wide traces. An input bypass capacitor should be placed as close as possible to the pin with short and wide connections. The negative node of the capacitor should be connected to system GND plane. * The output capacitor for VTT should be placed close to the pins with a short and wide connection in order to avoid additional ESR and/or ESL of the trace. * VTTSNS should be connected to the positive node of the VTT output capacitor(s) using a separate trace from the high-current power line. When remote sensing is required attach the output capacitor(s) at that point. Also, it is recommended to minimize any additional ESR and/or ESL of ground trace between GND pin and the output capacitor(s). * Consider adding a low pass filter (LPF) at VTTSNS in case the ESR of the VTT output capacitor(s) is larger than 2 m. Submit Documentation Feedback Copyright (c) 2012-2016, Texas Instruments Incorporated Product Folder Links: TPS51716 23 TPS51716 SLUSB94A - OCTOBER 2012 - REVISED SEPTEMBER 2016 www.ti.com Layout Guidelines (continued) * In order to effectively remove heat from the package, prepare a thermal land and solder to the package thermal pad. Wide trace of the component-side copper, connected to this thermal land, helps heat spreading. Numerous vias with a 0.3-mm diameter connected from the thermal land to the internal/solder-side ground plane(s) should be used to help dissipation. The thermal land can be connected to either AGND or PGND but is recommended to be connected to PGND, the system GND plane(s), which has better heat radiation. 10.2 Layout Example 2 VLDOIN TPS51716 VIN VTT VTT 3 10 ?F VTTGND VTTGND 4 V5IN #1 12 VTTREF 1 ?F VOUT #2 5 DRVL MODE 0.22 ?F 11 #3 19 TRIP PGND 18 10 VREF 6 REFIN 8 GND 7 0.1 ?F 10 nF AGND UDG-12149 PGND Figure 33. DC/DC Converter Ground System 24 Submit Documentation Feedback Copyright (c) 2012-2016, Texas Instruments Incorporated Product Folder Links: TPS51716 TPS51716 www.ti.com SLUSB94A - OCTOBER 2012 - REVISED SEPTEMBER 2016 11 Device and Documentation Support 11.1 Device Support 11.1.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. 11.2 Documentation Support 11.2.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on Alert me to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. 11.2.2 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2ETM Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support. 11.3 Trademarks D-CAP2, NexFET, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners. 11.4 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. 11.5 Glossary SLYZ022 -- TI Glossary. This glossary lists and explains terms, acronyms, and definitions. 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Documentation Feedback Copyright (c) 2012-2016, Texas Instruments Incorporated Product Folder Links: TPS51716 25 PACKAGE OPTION ADDENDUM www.ti.com 7-Jan-2016 PACKAGING INFORMATION Orderable Device Status (1) Package Type Package Pins Package Drawing Qty Eco Plan Lead/Ball Finish MSL Peak Temp (2) (6) (3) Op Temp (C) Device Marking (4/5) TPS51716RUKR ACTIVE WQFN RUK 20 3000 Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR -40 to 85 51716 TPS51716RUKT ACTIVE WQFN RUK 20 250 Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR -40 to 85 51716 (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. (6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. Addendum-Page 1 Samples PACKAGE OPTION ADDENDUM www.ti.com 7-Jan-2016 In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. Addendum-Page 2 PACKAGE MATERIALS INFORMATION www.ti.com 3-Nov-2017 TAPE AND REEL INFORMATION *All dimensions are nominal Device Package Package Pins Type Drawing SPQ Reel Reel A0 Diameter Width (mm) (mm) W1 (mm) B0 (mm) K0 (mm) P1 (mm) W Pin1 (mm) Quadrant TPS51716RUKR WQFN RUK 20 3000 330.0 12.4 3.3 3.3 1.1 8.0 12.0 Q2 TPS51716RUKT WQFN RUK 20 250 330.0 12.4 3.3 3.3 1.1 8.0 12.0 Q2 Pack Materials-Page 1 PACKAGE MATERIALS INFORMATION www.ti.com 3-Nov-2017 *All dimensions are nominal Device Package Type Package Drawing Pins SPQ Length (mm) Width (mm) Height (mm) TPS51716RUKR WQFN RUK 20 3000 338.0 355.0 50.0 TPS51716RUKT WQFN RUK 20 250 338.0 355.0 50.0 Pack Materials-Page 2 IMPORTANT NOTICE Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services. Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications. TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice. TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource. Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements. Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S. TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection. Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright (c) 2017, Texas Instruments Incorporated Mouser Electronics Authorized Distributor Click to View Pricing, Inventory, Delivery & Lifecycle Information: Texas Instruments: TPS51716RUKT TPS51716RUKR