EPENTIUM ® PROCESSO R W ITH M M X™ TECHNOLO GY
29
5/23/97 10:47 AM 24318502.DOC
INTEL CONFIDENTIAL
(until publication date)
specified at different voltages. See Table 10 for the
specification.
The display should s how continuous s ampling of the
voltage line, at 20 mV/div, and 500 ns/div with the
trigger point set to the center point of the range.
Slowly move the trigger to the high and low ends of
the specification, and verify that excursions beyond
these limits are not observed. There are no
allowanc es for c r os s ing the high and low limits of the
voltage specification. For more information on
measurement techniques, see the
Voltage
Guidelines for Pentium
®
Processors with MMX™
Technology
application note (Order Number 243186).
3.1.2.1.2. Decoupling Recommendations
Liberal decoupling capacitance should be placed
near the Pentium processor with MMX technology.
The Pentium processor with MMX technology, when
driving its large address and data buses at high
frequencies, can cause transient power surges,
particularly when driving large capacitive loads.
Low inductance capacitors and interconnects are
recommended for best high frequency electrical
performance. Inductance can be reduced by
shortening circuit board traces between the Pentium
processor with MMX technology and decoupling
capacitors as much as possible. These capacitors
should be ev enly dis tr ibuted around eac h c omponent
on the power plane. Capacitor values should be
chosen to ensure they eliminate both low and high
frequency noise components.
For the Pentium process or with MMX tec hnology , the
power cons umption can tr ansition from a low level of
power to a much higher level (or high to low power)
very rapidly. A typical example would be entering or
exiting the Stop Gr ant State. Another ex ample would
be executing a HALT instruction, causing the
Pentium proces s or w ith MMX tec hnology to enter the
AutoHALT Power Down State, or transitioning from
HALT to the Normal State. All of these examples
may cause abrupt changes in the power being
consumed by the Pentium processor with MMX
technology. Note that the AutoHALT Power Down
feature is always enabled even when other power
management features are not implemented.
Bulk storage capacitors with a low Effective Series
Resistance (ESR) in the 10Ω to 100Ω range are
required to maintain a regulated supply voltage
during the interval between the time the current load
changes and the point that the regulated power
supply output can react to the change in load. In
order to reduce the ESR, it may be necessary to
place several bulk storage capacitors in parallel.
These c apac itor s s hould be plac ed near the P entium
processor with MMX technology on both the VCC2
and VCC3 plane to ensure that the supply voltage
stays within specified limits during changes in the
supply current during operation.
Detailed decoupling recommendations are provided
in the Flexible Motherboard Design Guidelines
application note (Order Number 243187)
3.1.2.2. 3.3V Inputs and Outputs
The inputs and outputs of the Pentium processor with
MMX technology comply with the 3.3V JEDEC
standard levels. Both inputs and outputs are also
TTL-compatible, although the inputs cannot tolerate
voltage swings above the VIN3 (max) specification.
System support components which use TTL-
compatible inputs will interface to the Pentium
processor with MMX technology without extra logic.
This is because the Pentium processor drives
according to the 5V TTL specification (but not
beyond 3.3V).
For Pentium processor with MMX technology inputs ,
the voltage must not exceed the 3.3V VIN3 (max)
specification. System support components can
cons ist of 3.3V dev ices or open- collector dev ices . In
an open-collector configuration, the external resistor
should be biased to VCC3.
All pins, including the CLK and PICCLK of the
Pentium processor with MMX technology, are 3.3V-
tolerant-only . If an 8259A interrupt c ontroller is used,
for example, the system must provide level
converters between the 8259A and the Pentium
processor with MMX technology.
3.1.2.3. NC/INC and Unused Inputs
All NC and INC pins must remain unconnected.
For reliable operation, alway s c onnect unus ed inputs
to an appropriate signal level. Unused active low
inputs should be connected to VCC3. Unused active
high inputs should be connected to V
SS (ground).