Complete, Dual, 12-/14-/16-Bit, Serial Input, Unipolar/Bipolar, Voltage Output DACs AD5722R/AD5732R/AD5752R Data Sheet Nominal full-scale output range is software selectable from +5 V, +10 V, +10.8 V, 5 V, 10 V, or 10.8 V. Integrated output amplifiers, reference buffers, and proprietary power-up/powerdown control circuitry are also provided. FEATURES Complete, dual, 12-/14-/16-bit digital-to-analog converter (DAC) Operates from single/dual supplies Software programmable output range +5 V, +10 V, +10.8 V, 5 V, 10 V, 10.8 V INL error: 16 LSB maximum, DNL error: 1 LSB maximum Total unadjusted error (TUE): 0.1% FSR maximum Settling time: 10 s typical Integrated reference: 5 ppm/C maximum Integrated reference buffers Output control during power-up/brownout Simultaneous updating via LDAC Asynchronous CLR to zero scale or midscale DSP-/microcontroller-compatible serial interface 24-lead TSSOP Operating temperature range: -40C to +85C iCMOS process technology1 The devices offer guaranteed monotonicity, integral nonlinearity (INL) of 16 LSB maximum, low noise, 10 s maximum settling time, and an on-chip +2.5 V reference. The AD5722R/AD5732R/AD5752R use a serial interface that operates at clock rates up to 30 MHz and are compatible with DSP and microcontroller interface standards. Double buffering allows the simultaneous updating of all DACs. The input coding is user-selectable twos complement or offset binary for a bipolar output (depending on the state of Pin BIN/2sComp), and straight binary for a unipolar output. The asynchronous clear function clears all DAC registers to a user-selectable zero-scale or midscale output. The devices are available in a 24-lead TSSOP and offer guaranteed specifications over the -40C to +85C industrial temperature range. APPLICATIONS Industrial automation Closed-loop servo control, process control Automotive test and measurement Programmable logic controllers Table 1. Pin Compatible Devices Device Number AD5722/AD5732/AD5752 GENERAL DESCRIPTION AD5724/AD5734/AD5754 The AD5722R/AD5732R/AD5752R are dual, 12-/14-/16-bit, serial input, voltage output digital-to-analog converters. They operate from single supply voltages of +4.5 V up to +16.5 V or dual supply voltages from 4.5 V up to 16.5 V. AD5724R/AD5734R/AD5754R Description AD5722R/AD5732R/AD5752R without internal reference. Complete, quad, 12-/14-/16-bit, serial input, unipolar/bipolar, voltage output DACs. AD5724/AD5734/AD5754 with internal reference. . FUNCTIONAL BLOCK DIAGRAM AVSS REFIN/REFOUT AD5722R/AD5732R/AD5752R 2.5V REFERENCE CLR BIN/2sCOMP SDIN SCLK SYNC n INPUT SHIFT REGISTER AND CONTROL LOGIC REFERENCE BUFFERS INPUT REGISTER A DAC REGISTER A INPUT REGISTER B DAC REGISTER B n DAC A VOUTA DAC B VOUTB n SDO AD5722: n = 12-BIT AD5732: n = 14-BIT AD5752: n = 16-BIT GND LDAC DAC_GND (2) SIG_GND (2) 06466-001 DVCC AVDD Figure 1. 1 For analog systems designers within industrial/instrumentation equipment OEMs who need high performance ICs at higher voltage levels, iCMOS(R) is a technology platform that enables the development of analog ICs capable of 30 V and operating at 15 V supplies while allowing dramatic reductions in power consumption and package size, as well as increased ac and dc performance. Rev. F Document Feedback Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners. One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 (c)2008-2017 Analog Devices, Inc. All rights reserved. Technical Support www.analog.com AD5722R/AD5732R/AD5752R Data Sheet TABLE OF CONTENTS Features .............................................................................................. 1 Input Shift Register .................................................................... 26 Applications ....................................................................................... 1 DAC Register .............................................................................. 27 General Description ......................................................................... 1 Output Range Select Register ................................................... 27 Functional Block Diagram .............................................................. 1 Control Register ......................................................................... 28 Revision History ............................................................................... 2 Power Control Register.............................................................. 28 Specifications..................................................................................... 3 Design Features ............................................................................... 29 AC Performance Characteristics ................................................ 5 Analog Output Control ............................................................. 29 Timing Characteristics ................................................................ 6 Power-Up Sequence ................................................................... 20 Timing Diagrams.......................................................................... 7 Power-Down Mode .................................................................... 29 Absolute Maximum Ratings ............................................................ 9 Overcurrent Protection ............................................................. 29 ESD Caution .................................................................................. 9 Thermal Shutdown .................................................................... 29 Pin Configuration and Function Descriptions ........................... 10 Internal Reference ...................................................................... 29 Typical Performance Characteristics ........................................... 11 Applications Information .............................................................. 30 Terminology .................................................................................... 18 +5 V/5 V Operation ................................................................ 30 Theory of Operation ...................................................................... 20 Layout Guidelines....................................................................... 30 Architecture ................................................................................. 20 Galvanically Isolated Interface ................................................. 31 Serial Interface ............................................................................ 20 Microprocessor Interfacing ....................................................... 31 Load DAC (LDAC)..................................................................... 22 Outline Dimensions ....................................................................... 32 Asynchronous Clear (CLR) ....................................................... 22 Ordering Guide .......................................................................... 32 Configuring the AD5722R/AD5732R/AD5752R .................. 22 Transfer Function ....................................................................... 22 REVISION HISTORY 2/2017--Rev. E to Rev. F Added Power-Up Sequence Section ............................................. 20 Changes to Table 8 and Table 9 ..................................................... 23 Changes to Table 11 and Table 12 ................................................ 24 Changes to Table 14 and Table 15 ................................................ 25 Change to Analog Output Section ............................................... 29 Added Alternative Power-Up Sequence Support Section ......... 30 2/2016--Rev. D to Rev. E Changes to Table 1 ............................................................................ 3 7/2011--Rev. C to Rev. D Changes to Table 4: t7, t8, t10 Limits ....................................................... 6 3/2011--Rev. B to Rev. C Changes to Configuring the AD5722R/AD5732R/ AD5752R Section ........................................................................... 22 8/2010--Rev. A to Rev. B Changes to Table 28 ....................................................................... 28 4/2010--Rev. 0 to Rev. A Changes to Junction Temperature, TJ max Parameter, Table 5 ...9 Changes to Exposed Paddle Description, Table 6 ...................... 10 11/2008--Revision 0: Initial Version Rev. F | Page 2 of 32 Data Sheet AD5722R/AD5732R/AD5752R SPECIFICATIONS AVDD = 4.5 V 1 to 16.5 V; AVSS = -4.5 V1 to -16.5 V, or AVSS = 0 V; GND = 0 V; REFIN= 2.5 V external; DVCC = 2.7 V to 5.5 V; RLOAD = 2 k; CLOAD = 200 pF; all specifications TMIN to TMAX unless otherwise noted. Table 2. Parameter ACCURACY Resolution AD5752R AD5732R AD5722R Total Unadjusted Error (TUE) Integral Nonlinearity (INL) 2 AD5752R AD5732R AD5722R Differential Nonlinearity (DNL) Bipolar Zero Error Min Typ Max Unit 16 14 12 -0.1 +0.1 Bits Bits Bits % FSR -16 -4 -1 -1 -6 +16 +4 +1 +1 +6 LSB LSB LSB LSB mV +6 ppm FSR/C mV +6 ppm FSR/C mV 10 V range All models, guaranteed monotonic 10 V range, TA = 25 C, error at other temperatures obtained using bipolar zero TC Bipolar Zero TC 3 Zero-Scale Error -6 Zero-Scale TC3 Offset Error -6 Offset Error TC3 Gain Error -0.025 +0.025 ppm FSR/C % FSR Gain Error3 -0.065 0 % FSR Gain Error3 0 0.08 % FSR 120 ppm FSR/C V 1% for specified performance +2 +3 V M A V V ppm/C ppm/C V p-p nV/Hz TA = 25C 0C to +85C -40C to +85C V V V ppm FSR/C mA k pF AVDD/AVSS = 11.7 V min, REFIN = 2.5 V AVDD/AVSS = 12.9 V min, REFIN = 3 V Gain TC3 DC Crosstalk3 REFERENCE INPUT/OUTPUT Reference Input3 Reference Input Voltage DC Input Impedance Input Current Reference Range Reference Output Output Voltage Reference TC3 Output Noise (0.1 Hz to 10 Hz)3 Noise Spectral Density3 OUTPUT CHARACTERISTICS3 Output Voltage Range Headroom Output Voltage TC Short-Circuit Current Load Capacitive Load Stability DC Output Impedance 4 Test Conditions/Comments Outputs unloaded 4 4 4 1 -2 +2 +2.497 -5 -10 2.5 5 0.5 1.8 2.2 5 75 -10.8 -12 0.5 4 20 +2.501 +5 +10 +10.8 +12 0.9 2 4000 0.5 Rev. F | Page 3 of 32 10 V range, TA = 25C, error at other temperatures obtained using zero-scale TC 10 V range, TA = 25C, error at other temperatures obtained using offset error TC 10 V range, TA = 25C, error at other temperatures obtained using gain TC +10 V and +5 V ranges, TA = 25C, error at other temperatures obtained using gain TC 5 V range, TA = 25C, error at other temperatures obtained using gain TC 10 kHz For specified performance AD5722R/AD5732R/AD5752R Parameter DIGITAL INPUTS3 Input High Voltage, VIH Input Low Voltage, VIL Input Current Pin Capacitance DIGITAL OUTPUTS (SDO) 3 Output Low Voltage, VOL Output High Voltage, VOH Output Low Voltage, VOL Output High Voltage, VOH High Impedance Leakage Current High Impedance Output Capacitance POWER REQUIREMENTS AVDD AVSS DVCC Power Supply Sensitivity3 VOUT/VDD AIDD AISS DICC Power Dissipation Power-Down Currents AIDD AISS DICC Min Data Sheet Typ Max Unit 0.8 1 V V A pF 2 5 0.4 DVCC - 1 0.4 DVCC - 0.5 1 5 4.5 -4.5 2.7 16.5 -16.5 5.5 V V V 3.25 2.4 2.5 3 190 79 dB mA/channel mA/channel mA/channel A mW mW -65 0.5 40 40 300 V V V V A pF Test Conditions/Comments DVCC = 2.7 V to 5.5 V, JEDEC compliant Per pin Per pin DVCC = 5 V 10%, sinking 200 A DVCC = 5 V 10%, sourcing 200 A DVCC = 2.7 V to 3.6 V, sinking 200 A DVCC = 2.7 V to 3.6 V, sourcing 200 A Outputs unloaded AVSS = 0 V, outputs unloaded Outputs unloaded VIH = DVCC, VIL = GND 16.5 V operation, outputs unloaded +16.5 V operation, AVSS = 0 V, outputs unloaded A A nA For specified performance, the headroom requirement is 0.9 V. INL is the relative accuracy. It is measured from Code 512, Code 128, and Code 32 for the AD5752R, AD5732R, and AD5722R, respectively. 3 Guaranteed by characterization; not production tested. 1 2 Rev. F | Page 4 of 32 Data Sheet AD5722R/AD5732R/AD5752R AC PERFORMANCE CHARACTERISTICS AVDD = 4.5 V 1 to 16.5 V; AVSS = -4.5 V to -16.5 V, or AVSS = 0 V; GND = 0 V; REFIN = 2.5 V external; DVCC = 2.7 V to 5.5 V; RLOAD = 2 k; CLOAD = 200 pF; all specifications TMIN to TMAX unless otherwise noted. Table 3. Parameter 2 DYNAMIC PERFORMANCE Output Voltage Settling Time Min Slew Rate Digital-to-Analog Glitch Energy Glitch Impulse Peak Amplitude Digital Crosstalk DAC-to-DAC Crosstalk Digital Feedthrough Output Noise 0.1 Hz to 10 Hz Bandwidth 100 kHz Bandwidth Output Noise Spectral Density 1 2 B Version Typ Max Unit Test Conditions/Comments 12 8.5 5 20 V step to 0.03% FSR 10 V step to 0.03% FSR 512 LSB step settling (16-bit resolution) 3.5 13 35 10 10 0.6 s s s V/s nV-sec mV nV-sec nV-sec nV-sec 15 80 320 V p-p V rms nV/Hz 0x8000 DAC code 10 7.5 For specified performance, the headroom requirement is 0.9 V. Guaranteed by design and characterization; not production tested. Rev. F | Page 5 of 32 Measured at 10 kHz, 0x8000 DAC code AD5722R/AD5732R/AD5752R Data Sheet TIMING CHARACTERISTICS AVDD = 4.5 V to 16.5 V; AVSS = -4.5 V to -16.5 V, or AVSS = 0 V; GND = 0 V; REFIN = 2.5 V external; DVCC = 2.7 V to 5.5 V; RLOAD = 2 k; CLOAD = 200 pF; all specifications TMIN to TMAX, unless otherwise noted. Table 4. Parameter 1, 2, 3 t1 t2 t3 t4 t5 t6 t7 t8 t9 t10 t11 t12 t13 t14 t15 4 t164 t17 Limit at tMIN, tMAX 33 13 13 13 13 100 7 2 20 130 20 10 20 2.5 13 40 200 Unit ns min ns min ns min ns min ns min ns min ns min ns min ns min ns min ns min s typ ns min s max ns min ns max ns min Description SCLK cycle time SCLK high time SCLK low time SYNC falling edge to SCLK falling edge setup time SCLK falling edge to SYNC rising edge Minimum SYNC high time (write mode) Data setup time Data hold time LDAC falling edge to SYNC falling edge SYNC rising edge to LDAC falling edge LDAC pulse width low DAC output settling time CLR pulse width low CLR pulse activation time SYNC rising edge to SCLK rising edge SCLK rising edge to SDO valid (CL SDO 5 = 15 pF) Minimum SYNC high time (readback/daisy-chain mode) Guaranteed by characterization; not production tested. All input signals are specified with tR = tF = 5 ns (10% to 90% of DVCC) and timed from a voltage level of 1.2 V. See Figure 2, Figure 3, and Figure 4. 4 Daisy-chain and readback mode. 5 CL SDO = capacitive load on SDO output. 1 2 3 Rev. F | Page 6 of 32 Data Sheet AD5722R/AD5732R/AD5752R TIMING DIAGRAMS t1 SCLK 1 2 24 t2 t3 t6 t5 t4 SYNC t8 t7 SDIN DB23 DB0 t9 t11 t10 LDAC t12 VOUTx t12 VOUTx t13 CLR t14 06466-002 VOUTx Figure 2. Serial Interface Timing Diagram t1 SCLK 24 t3 t17 48 t2 t5 t15 t4 SYNC t7 SDIN t8 D32B D0B INPUT WORD FOR DAC N D32B D0B t16 INPUT WORD FOR DAC N - 1 DB23 SDO UNDEFINED DB0 INPUT WORD FOR DAC N t11 06466-003 LDAC t10 Figure 3. Daisy-Chain Timing Diagram Rev. F | Page 7 of 32 AD5722R/AD5732R/AD5752R SCLK Data Sheet 1 24 1 24 t17 SYNC DB23 DB0 DB23 INPUT WORD SPECIFIES REGISTER TO BE READ SDO DB23 DB0 NOP CONDITION DB0 DB23 UNDEFINED DB0 SELECTED REGISTER DATA CLOCKED OUT Figure 4. Readback Timing Diagram Rev. F | Page 8 of 32 06466-004 SDIN Data Sheet AD5722R/AD5732R/AD5752R ABSOLUTE MAXIMUM RATINGS TA = 25C unless otherwise noted. Transient currents of up to 100 mA do not cause SCR latch-up. Table 5. Parameter AVDD to GND AVSS to GND DVCC to GND Digital Inputs to GND Digital Outputs to GND REFIN/REFOUT to GND VOUTA or VOUTB to GND DAC_GND to GND SIG_GND to GND Operating Temperature Range, TA Industrial Storage Temperature Range Junction Temperature, TJ max 24-Lead TSSOP Package JA Thermal Impedance JC Thermal Impedance Power Dissipation Lead Temperature Soldering ESD (Human Body Model) Rating -0.3 V to +17 V +0.3 V to -17 V -0.3 V to +7 V -0.3 V to DVCC + 0.3 V or to 7 V (whichever is less) -0.3 V to DVCC + 0.3 V or to 7 V (whichever is less) -0.3 V to +5 V AVSS to AVDD -0.3 V to +0.3 V -0.3 V to +0.3 V Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability. ESD CAUTION -40C to +85C -65C to +150C 150C 42C/W 9C/W (TJ max - TA)/JA JEDEC industry standard J-STD-020 3.5 kV Rev. F | Page 9 of 32 AD5722R/AD5732R/AD5752R Data Sheet PIN CONFIGURATION AND FUNCTION DESCRIPTIONS AVSS 1 24 AVDD NC 2 23 VOUTB VOUTA 3 22 NC NC 4 BIN/2sCOMP 5 NC 6 SYNC 7 SCLK 8 SDIN 9 16 SDO LDAC 10 15 GND NC 12 20 SIG_GND 19 DAC_GND 18 DAC_GND TOP VIEW (Not to Scale) 17 REFIN/REFOUT 14 DVCC 13 NC NOTES 1. NC = NO CONNECT 2. IT IS RECOMMENDED THAT THE EXPOSED PAD BE THERMALLY CONNECTED TO A COPPER PLANE FOR ENHANCED THERMAL PERFORMANCE. 06466-005 CLR 11 21 SIG_GND AD5722R/ AD5732R/ AD5752R Figure 5. Pin Configuration Table 6. Pin Function Descriptions Pin No. 1 Mnemonic AVSS 2, 4, 6, 12, 13, 22 3 5 NC 7 SYNC 8 SCLK 9 10 SDIN LDAC 11 14 15 16 CLR DVCC GND SDO 17 REFIN/REFOUT 18, 19 20, 21 23 24 Exposed Paddle DAC_GND SIG_GND VOUTB AVDD VOUTA BIN/2sCOMP Description Negative Analog Supply. Voltage ranges from -4.5 V to -16.5 V. This pin can be connected to 0 V if output ranges are unipolar. Do not connect to these pins. Analog Output Voltage of DAC A. The output amplifier is capable of directly driving a 2 k, 4000 pF load. Determines the DAC coding for a bipolar output range. This pin must be hardwired to either DVCC or GND. When hardwired to DVCC, input coding is offset binary. When hardwired to GND, input coding is twos complement. (For unipolar output ranges, coding is always straight binary.) Active Low Input. This is the frame synchronization signal for the serial interface. While SYNC is low, data is transferred on the falling edge of SCLK. Data is latched on the rising edge of SYNC. Serial Clock Input. Data is clocked into the shift register on the falling edge of SCLK. This operates at clock speeds up to 30 MHz. Serial Data Input. Data must be valid on the falling edge of SCLK. Load DAC, Logic Input. This is used to update the DAC registers and, consequently, the analog output. When this pin is tied permanently low, the addressed DAC register is updated on the rising edge of SYNC. If LDAC is held high during the write cycle, the DAC input register is updated, but the output update is held off until the falling edge of LDAC. In this mode, all analog outputs can be updated simultaneously on the falling edge of LDAC. The LDAC pin must not be left unconnected. Active Low Input. Asserting this pin sets the DAC registers to zero-scale code or midscale code (user selectable). Digital Supply. Voltage ranges from 2.7 V to 5.5 V. Ground Reference. Serial Data Output. Used to clock data from the serial register in daisy-chain or readback mode. Data is clocked out on the rising edge of SCLK and is valid on the falling edge of SCLK. External Reference Voltage Input and Internal Reference Voltage Output. Reference input range is 2 V to 3 V. REFIN = 2.5 V for specified performance. REFOUT = 2.5 V 2 mV. Ground Reference for the Four Digital-to-Analog Converters. Ground Reference for the Four Output Amplifiers. Analog Output Voltage of DAC B. The output amplifier is capable of directly driving a 2 k, 4000 pF load. Positive Analog Supply. Voltage ranges from 4.5 V to 16.5 V. This exposed paddle must be connected to the potential of the AVSS pin, or alternatively, it can be left electrically unconnected. It is recommended that the paddle be thermally connected to a copper plane for enhanced thermal performance. Rev. F | Page 10 of 32 Data Sheet AD5722R/AD5732R/AD5752R TYPICAL PERFORMANCE CHARACTERISTICS 6 0.6 AVDD/AVSS AVDD/AVSS AVDD/AVSS AVDD/AVSS 4 = +12V/0V, RANGE = +10V = 12V, RANGE = 10V = 6.5V, RANGE = 5V = +6.5V/0V, RANGE = +5V 0.4 0 -2 -0.4 -6 -0.6 0 10,000 20,000 30,000 40,000 50,000 60,000 CODE 1.5 AVDD/AVSS AVDD/AVSS AVDD/AVSS AVDD/AVSS 1.0 AVDD/AVSS AVDD/AVSS AVDD/AVSS AVDD/AVSS -0.8 0 10,000 = +12V/0V, RANGE = +10V = 12V, RANGE = 10V = 6.5V, RANGE = 5V = +6.5V/0V, RANGE = +5V 20,000 30,000 40,000 50,000 60,000 CODE Figure 6. AD5752R Integral Nonlinearity Error vs. Code Figure 9. AD5752R Differential Nonlinearity Error vs. Code 0.15 = +12V/0V, RANGE = +10V = 12V, RANGE = 10V = 6.5V, RANGE = 5V = +6.5V/0V, RANGE = +5V 0.10 0.5 0 -0.5 0 -0.05 -1.0 -0.10 -1.5 -0.15 -2.0 0 2000 4000 6000 8000 10,000 12,000 14,000 16,000 CODE -0.20 0 AVDD/AVSS AVDD/AVSS AVDD/AVSS AVDD/AVSS 0.2 2000 = +12V/0V, RANGE = +10V = 12V, RANGE = 10V = 6.5V, RANGE = 5V = +6.5V/0V, RANGE = +5V 4000 6000 8000 10,000 12,000 14,000 16,000 CODE Figure 10. AD5732R Differential Nonlinearity Error vs. Code Figure 7. AD5732R Integral Nonlinearity Error vs. Code 0.3 AVDD/AVSS AVDD/AVSS AVDD/AVSS AVDD/AVSS 06466-017 DNL ERROR (LSB) 0.05 06466-014 0.04 = +12V/0V, RANGE = +10V = 12V, RANGE = 10V = 6.5V, RANGE = 5V = +6.5V/0V, RANGE = +5V AVDD/AVSS AVDD/AVSS AVDD/AVSS AVDD/AVSS 0.03 = +12V/0V, RANGE = +10V = 12V, RANGE = 10V = 6.5V, RANGE = 5V = +6.5V/0V, RANGE = +5V 0.02 DNL ERROR (LSB) 0.1 0 -0.1 -0.2 -0.3 0.01 0 -0.01 -0.02 -0.03 -0.4 -0.5 0 500 1000 1500 2000 2500 3000 3500 4000 CODE 06466-015 -0.04 -0.05 0 500 1000 1500 2000 2500 3000 3500 4000 CODE Figure 11. AD5722R Differential Nonlinearity Error vs. Code Figure 8. AD5722R Integral Nonlinearity Error vs. Code Rev. F | Page 11 of 32 06466-018 INL ERROR (LSB) -0.2 -4 -8 INL ERROR (LSB) 0 06466-016 DNL ERROR (LSB) 0.2 06466-013 INL ERROR (LSB) 2 AD5722R/AD5732R/AD5752R Data Sheet 8 1.0 6 0.8 BIPOLAR 10V MIN UNIPOLAR 10V MIN BIPOLAR 10V MAX UNIPOLAR 10V MAX 0.6 MAX INL 10V MAX INL 5V MIN INL 10V MIN INL 5V MAX INL +10V MIN INL +10V MAX INL +5V MIN INL +5V 2 0 -2 DNL ERROR (LSB) INL ERROR (LSB) 4 0.4 0.2 0 -0.2 -0.4 -4 -0.6 -6 -20 0 20 40 60 80 TEMPERATURE (C) -1.0 11.5 06466-044 -8 -40 12.0 12.5 13.0 13.5 14.0 14.5 15.0 15.5 16.0 16.5 SUPPLY VOLTAGE (V) Figure 12. AD5752R Integral Nonlinearity Error vs. Temperature 06466-032 -0.8 Figure 15. AD5752R Differential Nonlinearity Error vs. Supply Voltage 0.1 10 8 0 6 MAX DNL 10V MAX DNL 5V MIN DNL 10V MIN DNL 5V MAX DNL +10V MIN DNL +10V MAX DNL +5V MIN DNL +5V -0.2 -0.3 4 INL ERROR (LSB) DNL ERROR (LSB) -0.1 2 BIPOLAR 5V MIN UNIPOLAR 5V MIN BIPOLAR 5V MAX UNIPOLAR 5V MAX 0 -2 -4 -0.4 -6 -0.5 20 40 60 80 TEMPERATURE (C) -10 5.5 6 0.6 4 0.4 DNL ERROR (LSB) 0.8 2 BIPOLAR 10V MIN UNIPOLAR 10V MIN BIPOLAR 10V MAX UNIPOLAR 10V MAX -4 -0.4 -0.8 13.0 13.5 14.0 14.5 15.0 15.5 16.0 16.5 SUPPLY VOLTAGE (V) Figure 14. AD5752R Integral Nonlinearity Error vs. Supply Voltage BIPOLAR 5V MIN UNIPOLAR 5V MIN BIPOLAR 5V MAX UNIPOLAR 5V MAX -0.2 -0.6 12.5 10.5 11.5 12.5 13.5 14.5 15.5 16.5 0 -8 12.0 9.5 0.2 -6 06466-034 INL ERROR (LSB) 1.0 8 -10 11.5 8.5 Figure 16. AD5752R Integral Nonlinearity Error vs. Supply Voltage 10 -2 7.5 SUPPLY VOLTAGE (V) Figure 13. AD5752R Differential Nonlinearity Error vs. Temperature 0 6.5 -1.0 5.5 6.5 7.5 8.5 9.5 10.5 11.5 12.5 13.5 14.5 15.5 16.5 SUPPLY VOLTAGE (V) Figure 17. AD5752R Differential Nonlinearity Error vs. Supply Voltage Rev. F | Page 12 of 32 06466-033 0 06466-045 -20 06466-035 -8 -0.6 -40 Data Sheet AD5722R/AD5732R/AD5752R 0.8 0.02 BIPOLAR ZERO-SCALE ERROR (mV) 0.6 0.01 BIPOLAR 10V MIN UNIPOLAR 10V MIN BIPOLAR 10V MAX UNIPOLAR 10V MAX TUE (%) 0 -0.01 -0.02 -0.03 0.4 5V RANGE 0.2 0 10V RANGE -0.2 -0.4 -0.6 12.0 12.5 13.0 13.5 14.0 14.5 15.0 15.5 16.0 -1.0 -40 06466-036 -0.04 11.5 16.5 SUPPLY VOLTAGE (V) -20 0 20 40 60 06466-047 -0.8 80 TEMPERATURE (C) Figure 21. Bipolar Zero-Scale Error vs. Temperature Figure 18. AD5752R Total Unadjusted Error vs. Supply Voltage 0.06 0.04 5V 0.03 0.04 TUE (%) 0.01 GAIN ERROR (% FSR) 0.02 BIPOLAR 5V MIN UNIPOLAR 5V MIN BIPOLAR 5V MAX UNIPOLAR 5V MAX 0 -0.01 0.02 0 10V -0.02 -0.02 +10V -0.03 -0.04 6.5 7.5 8.5 9.5 -0.06 -40 06466-037 -0.05 5.5 10.5 11.5 12.5 13.5 14.5 15.5 16.5 SUPPLY VOLTAGE (V) 0 20 40 60 80 TEMPERATURE (C) Figure 22. Gain Error vs. Temperature Figure 19. AD5752R Total Unadjusted Error vs. Supply Voltage 1000 4 900 +10V 3 800 700 2 DICC (A) 600 1 10V 0 500 400 DVCC = 5V 300 -1 200 100 DVCC = 3V -2 -3 -40 -100 -20 0 20 40 60 TEMPERATURE (C) 80 0 1 2 3 4 5 VLOGIC (V) Figure 23. Digital Current vs. Logic Input Voltage Figure 20. Zero-Scale Error vs. Temperature Rev. F | Page 13 of 32 6 06466-043 0 5V 06466-046 ZERO-SCALE ERROR (mV) -20 06466-048 -0.04 AD5722R/AD5732R/AD5752R 0.010 12 5V RANGE, CODE = 0xFFFF 10V RANGE, CODE = 0xFFFF +10V RANGE, CODE = 0xFFFF +5V RANGE, CODE = 0xFFFF 5V RANGE, CODE = 0x0000 10V RANGE, CODE = 0x0000 10 OUTPUT VOLTAGE (V) 0.005 0 -0.005 -0.010 8 6 4 2 -0.015 -15 -10 -5 0 5 10 15 20 OUTPUT CURRENT (mA) 25 0 -3 3 5 7 9 11 Figure 27. Full-Scale Settling Time, +10 V Range 15 6 10 5 OUTPUT VOLTAGE (V) 5 0 -5 4 3 2 1 -10 -3 -1 1 3 5 7 9 11 TIME (s) 0 06466-022 -15 -3 -1 1 3 5 7 06466-025 OUTPUT VOLTAGE (V) 1 TIME (s) Figure 24. Output Source and Sink Capability 11 9 TIME (s) Figure 28. Full-Scale Settling Time, +5 V Range Figure 25. Full-Scale Settling Time, 10 V Range 0.020 5 0.015 3 0.010 OUTPUT VOLTAGE (V) 7 1 -1 -3 -5 10V RANGE, 0x7FFF TO 0x8000 10V RANGE, 0x8000 TO 0x7FFF 5V RANGE, 0x7FFF TO 0x8000 5V RANGE, 0x8000 TO 0x7FFF +10V RANGE, 0x7FFF TO 0x8000 +10V RANGE, 0x8000 TO 0x7FFF +5V RANGE, 0x7FFF TO 0x8000 +5V RANGE, 0x8000 TO 0x7FFF 0.005 0 -0.005 -0.010 -7 -3 -1 1 3 5 7 9 TIME (s) 11 06466-023 OUTPUT VOLTAGE (V) -1 06466-024 -20 06466-040 -0.020 -25 -0.015 -1 0 1 2 3 TIME (s) Figure 29. Digital-to-Analog Glitch Energy Figure 26. Full-Scale Settling Time, 5 V Range Rev. F | Page 14 of 32 4 5 06466-039 OUTPUT VOLTAGE DELTA (V) Data Sheet Data Sheet AD5722R/AD5732R/AD5752R 1 RANGE = +10V RANGE = 10V CH1 5V M 5s LINE 73.8V 1 06466-026 RANGE = 5V RANGE = +5V 06466-028 2 CH1 5V CH2 500mV M 200s CH1 2.9V Figure 33. REFOUT Turn-On Transient Figure 30. Peak-to-Peak Noise, 0.1 Hz to 10 Hz Bandwidth 1 RANGE = +10V RANGE = 10V CH1 5V M5s LINE 73.8V 06466-027 RANGE = 5V RANGE = +5V 06466-029 1 CH1 100mV Figure 31. Peak-to-Peak Noise, 100 kHz Bandwidth 0.10 M 5s LINE 1.2V Figure 34. REFOUT Output Noise (100 kHz Bandwidth) AVDD/AVSS = 16.5V AVDD = +16.5V, AVSS = 0V 0.08 0.04 1 0.02 0 06466-030 -0.02 -0.04 -0.06 -50 -30 -10 10 30 50 70 TIME (s) 90 06466-041 OUTPUT VOLTAGE (V) 0.06 Figure 32. Output Glitch on Power-Up CH1 10mV M 5s LINE 1.2V Figure 35. REFOUT Output Noise (0.1 Hz to 10 Hz Bandwidth) Rev. F | Page 15 of 32 AD5722R/AD5732R/AD5752R Data Sheet 3.0 1.0 AVDD/AVSS AVDD/AVSS AVDD/AVSS AVDD/AVSS 2.9 0.5 0 2.7 2.6 TUE (LSB) REFOUT VOLTAGE (V) 2.8 = +12V/0V, RANGE = +10V = 12V, RANGE = 10V = 6.5V, RANGE = 5V = +6.5V/0V, RANGE = +5V 2.5 2.4 2.3 -0.5 -1.0 -1.5 2.2 -2.0 -0.13 -0.08 -0.03 0.02 0.07 0.12 0.17 LOAD CURRENT (mA) -2.5 AVDD/AVSS AVDD/AVSS AVDD/AVSS AVDD/AVSS 10 5 1000 1500 2000 2500 3000 3500 4000 CODE Figure 39. AD5722R Total Unadjusted Error vs. Code Figure 36. REFOUT Voltage vs. Load Current 15 500 0 06466-021 2.0 -0.18 06466-031 2.1 40 = +12V/0V, RANGE = +10V = 12V, RANGE = 10V = 6.5V, RANGE = 5V = +6.5V/0V, RANGE = +5V 35 30 POPULATION (%) TUE (LSB) 0 -5 -10 -15 25 20 15 -20 10 -25 0 2000 1000 3000 4000 5000 6000 CODE 0 06466-019 -35 1.0 1.5 2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5 6.0 6.5 7.0 TEMPERATURE COEFFICIENT (ppm/C) 06466-049 5 -30 Figure 40. Reference Output TC (-40C to +85C) Figure 37. AD5752R Total Unadjusted Error vs. Code 40 4 AVDD/AVSS AVDD/AVSS AVDD/AVSS AVDD/AVSS 2 = +12V/0V, RANGE = +10V = 12V, RANGE = 10V = 6.5V, RANGE = 5V = +6.5V/0V, RANGE = +5V 35 30 POPULATION (%) -2 -4 -6 25 20 15 10 -8 -10 0 2000 4000 6000 8000 10,000 12,000 14,000 16,000 CODE 0 1.0 1.5 2.0 2.5 3.0 3.5 4.0 4.5 TEMPERATURE COEFFICIENT (ppm/C) Figure 41. Reference Output TC (0C to 85C) Figure 38. AD5732R Total Unadjusted Error vs. Code Rev. F | Page 16 of 32 5.0 06466-052 5 06466-020 TUE (LSB) 0 Data Sheet AD5722R/AD5732R/AD5752R 2.50120 2.50120 20 DEVICES SHOWN 2.50080 2.50060 2.50040 2.50020 2.50000 2.49980 -40 -20 0 40 20 TEMPERATURE (C) 60 80 Figure 42. Reference Output Voltage vs. Temperature (-40C to+ 85C) Rev. F | Page 17 of 32 2.50100 2.50080 2.50060 2.50040 2.50020 2.50000 2.49980 0 10 20 30 40 50 60 TEMPERATURE (C) 70 80 Figure 43. Reference Output Voltage vs. Temperature (0C to 85C) 06466-050 REFERENCE OUTPUT VOLTAGE (V) 2.50100 06466-051 REFERENCE OUTPUT VOLTAGE (V) 20 DEVICES SHOWN AD5722R/AD5732R/AD5752R Data Sheet TERMINOLOGY Relative Accuracy or Integral Nonlinearity (INL) For the DAC, relative accuracy, or integral nonlinearity, is a measure of the maximum deviation in LSBs from a straight line passing through the endpoints of the DAC transfer function. A typical INL vs. code plot can be seen in Figure 6. Differential Nonlinearity (DNL) Differential nonlinearity is the difference between the measured change and the ideal 1 LSB change between any two adjacent codes. A specified differential nonlinearity of 1 LSB maximum ensures monotonicity. Therefore, the AD5722R/AD5732R/ AD5752R DACs are guaranteed monotonic by design. A typical DNL vs. code plot can be seen in Figure 9. Monotonicity A DAC is monotonic if the output either increases or remains constant for increasing digital input code. The AD5722R/ AD5732R/AD5752R are monotonic over the full operating temperature range. Bipolar Zero Error Bipolar zero error is the deviation of the analog output from the ideal half-scale output of 0 V when the DAC register is loaded with 0x8000 (straight binary coding) or 0x0000 (twos complement coding). A plot of bipolar zero error vs. temperature can be seen in Figure 21. Bipolar Zero Temperature Change (TC) Bipolar zero TC is a measure of the change in the bipolar zero error with a change in temperature. It is expressed in ppm FSR/C. Zero-Scale Error or Negative Full-Scale Error Zero-scale error is the error in the DAC output voltage when 0x0000 (straight binary coding) or 0x8000 (twos complement coding) is loaded to the DAC register. Ideally, the output voltage must be negative full-scale - 1 LSB. A plot of zero-scale error vs. temperature can be seen in Figure 20. Zero-Scale TC Zero-scale TC is a measure of the change in zero-scale error with a change in temperature. Zero-scale TC is expressed in ppm FSR/C. Output Voltage Settling Time Output voltage settling time is the amount of time required for the output to settle to a specified level for a full-scale input change. A plot of full-scale settling time can be seen in Figure 25. Slew Rate The slew rate of a device is a limitation in the rate of change of the output voltage. The output slewing speed of a voltage output DAC is usually limited by the slew rate of the amplifier used at its output. Slew rate is measured from 10% to 90% of the output signal and is given in V/s. Gain Error Gain error is a measure of the span error of the DAC. It is the deviation of the DAC transfer characteristic from the ideal slope and is expressed in % FSR. A plot of gain error vs. temperature can be seen in Figure 22. Gain TC Gain TC is a measure of the change in gain error with changes in temperature. Gain TC is expressed in ppm FSR/C. Total Unadjusted Error (TUE) Total unadjusted error is a measure of the output error taking all the various errors into account, namely, INL error, offset error, gain error, and output drift over supplies, temperature, and time. TUE is expressed in % FSR. Power-On Glitch Energy Power-on glitch energy is the impulse injected into the analog output when the AD5722R/AD5732R/AD5752R power on. It is normally specified as the area of the glitch in nV-sec (see Figure 32). Digital-to-Analog Glitch Impulse Digital-to-analog glitch impulse is the impulse injected into the analog output when the input code in the DAC register changes state but the output voltage remains constant. It is normally specified as the area of the glitch in nV-sec and is measured when the digital input code is changed by 1 LSB at the major carry transition (0x7FFF to 0x8000). See Figure 29. Glitch Impulse Peak Amplitude Glitch impulse peak amplitude is the peak amplitude of the impulse injected into the analog output when the input code in the DAC register changes state. It is specified as the amplitude of the glitch in mV and is measured when the digital input code is changed by 1 LSB at the major carry transition (0x7FFF to 0x8000). See Figure 29. Digital Feedthrough Digital feedthrough is a measure of the impulse injected into the analog output of the DAC from the digital inputs of the DAC and is measured when the DAC output is not updated. It is specified in nV-sec and measured with a full-scale code change on the data bus. Power Supply Sensitivity Power supply sensitivity indicates how the output of the DAC is affected by changes in the power supply voltage. DC Crosstalk DC crosstalk is the dc change in the output level of one DAC in response to a change in the output of another DAC. It is measured with a full-scale output change on one DAC while monitoring another DAC. It is expressed in LSBs. Digital Crosstalk Digital crosstalk is a measure of the impulse injected into the analog output of one DAC from the digital inputs of another DAC and is measured when the DAC output is not updated. It is specified in nV-sec and measured with a full-scale code change on the data bus. Rev. F | Page 18 of 32 Data Sheet AD5722R/AD5732R/AD5752R DAC-to-DAC Crosstalk DAC-to-DAC crosstalk is the glitch impulse transferred to the output of one DAC due to a digital code change and a subsequent output change of another DAC. This includes both digital and analog crosstalk. It is measured by loading one of the DACs with a full-scale code change (all 1s to all 0s, and vice versa) with LDAC low and monitoring the output of another DAC. The energy of the glitch is expressed in nV-sec. Voltage Reference TC Voltage reference TC is a measure of the change in the refer ence output voltage with a change in temperature. This value is expressed in ppm/C. Rev. F | Page 19 of 32 AD5722R/AD5732R/AD5752R Data Sheet THEORY OF OPERATION REFIN The AD5722R/AD5732R/AD5752R are dual, 12-/14-/16-bit, serial input, unipolar/bipolar, voltage output DACs. They operate from unipolar supply voltages of +4.5 V to +16.5 V or bipolar supply voltages of 4.5 V to 16.5 V. In addition, the devices have software-selectable output ranges of +5 V, +10 V, +10.8 V, 5 V, 10 V, and 10.8 V. Data is written to the AD5722R/AD5732R/AD5752R in a 24-bit word format via a 3-wire serial interface. The devices also offer an SDO pin to facilitate daisy chaining or readback. R R The AD5722R/AD5732R/AD5752R incorporate a power-on reset circuit to ensure that the DAC registers power up loaded with 0x0000. When powered on, the outputs are clamped to 0 V via a low impedance path. The devices also feature on-chip reference and reference buffers. R 06466-007 R ARCHITECTURE Figure 45. Resistor String Structure The DAC architecture consists of a string DAC followed by an output amplifier. Figure 44 shows a block diagram of the DAC architecture. The reference input is buffered before being applied to the DAC. REFIN REF (+) REF (-) Output Amplifiers The output amplifiers are capable of generating both unipolar and bipolar output voltages. They are capable of driving a load of 2 k in parallel with 4000 pF to GND. The source and sink capabilities of the output amplifiers can be seen in Figure 24. The slew rate is 4.5 V/s with a full-scale settling time of 10 s. POWER-UP SEQUENCE RESISTOR STRING VOUTx CONFIGURABLE OUTPUT AMPLIFIER GND OUTPUT RANGE CONTROL 06466-006 DAC REGISTER TO OUTPUT AMPLIFIER R Figure 44. DAC Architecture Block Diagram The resistor string structure is shown in Figure 45. It is a string of resistors, each of value R. The code loaded to the DAC register determines the node on the string where the voltage is to be tapped off and fed into the output amplifier. The voltage is tapped off by closing one of the switches connecting the string to the amplifier. Because it is a string of resistors, it is guaranteed monotonic. Because the DAC output voltage is controlled by the voltage monitor and control block (see Figure 48), it is important to power the DVCC pin before applying any voltage to the AVDD and AVSS pins; otherwise, the G1 and G2 transmission gates are at an undefined state. The ideal power-up sequence is in the following order: GND, SIG_GND, DAC_GND, DVCC, AVDD, AVSS, and then the digital inputs. The relative order of powering AVDD and AVSS is not important, provided that they are powered up after DVCC. Reference Buffers The AD5722R/AD5732R/AD5752R can operate with either an external or internal reference. The reference input has an input range of 2 V to 3 V, with 2.5 V for specified performance. This input voltage is then buffered before it is applied to the DAC cores. SERIAL INTERFACE The AD5722R/AD5732R/AD5752R are controlled over a versatile 3-wire serial interface that operates at clock rates up to 30 MHz. It is compatible with SPI, QSPITM, MICROWIRETM, and DSP standards. Input Shift Register The input shift register is 24 bits wide. Data is loaded into the device MSB first as a 24-bit word under the control of a serial clock input, SCLK. The input register consists of a read/write bit, three register select bits, three DAC address bits, and 16 data bits. The timing diagram for this operation is shown in Figure 2. Rev. F | Page 20 of 32 Data Sheet AD5722R/AD5732R/AD5752R Standalone Operation Daisy-Chain Operation The serial interface works with both a continuous and noncontinuous serial clock. A continuous SCLK source can be used only if SYNC is held low for the correct number of clock cycles. In gated clock mode, a burst clock containing the exact number of clock cycles must be used, and SYNC must be taken high after the final clock to latch the data. The first falling edge of SYNC starts the write cycle. Exactly 24 falling clock edges must be applied to SCLK before SYNC is brought high again. If SYNC is brought high before the 24th falling SCLK edge, the data written is invalid. If more than 24 falling SCLK edges are applied before SYNC is brought high, the input data is also invalid. The input register addressed is updated on the rising edge of SYNC. For another serial transfer to take place, SYNC must be brought low again. After the end of the serial data transfer, data is automatically transferred from the input shift register to the addressed register. For systems that contain several devices, the SDO pin can be used to daisy-chain several devices together. Daisy-chain mode can be useful in system diagnostics and in reducing the number of serial interface lines. The first falling edge of SYNC starts the write cycle. SCLK is continuously applied to the input shift register when SYNC is low. If more than 24 clock pulses are applied, the data ripples out of the shift register and appears on the SDO line. This data is clocked out on the rising edge of SCLK and is valid on the falling edge. By connecting the SDO of the first device to the SDIN input of the next device in the chain, a multidevice interface is constructed. Each device in the system requires 24 clock pulses. Therefore, the total number of clock cycles must equal 24 x N, where N is the total number of AD5722R/AD5732R/AD5752R devices in the chain. When the serial transfer to all devices is complete, SYNC is taken high. This latches the input data in each device in the daisy chain and prevents any further data from being clocked into the input shift register. The serial clock can be a continuous or gated clock. When the data has been transferred into the chosen register of the addressed DAC, all DAC registers and outputs can be updated by taking LDAC low while SYNC is high. 68HC11* AD5722R/ AD5732R/ AD5752R* MOSI SDIN SCK SCLK PC7 SYNC PC6 LDAC Readback Operation Readback mode is invoked by setting the R/W bit = 1 in the write operation to the serial input shift register. (If the SDO output is disabled via the SDO disable bit in the control register, it is automatically enabled for the duration of the read operation, after which it is disabled again). With R/W = 1, Bit A2 to Bit A0 in association with Bit REG2 to Bit REG0 select the register to be read. The remaining data bits in the write sequence are don't care bits. During the next SPI write, the data appearing on the SDO output contains the data from the previously addressed register. For a read of a single register, the NOP command can be used in clocking out the data from the selected register on SDO. The readback diagram in Figure 4 shows the readback sequence. For example, to read back the DAC register of Channel A, the following sequence must be implemented: SDO MISO A continuous SCLK source can only be used if SYNC is held low for the correct number of clock cycles. In gated clock mode, a burst clock containing the exact number of clock cycles must be used, and SYNC must be taken high after the final clock to latch the data. SDIN AD5722R/ AD5732R/ AD5752R* SCLK SYNC LDAC SDO SDIN AD5722R/ AD5732R/ AD5752R* 1. SCLK SYNC LDAC *ADDITIONAL PINS OMITTED FOR CLARITY. 06466-008 SDO 2. Figure 46. Daisy Chaining the AD5722R/AD5732R/AD5752R Rev. F | Page 21 of 32 Write 0x800000 to the AD5722R/AD5732R/AD5752R input register. This configures the device for read mode with the DAC register of Channel A selected. Note that all the data bits, DB15 to DB0, are don't care bits. Follow this with a second write, a NOP condition, 0x180000. During this write, the data from the register is clocked out on the SDO line. AD5722R/AD5732R/AD5752R Data Sheet LOAD DAC (LDAC) CONFIGURING THE AD5722R/AD5732R/AD5752R After data has been transferred into the input register of the DACs, there are two ways to update the DAC registers and DAC outputs. Depending on the status of both SYNC and LDAC, one of two update modes is selected: individual DAC updating or simultaneous updating of all DACs. When the power supplies are applied to the AD5722R/AD5732R/ AD5752R, the power-on reset circuit ensures that all registers default to 0. This places all channels and the internal reference in power-down mode. The DVCC must be brought high before any of the interface lines are powered. If this is not done the first write to the device may be ignored. The first communication to the AD5722R/AD5732R/AD5752R should be to set the required output range on all channels (the default range is the 5 V unipolar range) by writing to the output range select register. The user should then write to the power control register to power on the required channels and the internal reference, if required. OUTPUT AMPLIFIER REFIN 12-/14-/16-BIT DAC LDAC DAC REGISTER VOUTx SCLK SYNC SDIN INTERFACE LOGIC SDO 06466-009 INPUT REGISTER Figure 47. Simplified Diagram of Input Loading Circuitry for One DAC Individual DAC Updating In this mode, LDAC is held low while data is being clocked into the input shift register. The addressed DAC output is updated on the rising edge of SYNC. Simultaneous Updating of All DACs In this mode, LDAC is held high while data is being clocked into the input shift register. All DAC outputs are asynchronously updated by taking LDAC low after SYNC has been taken high. The update now occurs on the falling edge of LDAC. If an external reference source is being used, the internal reference must remain in power-down mode. To program an output value on a channel, that channel must first be powered up; any writes to a channel while it is in power-down mode are ignored. The AD5722R/AD5732R/AD5752R operate with a wide power supply range. It is important that the power supply applied to the devices provides adequate headroom to support the chosen output ranges. TRANSFER FUNCTION Table 8 to Table 16 show the relationships of the ideal input code to output voltage for the AD5752R, AD5732R, and AD5722R, respectively, for all output voltage ranges. For unipolar output ranges, the data coding is straight binary. For bipolar output ranges, the data coding is user selectable via the BIN/2sCOMP pin and can be either offset binary or twos complement. For a unipolar output range, the output voltage expression is given by ASYNCHRONOUS CLEAR (CLR) CLR is an active low clear that allows the outputs to be cleared to either zero-scale code or midscale code. The clear code value is user selectable via the CLR select bit of the control register (see the Control Register section). It is necessary to maintain CLR low for a minimum amount of time to complete the operation (see Figure 2). When the CLR signal is returned high, the output remains at the cleared value until a new value is programmed. The outputs cannot be updated with a new value while the CLR pin is low. A clear operation can also be performed via the clear command in the control register. D VOUT = VREFIN x Gain N 2 For a bipolar output range, the output voltage expression is given by Gain x VREFIN D VOUT = VREFIN x Gain N - 2 2 where: D is the decimal equivalent of the code loaded to the DAC. N is the bit resolution of the DAC. VREFIN is the reference voltage applied at the REFIN pin. Gain is an internal gain whose value depends on the output range selected by the user, as shown in Table 7. Table 7. Output Range (V) +5 +10 +10.8 5 10 10.8 Rev. F | Page 22 of 32 Gain Value 2 4 4.32 4 8 8.64 Data Sheet AD5722R/AD5732R/AD5752R Ideal Output Voltage to Input Code Relationship--AD5752R Table 8. Bipolar Output, Offset Binary Coding Digital Input MSB 1111 1111 ... 1000 1000 0111 ... 0000 0000 1111 1111 ... 0000 0000 1111 ... 0000 0000 1111 1111 ... 0000 0000 1111 ... 0000 0000 LSB 1111 1110 ... 0001 0000 1111 ... 0001 0000 5 V Output Range +2 x REFIN x (32,767/32,768) +2 x REFIN x (32,766/32,768) ... +2 x REFIN x (1/32,768) 0V -2 x REFIN x (1/32,768) ... -2 x REFIN x (32,767/32,768) -2 x REFIN x (32,768/32,768) Analog Output 10 V Output Range +4 x REFIN x (32,767/32,768) +4 x REFIN x (32,766/32,768) ... +4 x REFIN x (1/32,768) 0V -4 x REFIN x (1/32,768) ... -4 x REFIN x (32,767/32,768) -4 x REFIN x (32,768/32,768) 10.8 V Output Range +4.32 x REFIN x (32,767/32,768) +4.32 x REFIN x (32,766/32,768) ... +4.32 x REFIN x (1/32,768) 0V -4.32 x REFIN x (32,766/32,768) ... -4.32 x REFIN x (32,767/32,768) -4.32 x REFIN x (32,768/32,768) Analog Output 10 V Output Range +4 x REFIN x (32,767/32,768) +4 x REFIN x (32,766/32,768) ... +4 x REFIN x (1/32,768) 0V -4 x REFIN x (1/32,768) ... -4 x REFIN x (32,767/32,768) -4 x REFIN x (32,768/32,768) 10.8 V Output Range +4.32 x REFIN x (32,767/32,768) +4.32 x REFIN x (32,766/32,768) ... +4.32 x REFIN x (1/32,768) 0V -4.32 x REFIN x (1/32,768) ... -4.32 x REFIN x (32,767/32,768) -4.32 x REFIN x (32,768/32,768) Analog Output +10 V Output Range +4 x REFIN x (65,535/65,536) +4 x REFIN x (65,534/65,536) ... +4 x REFIN x (32,769/65,536) +4 x REFIN x (32,768/65,536) +4 x REFIN x (32,767/65,536) ... +4 x REFIN x (1/65,536) 0V +10.8 V Output Range +4.32 x REFIN x (65,535/65,536) +4.32 x REFIN x (65,534/65,536) ... +4.32 x REFIN x (32,769/65,536) +4.32 x REFIN x (32,768/65,536) +4.32 x REFIN x (32,767/65,536) ... +4.32 x REFIN x (1/65,536) 0V Table 9. Bipolar Output, Twos Complement Coding Digital Input MSB 0111 0111 ... 0000 0000 1111 ... 1000 1000 1111 1111 ... 0000 0000 1111 ... 0000 0000 1111 1111 ... 0000 0000 1111 ... 0000 0000 LSB 1111 1110 ... 0001 0000 1111 ... 0001 0000 5 V Output Range +2 x REFIN x (32,767/32,768) +2 x REFIN x (32,766/32,768) ... +2 x REFIN x (1/32,768) 0V -2 x REFIN x (1/32,768) ... -2 x REFIN x (32,767/32,768) -2 x REFIN x (32,768/32,768) Table 10. Unipolar Output, Straight Binary Coding Digital Input MSB 1111 1111 ... 1000 1000 0111 ... 0000 0000 1111 1111 ... 0000 0000 1111 ... 0000 0000 1111 1111 ... 0000 0000 1111 ... 0000 0000 LSB 1111 1110 ... 0001 0000 1111 ... 0001 0000 +5 V Output Range +2 x REFIN x (65,535/65,536) +2 x REFIN x (65,534/65,536) ... +2 x REFIN x (32,769/65,536) +2 x REFIN x (32,768/65,536) +2 x REFIN x (32,767/65,536) ... +2 x REFIN x (1/65,536) 0V Rev. F | Page 23 of 32 AD5722R/AD5732R/AD5752R Data Sheet Ideal Output Voltage to Input Code Relationship--AD5732R Table 11. Bipolar Output, Offset Binary Coding Digital Input MSB 11 11 ... 10 10 01 ... 00 00 1111 1111 ... 0000 0000 1111 ... 0000 0000 1111 1111 ... 0000 0000 1111 ... 0000 0000 LSB 1111 1110 ... 0001 0000 1111 ... 0001 0000 5 V Output Range +2 x REFIN x (8191/8192) +2 x REFIN x (8190/8192) ... +2 x REFIN x (1/8192) 0V -2 x REFIN x (1/8192) ... -2 x REFIN x (8191/8192) -2 x REFIN x (8192/8191) Analog Output 10 V Output Range +4 x REFIN x (8191/8192) +4 x REFIN x (8190/8192) ... +4 x REFIN x (1/8192) 0V -4 x REFIN x (1/8192) ... -4 x REFIN x (8191/8192) -4 x REFIN x (8192/8192) 10.8 V Output Range +4.32 x REFIN x (8191/8192) +4.32 x REFIN x (8190/8192) ... +4 x REFIN x (1/8192) 0V -4.32 x REFIN x (1/8192) ... -4.32 x REFIN x (8191/8192) -4.32 x REFIN x (8192/8192) Analog Output 10 V Output Range +4 x REFIN x (8191/8192) +4 x REFIN x (8190/8192) ... +4 x REFIN x (1/8192) 0V -4 x REFIN x (1/8192) ... -4 x REFIN x (8191/8192) -4 x REFIN x (8192/8192) 10.8 V Output Range +4.32 x REFIN x (8191/8192) +4.32 x REFIN x (8190/8192) ... +4 x REFIN x (1/8192) 0V -4.32 x REFIN x (1/8192) ... -4.32 x REFIN x (8191/8192) -4.32 x REFIN x (8192/8192) Table 12. Bipolar Output, Twos Complement Coding Digital Input MSB 01 01 ... 00 00 11 ... 10 10 1111 1111 ... 0000 0000 1111 ... 0000 0000 1111 1111 ... 0000 0000 1111 ... 0000 0000 LSB 1111 1110 ... 0001 0000 1111 ... 0001 0000 5 V Output Range +2 x REFIN x (8191/8192) +2 x REFIN x (8190/8192) ... +2 x REFIN x (1/8192) 0V -2 x REFIN x (1/8192) ... -2 x REFIN x (8191/8192) -2 x REFIN x (8192/8192) Table 13. Unipolar Output, Straight Binary Coding Digital Input MSB 11 11 ... 10 10 01 ... 00 00 1111 1111 ... 0000 0000 1111 ... 0000 0000 1111 1111 ... 0000 0000 1111 ... 0000 0000 LSB 1111 1110 ... 0001 0000 1111 ... 0001 0000 +5 V Output Range +2 x REFIN x (16,383/16,384) +2 x REFIN x (16,382/16,384) ... +2 x REFIN x (8193/16,384) +2 x REFIN x (8192/16,384) +2 x REFIN x (8191/16,384) ... +2 x REFIN x (1/16,384) 0V Analog Output +10 V Output Range +4 x REFIN x (16,383/16,384) +4 x REFIN x (16,382/16,384) ... +4 x REFIN x (8193/16,384) +4 x REFIN x (8192/16,384) +4 x REFIN x (8191/16,384) ... +4 x REFIN x (1/16,384) 0V Rev. F | Page 24 of 32 +10.8 V Output Range +4.32 x REFIN x (16,383/16,384) +4.32 x REFIN x (16,382/16,384) ... +4.32 x REFIN x (8193/16,384) +4.32 x REFIN x (8192/16,384) +4.32 x REFIN x (8191/16,384) ... +4.32 x REFIN x (1/16,384) 0V Data Sheet AD5722R/AD5732R/AD5752R Ideal Output Voltage to Input Code Relationship--AD5722R Table 14. Bipolar Output, Offset Binary Coding Digital Input MSB 1111 1111 ... 1000 1000 0111 ... 0000 0000 1111 1111 ... 0000 0000 1111 ... 0000 0000 LSB 1111 1110 ... 0001 0000 1111 ... 0001 0000 5 V Output Range +2 x REFIN x (2047/2048) +2 x REFIN x (2046/2048) ... +2 x REFIN x (1/2048) 0V -2 x REFIN x (1/2048) ... -2 x REFIN x (2047/2048) -2 x REFIN x (2048/2048) Analog Output 10 V Output Range +4 x REFIN x (2047/2048) +4 x REFIN x (2046/2048) ... +4 x REFIN x (1/2048) 0V -4 x REFIN x (1/2048) ... -4 x REFIN x (2047/2048) -4 x REFIN x (2048/2048) 10.8 V Output Range +4.32 x REFIN x (2047/2048) +4.32 x REFIN x (2046/2048) ... +4 x REFIN x (1/2048) 0V -4.32 x REFIN x (1/2048) ... -4.32 x REFIN x (2047/2048) -4.32 x REFIN x (2048/2048) Analog Output 10 V Output Range +4 x REFIN x (2047/2048) +4 x REFIN x (2046/2048) ... +4 x REFIN x (1/2048) 0V -4 x REFIN x (1/2048) ... -4 x REFIN x (2047/2048) -4 x REFIN x (2048/2048) 10.8 V Output Range +4.32 x REFIN x (2047/2048) +4.32 x REFIN x (2046/2048) ... +4 x REFIN x (1/2048) 0V -4.32 x REFIN x (1/2048) ... -4.32 x REFIN x (2047/2048) -4.32 x REFIN x (2048/2048) Analog Output +10 V Output Range +4 x REFIN x (4095/4096) +4 x REFIN x (4094/4096) ... +4 x REFIN x (2049/4096) +4 x REFIN x (2048/4096) +4 x REFIN x (2047/4096) ... +4 x REFIN x (1/4096) 0V +10.8 V Output Range +4.32 x REFIN x (4095/4096) +4.32 x REFIN x (4094/4096) ... +4.32 x REFIN x (2049/4096) +4.32 x REFIN x (2048/4096) +4.32 x REFIN x (2047/4096) ... 4.32 x REFIN x (1/4096) 0V Table 15. Bipolar Output, Twos Complement Coding Digital Input MSB 0111 0111 ... 0000 0000 1111 ... 1000 1000 1111 1111 ... 0000 0000 1111 ... 0000 0000 LSB 1111 1110 ... 0001 0000 1111 ... 0001 0000 5 V Output Range +2 x REFIN x (2047/2048) +2 x REFIN x (2046/2048) ... +2 x REFIN x (1/2048) 0V -2 x REFIN x (1/2048) ... -2 x REFIN x (2047/2048) -2 x REFIN x (2048/2048) Table 16. Unipolar Output, Straight Binary Coding Digital Input MSB 1111 1111 ... 1000 1000 0111 ... 0000 0000 1111 1111 ... 0000 0000 1111 ... 0000 0000 LSB 1111 1110 ... 0001 0000 1111 ... 0001 0000 +5 V Output Range +2 x REFIN x (4095/4096) +2 x REFIN x (4094/4096) ... +2 x REFIN x (2049/4096) +2 x REFIN x (2048/4096) +2 x REFIN x (2047/4096) ... +2 x REFIN x (1/4096) 0V Rev. F | Page 25 of 32 AD5722R/AD5732R/AD5752R Data Sheet INPUT SHIFT REGISTER The input shift register is 24 bits wide and consists of a read/write bit (R/W); a reserved bit (ZERO), which must always be set to 0; three register select bits (REG2, REG1, REG0); three DAC address bits (A2, A1, A0); and 16 data bits (data). The register data is clocked in MSB first on the SDIN pin. Table 17 shows the register format, while Table 18 describes the function of each bit in the register. All registers are read/write registers. Table 17. AD5752R Input Register Format MSB DB23 R/W DB22 Zero DB21 REG2 DB20 REG1 DB19 REG0 DB18 A2 DB17 A1 DB16 A0 LSB DB15 to DB0 Data Table 18. Input Register Bit Functions Bit Mnemonic R/W Description Indicates a read from or a write to the addressed register. REG2, REG1, REG0 Used in association with the address bits to determine if a write operation is to the DAC register, output range select register, power control register, or control register. REG2 REG1 REG0 Function 0 0 0 DAC register 0 0 1 Output range select register 0 1 0 Power control register 0 1 1 Control register These DAC address bits are used to decode the DAC channels. A2 A1 A0 Channel Address 0 0 0 DAC A 0 1 0 DAC B 1 0 0 Both DACs Data bits. A2, A1, A0 Data Rev. F | Page 26 of 32 Data Sheet AD5722R/AD5732R/AD5752R DAC REGISTER The DAC register is addressed by setting the three REG bits to 000. The DAC address bits select the DAC channel where the data transfer is to take place (see Table 18). The data bits are in positions DB15 to DB0 for the AD5752R (see Table 19), DB15 to DB2 for the AD5732R (see Table 20), and DB15 to DB4 for the AD5722R (see Table 21). Table 19. Programming the AD5752R DAC Register MSB R/W Zero REG2 REG1 REG0 0 0 0 0 0 A2 A1 LSB DB15 to DB0 A0 DAC address 16-bit DAC data Table 20. Programming the AD5732R DAC Register MSB R/W Zero REG2 REG1 REG0 0 0 0 0 0 A2 A1 A0 DAC address DB15 to DB2 DB1 LSB DB0 14-bit DAC data X X Table 21. Programming the AD5722R DAC Register MSB R/W Zero REG2 REG1 REG0 0 0 0 0 0 A2 A1 A0 DAC address DB15 to DB4 DB3 DB2 DB1 LSB DB0 12-bit DAC data X X X X OUTPUT RANGE SELECT REGISTER The output range select register is addressed by setting the three REG bits to 001. The DAC address bits select the DAC channel, and the range bits (R2, R1, R0) select the required output range (see Table 22 and Table 23). Table 22. Programming the Required Output Range MSB R/W 0 LSB Zero 0 REG2 0 REG1 0 REG0 1 A2 A1 A0 DAC address Table 23. Output Range Options R2 0 0 0 0 1 1 R1 0 0 1 1 0 0 R0 0 1 0 1 0 1 Output Range (V) +5 +10 +10.8 5 10 10.8 Rev. F | Page 27 of 32 DB15 to DB3 Don't care DB2 R2 DB1 R1 DB0 R0 AD5722R/AD5732R/AD5752R Data Sheet CONTROL REGISTER The control register is addressed by setting the three REG bits to 011. The value written to the address and data bits determines the control function selected. The control register options are shown in Table 24 and Table 25. Table 24. Programming the Control Register MSB R/W Zero REG2 REG1 REG0 A2 A1 A0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 0 0 1 1 0 0 0 0 0 1 0 1 DB15 to DB4 DB3 DB2 Don't care TSD enable LSB DB0 DB1 NOP, data = don't care Clamp enable CLR select Clear, data = don't care Load, data = don't care SDO disable Table 25. Explanation of Control Register Options Option NOP Clear Load SDO Disable CLR Select Clamp Enable Description No operation instruction used in readback operations. Addressing this function sets the DAC registers to the clear code and updates the outputs. Addressing this function updates the DAC registers and, consequently, the DAC outputs. Set by the user to disable the SDO output. Cleared by the user to enable the SDO output (default). See Table 26 for a description of the CLR select operation. Set by the user to enable the current limit clamp. The channel does not power down upon detection of an overcurrent; the current is clamped at 20 mA (default). Cleared by the user to disable the current-limit clamp. The channel powers down upon detection of an overcurrent. Set by the user to enable the thermal shutdown feature. Cleared by the user to disable the thermal shutdown feature (default). TSD Enable Table 26. CLR Select Options CLR Select Setting 0 1 Output CLR Value Bipolar Output Range 0V Negative full scale Unipolar Output Range 0V Midscale POWER CONTROL REGISTER The power control register is addressed by setting the three REG bits to 010. This register allows the user to control and determine the power and thermal status of the AD5722R/AD5732R/AD5752R. The power control register options are shown in Table 27 and Table 28. Table 27. Programming the Power Control Register MSB R/W 0 LSB Zero 0 REG2 0 REG1 1 REG0 0 A2 0 A1 0 A0 0 DB15 to DB11 X DB10 X DB9 OCB DB8 X DB7 OCA DB6 0 DB5 TSD DB4 PUREF DB3 X DB2 PUB DB1 X DB0 PUA Table 28. Power Control Register Functions Option PUA PUB PUREF TSD OCA OCB Description DAC A power-up. When set, this bit places DAC A in normal operating mode. When cleared, this bit places DAC A in power-down mode (default). After setting this bit to power DAC A, a power-up time of 10 s is required. During this power-up time the DAC register should not be loaded to the DAC output (see the Load DAC (LDAC) section). If the clamp enable bit of the control register is cleared, DAC A powers down automatically on detection of an overcurrent, and PUA is cleared to reflect this. DAC B power-up. When set, this bit places DAC B in normal operating mode. When cleared, this bit places DAC B in power-down mode (default). After setting this bit to power DAC B, a power-up time of 10 s is required. During this power-up time the DAC register should not be loaded to the DAC output (see the Load DAC (LDAC) section). If the clamp enable bit of the control register is cleared, DAC B powers down automatically on detection of an overcurrent, and PUB is cleared to reflect this. Reference power-up. When set, this bit places the internal reference in normal operating mode. When cleared, this bit places the internal reference in power-down mode (default). Thermal shutdown alert. Read-only bit. In the event of an overtemperature situation, both DACs are powered down and this bit is set. DAC A overcurrent alert. Read-only bit. In the event of an overcurrent situation on DAC A, this bit is set. DAC B overcurrent alert. Read-only bit. In the event of an overcurrent situation on DAC B, this bit is set. Rev. F | Page 28 of 32 Data Sheet AD5722R/AD5732R/AD5752R DESIGN FEATURES Constant Current Clamp (Clamp Enable = 1) ANALOG OUTPUT CONTROL In many industrial process control applications, it is vital that the output voltage be controlled during power-up. When the supply voltages change during power-up, the VOUT pins are clamped to 0 V via a low impedance path (approximately 4 k). To prevent the output amplifiers from being shorted to 0 V during this time, Transmission Gate G1 is also opened (see Figure 48). These conditions are maintained until the analog power supplies have stabilized and a valid word is written to a DAC register. At this time, G2 opens and G1 closes. VOLTAGE MONITOR AND CONTROL G1 VOUTA G2 If a short circuit occurs in this configuration, the current is clamped at 20 mA. This event is signaled to the user by the setting of the appropriate overcurrent (OCX) bit in the power control register. Upon removal of the short-circuit fault, the OCX bit is cleared. Automatic Channel Power-Down (Clamp Enable = 0) If a short circuit occurs in this configuration, the shorted channel powers down, and its output is clamped to ground via a resistance of approximately 4 k. At this time, the output of the amplifier is also disconnected from the output pin. The shortcircuit event is signaled to the user via the overcurrent (OCX) bits, and the power-up (PUX) bits indicate which channels have powered down. After the fault is rectified, the channels can be powered up again by setting the PUX bits. 06466-010 THERMAL SHUTDOWN Figure 48. Analog Output Control Circuitry POWER-DOWN MODE Each DAC channel of the AD5722R/AD5732R/AD5752R can be individually powered down. By default, all channels are in power-down mode. The power status is controlled by the power control register (see Table 27 and Table 28 for details). When a channel is in power-down mode, its output pin is clamped to ground through a resistance of approximately 4 k, and the output of the amplifier is disconnected from the output pin. OVERCURRENT PROTECTION Each DAC channel of the AD5722R/AD5732R/AD5752R incorporates individual overcurrent protection. The user has two options for the configuration of the overcurrent protection: constant current clamp or automatic channel power-down. The configuration of the overcurrent protection is selected via the clamp enable bit in the control register. The AD5722R/AD5732R/AD5752R incorporate a thermal shutdown feature that automatically shuts down the device if the core temperature exceeds approximately 150C. The thermal shutdown feature is disabled by default and can be enabled via the TSD enable bit of the control register. In the event of a thermal shutdown, the TSD bit of the power control register is set. INTERNAL REFERENCE The on-chip voltage reference is powered down by default. If an external voltage reference source is to be used, the internal reference must remain powered down at all times. If the internal reference is to be used as the reference source, it must be powered up via the PUREF bit of the power control register. The internal reference voltage is accessible at the REFIN/REFOUT pin for use as a reference source for other devices within the system. If the internal reference is to be used external to the AD5722R/AD5732R/AD5752R, it must first be buffered. Rev. F | Page 29 of 32 AD5722R/AD5732R/AD5752R Data Sheet APPLICATIONS INFORMATION Q2 +5 V/5 V OPERATION VIN LOAD SWITCH SECTION DVCC CONTROL SECTION Figure 50 shows an example of the analog supplies powering up before the digital supply. The circuit delays the AVDD to power-up after the DVCC as shown by the AVDD delayed line. AVDD AVSS t (sec) Consider the following design rules when choosing the component values for the AVDD delay circuit. * * V t DELAY (sec) = -C1 (R3 || R2 ) x ln 1 - GS V EQ * R3 Where VEQ = AVDD R3 + R2 Q2 acts as a switch which allows the flow of current from the input voltage (VIN) to the AVDD pin, thus choosing a MOSFET with very low turn on resistance between the drain and source terminals (RDSON) is necessary to minimize the losses during operation. Take Other parameters into consideration, such as maximum VDS rating, maximum drain to source current rating, VGS threshold voltage, and maximum gate to source voltage rating, when choosing Q2. R1 Figure 49. Load Switch Control Circuit The circuit shown in Figure 49 ensures the digital block powers up prior to the analog block by using a load switch circuit. This circuit targets applications that either AVDD or AVSS or both supplies power up before the DVCC. R1 ensures that the N-channel MOFSET (Q1) gate to source voltage is zero when DVCC is in an open state; R1 also prevents false turn on of Q1. However, if DVCC is permanently connected to the source, R1 can be removed to conserve power. Select Q1 with a gate to source voltage (VGS) threshold that is much lower than the minimum operating DVCC and a drain to source voltage (VDS) rating much lower than the maximum operating AVDD. C1, R2, and R3 are the main components that dictate the delay from the DVCC enable to AVDD. Adjust the values according to desired delay. Choose R2 and R3 values that ensure P-channel MOSFET (Q2) turn on. R2 Q1 There can be cases where it is not possible to use the recommended power-up sequence, and in those instances, it is recommend to use an external circuit (see Figure 49). * R3 DVCC AVDD (DELAYED) 06466-150 ALTERNATIVE POWER-UP SEQUENCE SUPPORT AVDD C1 06466-149 When operating from a single +5 V supply or a dual 5 V supply, an output range of +5 V or 5 V is not achievable because sufficient headroom for the output amplifier is not available. In this situation, a reduced reference voltage can be used. For example, a 2 V reference voltage produces an output range of +4 V or 4 V, and the 1 V of headroom is more than enough for full operation. A standard value voltage reference of 2.048 V can be used to produce output ranges of +4.096 V and 4.096 V. Refer to the plots in the Typical Performance Characteristics section for performance data at a range of voltage reference values. + Figure 50. Delayed Power Supplies Sequence Example LAYOUT GUIDELINES In any circuit where accuracy is important, careful consideration of the power supply and ground return layout helps to ensure the rated performance. The printed circuit board on which the AD5722R/AD5732R/AD5752R are mounted must be designed so that the analog and digital sections are separated and confined to certain areas of the board. If the AD5722R/AD5732R/AD5752R are in a system where multiple devices require an AGND to DGND connection, the connection must be made at one point only. The star ground point must be established as close as possible to the device. The AD5722R/AD5732R/AD5752R must have ample supply bypassing of a 10 F capacitor in parallel with a 0.1 F capacitor on each supply located as close to the package as possible, ideally right up against the device. The 10 F capacitors are the tantalum bead type. The 0.1 F capacitor must have low effective series resistance (ESR) and low effective series inductance (ESI), such as the common ceramic types, which provide a low impedance path to ground at high frequencies to handle transient currents due to internal logic switching. The power supply lines of the AD5722R/AD5732R/AD5752R must use as large a trace as possible to provide low impedance paths and reduce the effects of glitches on the power supply line. Rev. F | Page 30 of 32 Data Sheet AD5722R/AD5732R/AD5752R Fast switching signals, such as clock signals, must be shielded with digital ground to avoid radiating noise to other devices of the board, and they must never be run near the reference inputs. A ground line routed between the SDIN and SCLK lines helps reduce crosstalk between these lines (this is not required on a multilayer board that has a separate ground plane, but separating the lines does help). It is essential to minimize noise on the REFIN line because noise couples through to the DAC output. Avoid crossover of digital and analog signals. Traces on opposite sides of the board must run at right angles to each other. This reduces the effects of feedthrough on the board. A microstrip technique is by far the best method, but it is not always possible with a double-sided board. In this technique, the component side of the board is dedicated to a ground plane, and signal traces are placed on the solder side. GALVANICALLY ISOLATED INTERFACE SYNC OUT CONTROL OUT AD5722R/AD5732R/AD5752R to Blackfin(R) DSP Interface Figure 52 shows how the AD5722R/AD5732R/AD5752R can be interfaced to Analog Devices Blackfin DSP. The Blackfin has an integrated SPI port that can be connected directly to the SPI pins of the AD5722R/AD5732R/AD5752R and the programmable I/O pins that can be used to set the state of a digital input, such as the LDAC pin. V IA V IB V IC V ID ENCODE DECODE ENCODE DECODE ENCODE DECODE ENCODE DECODE *ADDITIONAL PINS OMITTED FOR CLARITY. V OA V OB V OC V OD TO SCLK SPISELx SYNC SCK MOSI SCLK SDIN ADSP-BF531 PF10 AD5722R/ AD5732R/ AD5752R LDAC Figure 52. AD5722R/AD5732R/AD5752R-to-Blackfin Interface TO SDIN TO SYNC TO LDAC 06466-011 SERIAL DATA OUT For all interfaces, the DAC output update can be initiated automatically when all the data is clocked in, or it can be performed under the control of LDAC. The contents of the registers can be read using the readback function. ADuM1400* MICROCONTROLLER SERIAL CLOCK OUT Microprocessor interfacing to the AD5722R/AD5732R/AD5752R is via a serial bus that uses standard protocol compatible with microcontrollers and DSP processors. The communications channel is a 3-wire (minimum) interface consisting of a clock signal, a data signal, and a synchronization signal. Each AD5722R/ AD5732R/AD5752R requires a 24-bit data-word with data valid on the falling edge of SCLK. 06466-012 In many process control applications, it is necessary to provide an isolation barrier between the controller and the unit being controlled to protect and isolate the controlling circuitry from any hazardous common-mode voltages that may occur. The iCoupler(R) family of products from Analog Devices, Inc., provides voltage isolation in excess of 2.5 kV. The serial loading structure of the AD5722R/AD5732R/AD5752R makes them ideal for isolated interfaces because the number of interface lines is kept to a minimum. Figure 51 shows a 4-channel isolated interface to the AD5722R/AD5732R/AD5752R using an ADuM1400. For more information, visit www.analog.com/iCouplers. MICROPROCESSOR INTERFACING Figure 51. Isolated Interface Rev. F | Page 31 of 32 Data Sheet AD5722R/AD5732R/AD5752R OUTLINE DIMENSIONS 5.02 5.00 4.95 7.90 7.80 7.70 24 13 4.50 4.40 4.30 3.25 3.20 3.15 EXPOSED PAD (Pins Up) 6.40 BSC 12 BOTTOM VIEW TOP VIEW 1.05 1.00 0.80 1.20 MAX 0.15 0.05 SEATING PLANE 0.10 COPLANARITY 0.65 BSC FOR PROPER CONNECTION OF THE EXPOSED PAD, REFER TO THE PIN CONFIGURATION AND FUNCTION DESCRIPTIONS SECTION OF THIS DATA SHEET. 8 0 0.20 0.09 0.30 0.19 0.75 0.60 0.45 COMPLIANT TO JEDEC STANDARDS MO-153-ADT 061708-A 1 Figure 53. 24-Lead Thin Shrink Small Outline Package, Exposed Pad [TSSOP_EP] (RE-24) Dimensions shown in millimeters ORDERING GUIDE Model 1 AD5722RBREZ AD5722RBREZ-REEL7 AD5732RBREZ AD5732RBREZ-REEL7 AD5752RBREZ AD5752RBREZ-REEL7 1 Resolution 12 12 14 14 16 16 Temperature Range -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C INL 1 LSB 1 LSB 4 LSB 4 LSB 16 LSB 16 LSB Z = RoHS Compliant Part. (c)2008-2017 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D06466-0-2/17(F) Rev. F | Page 32 of 32 Package Description 24-Lead TSSOP_EP 24-Lead TSSOP_EP 24-Lead TSSOP_EP 24-Lead TSSOP_EP 24-Lead TSSOP_EP 24-Lead TSSOP_EP Package Option RE-24 RE-24 RE-24 RE-24 RE-24 RE-24