BATTERY PROTECTION IC FOR 1-CELL PACK
Rev.5.3_00 S-8261 Series
Seiko Instruments Inc. 15
Test Circuits
Caution Unless otherwise specified, the ou tpu t voltage l e vels “H” and “L” at CO p in (VCO) and DO pin (VDO) are
judged by the threshold voltage (1.0 V) of the N-channel FET. Judge the CO pin level with respect to
VVM and the DO pin level with respect to VSS.
(1) Test Condition 1, Test Circuit 1
(Overcharge Detection Voltage, Overcha rge Hysteresis Voltage)
The overcharge detection volt age (V CU) is defined as the voltage between VDD and VSS at which VCO goes from “H”
to “L” when the voltage V1 is gradually increased from the starting condition of V1 = 3.5 V. The overcharge
hysteresis voltage (VHC) is then defined as the difference between the overcharge detection voltage (VCU) and the
voltage between VDD and VSS at which VCO goes from “L” to “H” when the voltage V1 is gradually decreased.
(2) Test Condition 2, Test Circuit 2
(Overdischarg e Detection Voltage, Overdischarge Hysteresis Voltage)
The overdischarge det ection voltage (VDL) is defined as the voltage bet ween VDD and VSS at which VDO goes from
“H” to “L” when the voltage V1 is gradually decreased from the starting condition of V1 = 3.5 V and V2 = 0 V. The
overdischarge hysteresis voltage (VHD) is then defined as the difference between the overdischarge detection
voltage (VDL) and the voltage between VDD and VSS at which VDO goes from “L” to “H” when the voltage V1 is
gradually increased.
(3) Test Condition 3, Test Circuit 2
(Overcurrent 1 Detection Voltage, O vercurrent 2 Detection Voltage, Load Short-Circuiting Detection Voltage)
The overcurrent 1 detection voltage (VIOV1) is defined as the voltage between VM and VSS whose delay time for
changing VDO from “H” t o “L” lies between the minimum a nd the maximum v alue of the ove rcurrent 1 dete ction delay
time when the voltage V2 is in creased rapidly (within 10 μs) from the starting condit ion V1 = 3.5 V and V2 = 0 V.
The overcurrent 2 detection voltage (VIOV2) is defined as the voltage between VM and VSS whose delay time for
changing VDO from “H” t o “L” lies between the minimum a nd the maximum v alue of the ove rcurrent 2 dete ction delay
time when the voltage V2 is in creased rapidly (within 10 μs) from the starting condit ion V1 = 3.5 V and V2 = 0 V.
The load short-circuiting detec tion voltage (VSHORT) is defined as the voltage between VM and VSS whose de lay time
for changing VDO from “H” to “L” lies between the minimum and the maximum value of the load short-circuiting
detection delay time when the voltage V2 is increased rapidly (within 10 μs) from the starting condition V1 = 3.5 V
and V2 = 0 V.
(4) Test Condition 4, Test Circuit 2
(Charger Detection Voltage, Abnormal Charge Current Detection Voltage)
The charger detection volt age (VCHA) is defined as the voltage between VM and VSS at which VDO goe s from “L” to
“H” when the voltage V2 is gr adu all y decre a sed fr om 0 V af ter t he volta ge V1 is gra duall y increas ed fr om t he start ing
condition of V1 = 1.8 V and V2 = 0 V until th e voltage V1 becomes V1 = VDL + (VHD / 2).
The charger detection voltage can be measured only in the product whose overdischarge hysteresis VHD ≠ 0.
Set V1 = 3.5 V and V2 = 0 V. Decrease V2 from 0 V gradu ally. The voltage bet ween VM and VSS when VCO goes
from “H” to “L” is the abnormal charge curr ent detection volt age. The abnormal charg e current det ectio n voltage has
the same value as the charg er detection volt age (VCHA).
(5) Test Condition 5, Test Circuit 2
(Normal Operati on Current Cons umption, Powe r-Down Curre nt Consumptio n, Overdis charge Curr ent Consump tion)
With power-down function
The operating current consumption (I OPE) is the current that flows through the VDD pin (IDD) under the set cond itions
of V1 = 3.5 V and V2 = 0 V (Normal status).
The power-down current consumption (IPDN) is the current that flows through the VDD pin (IDD) under the set
conditions of V1 = V2 = 1.5 V (Overdischarge status).
Without power-do wn function
The operating current consumption (I OPE) is the current that flows through the VDD pin (IDD) under the set cond itions
of V1 = 3.5 V and V2 = 0 V (Normal status).
The Overdischarge
current consumption (IOPED) is the current that flows through the VDD pin (IDD) under the set
conditions of V1 = V2 = 1.5 V (Overdischarge status).