Features
+5 V CMOS compatibility
8 ns maximum pulse width distortion
20 ns maximum prop. delay skew
High speed: 12 Mbd
40 ns maximum prop. delay
10 kV/µs minimum common mode rejection
-40°C to 100°C temperature range
Safety and regulatory approvals
UL Recognized
3750 V rms for 1 min. per UL 1577
5000 V rms for 1 min. per UL 1577 (for HCPL-7710
option 020)
CSA Component Acceptance Notice #5
IEC/EN/DIN EN 60747-5-2
VIORM = 630 Vpeak for HCPL-7710 Option 060
VIORM = 560 Vpeak for HCPL-0710 Option 060
Applications
Digital eldbus isolation: DeviceNet, SDS, Probus
AC plasma display panel level shifting
Multiplexed data transmission
Computer peripheral interface
Microprocessor system interface
Description
Available in either an 8-pin DIP or SO-8 package style
respectively, the HCPL-7710 or HCPL-0710 optocouplers
utilize the latest CMOS IC technology to achieve outstand-
ing performance with very low power consumption. The
HCPL-x710 require only two bypass capacitors for complete
CMOS compatibility.
Basic building blocks of the HCPL-x710 are a CMOS LED
driver IC, a high speed LED and a CMOS detector IC. A
CMOS logic input signal controls the LED driver IC which
supplies current to the LED. The detector IC incorporates
an integrated photodiode, a high-speed transimped-
ance amplier, and a voltage comparator with an output
driver.
Functional Diagram
CAUTION: It is advised that normal static precautions be taken in handling and assembly
of this component to prevent damage and/or degradation which may be induced by ESD.
* Pin 3 is the anode of the internal LED and must be left
unconnected for guaranteed data sheet performance.
Pin 7 is not connected internally.
** A 0.1 µF bypass capacitor must be connected
between pins 1 and 4, and 5 and 8.
HCPL-7710/0710
40 ns Propagation Delay, CMOS Optocoupler
Data Sheet
8
7
6
1
3
SHIELD 5
2
4
**VDD1
VI
NC*
GND1
VDD2**
VO
GND2
VI, INPUT LED1
H
L
OFF
ON
TRUTH TABLE
(POSITIVE LOGIC)
NC*
IO
LED1
VO, OUTPUT
H
L
8
7
6
1
3
SHIELD 5
2
4
**VDD1
VI
NC*
GND1
VDD2**
VO
GND2
VI, INPUT LED1
H
L
OFF
ON
TRUTH TABLE
(POSITIVE LOGIC)
NC*
IO
LED1
VO, OUTPUT
H
L
Lead (Pb) Free
RoHS 6 fully
compliant
RoHS 6 fully compliant options available;
-xxxE denotes a lead-free product
2
Ordering Information
HCPL-0710 and HCPL-7710 are UL Recognized with 3750 Vrms for 1 minute per UL1577.
Part
number
Option
Package
Surface
Mount
Gull
Wing
Tape
& Reel
UL 5000
Vrms/ 1
Minute rating
IEC/EN/DIN
EN 60747-5-2 Quantity
RoHS
Compliant
Non RoHS
Compliant
HCPL-7710
-000E No option
300mil
DIP-8
50 per tube
-300E #300 X X 50 per tube
-500E #500 X X X 1000 per reel
-020E -020 X 50 per tube
-320E -320 X X X 50 per tube
-520E -520 X X X X 1000 per reel
-060E #060 X 50 per tube
-360E #360 X X X 50 per tube
-560E #560 X X X X 1000 per reel
HCPL-0710
-000E No option
SO-8
X 100 per tube
-500E #500 X X 1500 per reel
-060E #060 X X 100 per tube
-560E #560 X X X 1500 per reel
To order, choose a part number from the part number column and combine with the desired option from the option
column to form an order entry.
Example 1:
HCPL-7710-560E to order product of Gull Wing Surface Mount package in Tape and Reel packaging with IEC/EN/
DIN EN 60747-5-2 Safety Approval in RoHS compliant.
Example 2:
HCPL-0710 to order product of Small Outline SO-8 package in tube packaging and non RoHS compliant.
Option datasheets are available. Contact your Avago sales representative or authorized distributor for information.
Remarks: The notation ‘#XXX’ is used for existing products, while (new) products launched since 15th July 2001 and
RoHS compliant option will use ‘-XXXE‘.
Selection Guide
8-Pin DIP Small Outline
(300 Mil) SO-8
HCPL-7710 HCPL-0710
3
Package Outline Drawing
HCPL-7710 8-Pin DIP Package
9.65 ± 0.25
(0.380 ± 0.010)
1.78 (0.070) MAX.
1.19 (0.047) MAX.
A XXXX
YYWW
DATE CODE
1.080 ± 0.320
(0.043 ± 0.013) 2.54 ± 0.25
(0.100 ± 0.010)
0.51 (0.020) MIN.
0.65 (0.025) MAX.
4.70 (0.185) MAX.
2.92 (0.115) MIN.
DIMENSIONS IN MILLIMETERS AND (INCHES).
5678
4321
5° TYP. 0.254 + 0.076
- 0.051
(0.010+ 0.003)
- 0.002)
7.62 ± 0.25
(0.300 ± 0.010)
6.35 ± 0.25
(0.250 ± 0.010)
TYPE NUMBER
*MARKING CODE LETTER FOR OPTION NUMBERS
"L" = OPTION 020
"V" = OPTION 060
OPTION NUMBERS 300 AND 500 NOT MARKED.
Package Outline Drawing
HCPL-7710 Package with Gull Wing Surface Mount Option 300
0.635 ± 0.25
(0.025 ± 0.010) 12° NOM.
9.65 ± 0.25
(0.380 ± 0.010)
0.635 ± 0.130
(0.025 ± 0.005)
7.62 ± 0.25
(0.300 ± 0.010)
Outline (8-pin DIP - Option 300)
5
6
7
8
4
3
2
1
9.65 ± 0.25
(0.380 ± 0.010)
6.350 ± 0.25
(0.250 ± 0.010)
1.016 (0.040)
1.194 (0.047)
1.194 (0.047)
1.778 (0.070)
9.398 (0.370)
9.906 (0.390)
4.826
(0.190)TYP.
0.381 (0.015)
0.635 (0.025)
PAD LOCATION (FOR REFERENCE ONLY)
1.080 ± 0.320
(0.043 ± 0.013)
4.19
(0.165)MAX.
1.780
(0.070)
MAX.
1.19
(0.047)
MAX.
2.54
(0.100)
BSC
DIMENSIONS IN MILLIMETERS (INCHES).
LEAD COPLANARITY = 0.10 mm (0.004 INCHES).
0.254 + 0.076
- 0.051
(0.010+ 0.003)
- 0.002)
4
Package Outline Drawing
HCPL-0710 Outline Drawing (Small Outline SO-8 Package)
XXXV
YWW
8765
4321
5.994 ± 0.203
(0.236 ± 0.008)
3.937 ± 0.127
(0.155 ± 0.005)
0.406 ± 0.076
(0.016 ± 0.003) 1.270
(0.050)BSC
5.080 ± 0.127
(0.200 ± 0.005)
3.175 ± 0.127
(0.125 ± 0.005) 1.524
(0.060)
45° X 0.432
(0.017)
0.228 ± 0.025
(0.009 ± 0.001)
TYPE NUMBER
(LAST 3 DIGITS)
DATE CODE
0.305
(0.012)MIN.
TOTAL PACKAGE LENGTH (INCLUSIVE OF MOLD FLASH)
5.207 ± 0.254 (0.205 ± 0.010)
DIMENSIONS IN MILLIMETERS (INCHES).
LEAD COPLANARITY = 0.10 mm (0.004 INCHES) MAX.
OPTION NUMBER 500 NOT MARKED.
NOTE: FLOATING LEAD PROTRUSION IS 0.15 mm (6 mils) MAX.
0.203 ± 0.102
(0.008 ± 0.004)
PIN ONE
0 ~ 7°
*
*
7.49 (0.295)
1.9 (0.075)
0.64 (0.025)
LAND PATTERN RECOMMENDATION
Solder Reow Thermal Prole
Note: Non-halide ux should be used.
0
TIME (SECONDS)
TEMPERATURE ( °C)
200
100
50 150100 200 250
300
0
30
SEC.
50 SEC.
30
SEC.
160°C
140°C
150°C
PEAK
TEMP.
245°C
PEAK
TEMP.
240°C
PEAK
TEMP.
230°C
SOLDERING
TIME
200°C
PREHEATING TIME
150°C, 90 + 30 SEC.
2.5°C ± 0.5°C/SEC.
3°C + 1°C/- 0.5°C
TIGHT
TYPICAL
LOOSE
ROOM
TEMPERATURE
PREHEATING RATE 3°C + 1°C/- 0.5°C/SEC.
REFLOW HEATING RATE 2.5°C ± 0.5°C/SEC.
5
All Avago data sheets report the creepage and clearance
inherent to the optocoupler component itself. These
dimensions are needed as a starting point for the equip-
ment designer when determining the circuit insulation
requirements. However, once mounted on a printed circuit
board, minimum creepage and clearance requirements
must be met as specied for individual equipment stan-
dards. For creepage, the shortest distance path along the
surface of a printed circuit board between the solder llets
of the input and output leads must be considered. There
are recommended techniques such as grooves and ribs
which may be used on a printed circuit board to achieve
desired creepage and clearances. Creepage and clearance
distances will also change depending on factors such as
pollution degree and insulation level.
Regulatory Information
The HCPL-x710 have been approved by the following organizations:
Insulation and Safety Related Specications
Value
Parameter Symbol 7710 0710 Units Conditions
Minimum External Air L(I01) 7.1 4.9 mm Measured from input terminals to output
Gap (Clearance) terminals, shortest distance through air.
Minimum External L(I02) 7.4 4.8 mm Measured from input terminals to output
Tracking (Creepage) terminals, shortest distance path along body.
Minimum Internal Plastic 0.08 0.08 mm Insulation thickness between emitter and
Gap (Internal Clearance) detector; also known as distance through
insulation.
Tracking Resistance CTI ≥175 ≥175 Volts DIN IEC 112/VDE 0303 Part 1
(Comparative Tracking Index)
Isolation Group IIIa IIIa Material Group (DIN VDE 0110, 1/89, Table 1)
Recommended Pb-Free IR Prole
Note: Non-halide ux should be used.
IEC/EN/DIN EN 60747-5-2
Approved under:
IEC 60747-5-2:1997 + A1:2002
EN 60747-5-2:2001 + A1:2002
DIN EN 60747-5-2 (VDE 0884
Teil 2):2003-01.
(Option 060 only)
UL
Recognized under UL 1577, component recognition
program, File E55361.
CSA
Approved under CSA Component Acceptance Notice
#5, File CA 88324.
217 °C
RAMP-DOWN
6 °C/SEC. MAX.
RAMP-UP
3 °C/SEC. MAX.
150 - 200 °C
260 +0/-5 °C
t 25 °C to PEAK
60 to 150 SEC.
20-40 SEC.
TIME WITHIN 5 °C of ACTUAL
PEAK TEMPERATURE
tp
ts
PREHEAT
60 to 180 SEC.
tL
TL
Tsmax
Tsmin
25
Tp
TIME
TEMPERATURE
NOTES:
THE TIME FROM 25 °C to PEAK TEMPERATURE = 8 MINUTES MAX.
Tsmax = 200 °C, Tsmin = 150 °C
6
IEC/EN/DIN EN 60747-5-2 Insulation Related Characteristics (Option 060)
HCPL-7710 HCPL-0710
Description Symbol Option 060 Option 060 Units
Installation classication per DIN VDE 0110/1.89, Table 1
for rated mains voltage ≤150 V rms I-IV I-IV
for rated mains voltage ≤300 V rms I-IV I-III
for rated mains voltage ≤450 V rms I-III
Climatic Classication 55/100/21 55/100/21
Pollution Degree (DIN VDE 0110/1.89) 2 2
Maximum Working Insulation Voltage VIORM 630 560 V peak
Input to Output Test Voltage, Method b† VPR 1181 1050 V peak
VIORM x 1.875 = VPR, 100% Production
Test with tm = 1 sec, Partial Discharge < 5 pC
Input to Output Test Voltage, Method a† VPR 945 840 V peak
VIORM x 1.5 = VPR, Type and Sample Test,
tm = 60 sec, Partial Discharge < 5 pC
Highest Allowable Overvoltage† VIOTM 6000 4000 V peak
(Transient Overvoltage, tini = 10 sec)
Safety Limiting Values
(Maximum values allowed in the event of a failure,
also see Thermal Derating curve, Figure 11.)
Case Temperature TS 175 150 °C
Input Current IS,INPUT 230 150 mA
Output Power PS,OUTPUT 600 600 mW
Insulation Resistance at TS, V10 = 500 V RIO ≥109 ≥109 Ω
†Refer to the front of the optocoupler section of the Isolation and Control Component Designers Catalog, under Product Safety Regulations sec-
tion IEC/EN/DIN EN 60747-5-2, for a detailed description.
Note: These optocouplers are suitable for safe electrical isolation” only within the safety limit data. Maintenance of the safety data shall be
ensured by means of protective circuits.
Note: The surface mount classication is Class A in accordance with CECC 00802.
Absolute Maximum Ratings
Parameter Symbol Min. Max. Units
Storage Temperature TS –55 125 °C
Ambient Operating Temperature TA –40 +100 °C
Supply Voltages VDD1, VDD2 0 6.0 Volts
Input Voltage VI –0.5 VDD1 +0.5 Volts
Output Voltage VO –0.5 VDD2 +0.5 Volts
Input Current II –10 +10 mA
Average Output Current IO 10 mA
Lead Solder Temperature 260°C for 10 sec., 1.6 mm below seating plane
Solder Reow Temperature Prole See Solder Reow Temperature Prole Section
Recommended Operating Conditions
Parameter Symbol Min. Max. Units
Ambient Operating Temperature TA –40 +100 °C
Supply Voltages VDD1, VDD2 4.5 5.5 V
Logic High Input Voltage VIH 2.0 VDD1 V
Logic Low Input Voltage VIL 0.0 0.8 V
Input Signal Rise and Fall Times tr, tf 1.0 ms
7
Electrical Specications
Test conditions that are not specied can be anywhere within the recommended operating range.
All typical specications are at TA = +25°C, VDD1 = VDD2 = +5 V.
DC Specications
Parameter Symbol Min. Typ. Max. Units Test Conditions
Logic Low Input IDD1L 6.0 10.0 mA VI = 0 V
Supply Current [1]
Logic High Input IDD1H 1.5 3.0 mA VI = VDDI
Supply Current
Input Supply Current IDD1 13.0 mA
Output Supply Current IDD2 5.5 11.0 mA
Input Current II -10 10 µA
Logic High Output VOH 4.4 5.0 V IO = -20 µA, VI = VIH
Voltage 4.0 4.8 IO = -4 mA, VI = VIH
Logic Low Output VOL 0 0.1 V IO = -20 µA, VI = VIL
Voltage 0.5 1.0 IO = -4 mA, VI = VIL
Switching Specications
Parameter Symbol Min. Typ. Max. Units Test Conditions
Propagation Delay Time tPHL 20 40 ns CL = 15 pF
to Logic Low Output [2] CMOS Signal Levels
Propagation Delay Time tPHL 20 40 ns CL = 15 pF
to Logic Low Output [2] CMOS Signal Levels
Propagation Delay Time tPLH 23 40 ns CL = 15 pF
to Logic High Output CMOS Signal Levels
Pulse Width [3] PW 80 ns CL = 15 pF
CMOS Signal Levels
Data Rate [3] 12.5 MBd CL = 15 pF
CMOS Signal Levels
Pulse Width Distortion [4] PWD 3 8 ns CL = 15 pF
|tPHL - tPLH| CMOS Signal Levels
Propagation Delay Skew [5] tPSK 20 ns CL = 15 pF
Output Rise Time tR 9 ns CL = 15 pF
(10 - 90%) CMOS Signal Levels
Output Fall Time tF 8 ns CL = 15 pF
(90 - 10%) CMOS Signal Levels
Common Mode |CMH| 10 20 kV/µs VI = VDD1, VO >
Transient Immunity at 0.8 VDD1,
Logic High Output [6] VCM = 1000 V
Common Mode |CML| 10 20 kV/µs VI = 0 V, VO > 0.8 V,
Transient Immunity at VCM = 1000 V
Logic Low Output [6]
Input Dynamic Power CPD1 60 pF
Dissipation Capacitance [7]
Output Dynamic Power CPD2 10 pF
Dissipation Capacitance [7]
8
Notes:
1. The LED is ON when VI is low and OFF when VI is high.
2. tPHL propagation delay is measured from the 50% level on the falling edge of the VI signal to the 50% level of the falling edge of the VO signal.
tPLH propagation delay is measured from the 50% level on the rising edge of the VI signal to the 50% level of the rising edge of the VO signal.
3. Mimimum Pulse Width is the shortest pulse width at which 10% maximum, Pulse Width Distortion can be guaranteed. Maximum Data Rate is
the inverse of Minimum Pulse Width. Operating the HCPL-x710 at data rates above 12.5 MBd is possible provided PWD and data dependent
jitter increases and relaxed noise margins are tolerable within the application. For instance, if the maximum allowable variation of bit width is
30%, the maximum data rate becomes 37.5 MBd. Please note that HCPL-x710 performances above 12.5 MBd are not guaranteed by Hewlett-
Packard.
4. PWD is dened as |tPHL - tPLH|. %PWD (percent pulse width distortion) is equal to the PWD divided by pulse width.
5. tPSK is equal to the magnitude of the worst case dierence in tPHL and/or tPLH that will be seen between units at any given temperature within
the recommended operating conditions.
6. CMH is the maximum common mode voltage slew rate that can be sustained while maintaining VO > 0.8 VDD2. CML is the maximum common
mode voltage slew rate that can be sustained while maintaining VO < 0.8 V. The common mode voltage slew rates apply to both rising and
falling common mode voltage edges.
7. Unloaded dynamic power dissipation is calculated as follows: CPD * VDD2 * f + IDD * VDD, where f is switching frequency in MHz.
8. Device considered a two-terminal device: pins 1, 2, 3, and 4 shorted together and pins 5, 6, 7, and 8 shorted together.
9. In accordance with UL1577, each HCPL-0710 is proof tested by applying an insulation test voltage ≥4500 VRMS for 1 second (leakage detec-
tion current limit, II-O ≤5 µA). Each HCPL-7710 is proof tested by applying an insulation test voltage ≥ 4500 V rms for 1 second (leakage detec-
tion current limit, II-O ≤ 5 µA).
10. The Input-Output Momentary Withstand Voltage is a dielectric voltage rating that should not be interpreted as an input-output continuous
voltage rating. For the continuous voltage rating refer to your equipment level safety specication or Avago Application Note 1074 entitled
“Optocoupler Input-Output Endurance Voltage.
11. CI is the capacitance measured at pin 2 (VI).
V
ITH
(V)
4.5
1.6
V
DD1
(V)
5.5
2.1
HCPL-0710 fig 2
1.7
5.254.75 5
2.2
2.0
1.8
1.9
0 °C
25 °C
85 °C
TPLH, TPHL (ns)
0
15
TA (C)
80
27
HCPL-0710 fig 3
17
6020 30
29
25
19
21
10 40 50 70
23
TPLH
TPHL
Figure 1. Typical output voltage vs. input voltage. Figure 2. Typical input voltage switching threshold vs.
input supply voltage.
Figure 3. Typical propagation delays vs. temperature.
Package Characteristics
Parameter Symbol Min. Typ. Max. Units Test Conditions
Input-Output Momentary
Withstand Voltage [8, 9, 10]
0710 VISO 3750 Vrms RH = 50%,
t = 1 min.,
TA = 25°C
7710 3750
Option 020 5000
Resistance
(Input-Output) [8]
RI-O 1012 WVI-O = 500 Vdc
Capacitance
(Input-Output) [8]
CI-O 0.6 pF f = 1 MHz
Input Capacitance [11] CI3.0
Input IC Junction-to-Case
Thermal Resistance
-7710 qjci 145 °C/W Thermocouple
located at center
underside of package
-0710 160
Output IC Junction-to-Case
Thermal Resistance
-7710 qjco 140
-0710 135
Package Power Dissipation PPD 150 mW
9
Figure 11. Thermal derating curve, dependence of Safety Limiting Value with case temperature per IEC/EN/DIN EN
60747-5-2.
PWD
(ns)
0
0
T
A
(C)
80
3
HCPL-0710 fig 4
6020
4
1
40
2
T
R
(ns)
0
12
T
A
(C)
80
14
HCPL-0710 fig 5
6020
15
13
40
T
F
(ns)
0
2
T
A
(C)
80
6
HCPL-0710 fig 6
6020
7
3
40
5
4
T
R
(ns)
0
5
C
I
(pF)
35
23
HCPL-0710 fig 9
25
25
9
15
15
105 20 30
11
19
21
17
13
7
FALL TIME (ns)
0
0
CI (pF)
35
9
HCPL-0710 fig 10
25
10
2
15
5
105 20 30
3
7
8
6
4
1
Figure 4. Typical pulse width distortion vs. tempera-
ture.
Figure 5. Typical rise time vs. temperature. Figure 6. Typical fall time vs. temperature.
Figure 7. Typical propagation delays vs. output load
capacitance.
Figure 8. Typical pulse width distortion vs. output load
capacitance.
Figure 9. Typical rise time vs. load capacitance.
Figure 10. Typical fall time vs. load capacitance.
T
PLH
, T
PHL
(ns)
15
15
C
I
(pF)
50
27
40
29
17
30
23
21
2520 35 45
19
25
T
PLH
T
PHL
PWD
(ns)
15
0
C
I
(pF)
50
5
40
6
1
30
3
2520 35 45
2
4
OUTPUT POWER - P
S
, INPUT CURRENT - I
S
0
0
T
A
- CASE TEMPERATURE -
o
C
20050
400
12525 75 100 150
600
800
200
100
300
500
700
175
(230)
P
S
(mW)
I
S
(mA)
STANDARD 8 PIN DIP PRODUCT
OUTPUT POWER - P
S
, INPUT CURRENT - I
S
0
0
T
A
- CASE TEMPERATURE - oC
20050
400
12525 75 100 150
600
800
200
100
300
500
700
175
(150)
P
S
(mW)
I
S
(mA)
SURFACE MOUNT SO8 PRODUCT
10
Application Information
Bypassing and PC Board Layout
The HCPL-x710 optocouplers are extremely easy to
use. No external interface circuitry is required because
the HCPL-x710 use high-speed CMOS IC technology
allowing CMOS logic to be connected directly to the
inputs and outputs.
As shown in Figure 12, the only external components
required for proper operation are two bypass capacitors.
Capacitor values should be between 0.01 µF and 0.1 µF.
For each capacitor, the total lead length between both
ends of the capacitor and the power-supply pins should
not exceed 20 mm. Figure 13 illustrates the recommend-
ed printed circuit board layout for the HPCL-x710.
Figure 12. Recommended Printed Circuit Board layout.
Figure 13. Recommended Printed Circuit Board layout.
Propagation Delay, Pulse-Width Distortion and Propagation Delay
Skew
Propagation Delay is a gure of merit which describes
how quickly a logic signal propagates through a
system. The propagation delay from low to high (tPLH)
is the amount of time required for an input signal to
propagate to the output, causing the output to change
from low to high. Similarly, the propagation delay from
high to low (tPHL) is the amount of time required for the
input signal to propagate to the output, causing the
output to change from high to low. See Figure 14.
Figure 14.
INPUT
tPLH tPHL
OUTPUT
VI
VO10%
90%90%
10%
VOH
VOL
0 V
50%
5 V CMOS
2.5 V CMOS
HCPL-0710 fig 13
VDD2
HCPL-0710 fig 12
C1 C2
710
YYWW
VO
GND2
VDD1
VI
GND1
C1, C2 = 0.01 µF TO 0.1 µF
7
5
6
8
2
3
4
1
GND2
C1 C2
NC
VDD2
NC VO
VDD1
VI
710
YYWW
HCPL-0710 fig 11
C1, C2 = 0.01 µF TO 0.1 µF
GND1
11
Figure 15. Propagation delay skew waveform. Figure 16. Parallel data transmission example.
Propagation delay skew represents the uncertainty of
where an edge might be after being sent through an
optocoupler. Figure 16 shows that there will be uncer-
tainty in both the data and clock lines. It is important
that these two areas of uncertainty not overlap,
otherwise the clock signal might arrive before all of
the data outputs have settled, or some of the data
outputs may start to change before the clock signal
has arrived. From these considerations, the absolute
minimum pulse width that can be sent through op-
tocouplers in a parallel application is twice tPSK.
A cautious design should use a slightly longer pulse
width to ensure that any additional uncertainty in the
rest of the circuit does not cause a problem.
The HCPL-x710 optocouplers oer the advantage of
guaranteed specications for propagation delays, pulse-
width distortion, and propagation delay skew over the
recommended temperature and power supply ranges.
Pulse-width distortion (PWD) is the dierence between
tPHL and tPLH and often determines the maximum data
rate capability of a transmission system. PWD can be
expressed in percent by dividing the PWD (in ns) by
the minimum pulse width (in ns) being transmitted.
Typically, PWD on the order of 20 - 30% of the minimum
pulse width is tolerable. The PWD specication for the
HCPL-x710 is 8 ns (10%) maximum across recommend-
ed operating conditions. 10% maximum is dictated
by the most stringent of the three eldbus standards,
PROFIBUS.
Propagation delay skew, tPSK, is an important parameter
to consider in parallel data applications where synchro-
nization of signals on parallel data lines is a concern. If
the parallel data is being sent through a group of op-
tocouplers, dierences in propagation delays will cause
the data to arrive at the outputs of the optocouplers at
dierent times. If this dierence in propagation delay
is large enough it will determine the maximum rate at
which parallel data can be sent through the optocou-
plers.
Propagation delay skew is dened as the dier-
ence between the minimum and maximum propa-
gation delays, either tPLH or tPHL, for any given group
of optocouplers which are operating under the same
conditions (i.e., the same drive current, supply voltage,
output load, and operating temperature). As illustrated
in Figure 15, if the inputs of a group of optocouplers
are switched either ON or OFF at the same time, tPSK is
the dierence between the shortest propagation delay,
either tPLH or tPHL, and the longest propagation delay,
either tPLH or tPHL.
As mentioned earlier, tPSK can determine the maximum
parallel data transmission rate. Figure 16 is the timing
diagram of a typical parallel data application with both
the clock and data lines being sent through the opto-
couplers. The gure shows data and clock signals at the
inputs and outputs of the optocouplers. In this case the
data is assumed to be clocked o of the rising edge of
the clock.
50%
50%
tPSK
HCPL-0710 fig 14
VI
VO
VI
VO
2.5 V,
CMOS
2.5 V,
CMOS
HCPL-0710 fig 15
DATA
INPUTS
CLOCK
DATA
OUTPUTS
CLOCK
tPSK
tPSK
12
Optical Isolation for Field Bus Networks
To recognize the full benets of these networks, each
recommends providing galvanic isolation using Avago
optocouplers. Since network communication is bi-direc-
tional (involving receiving data from and transmitting
data onto the network), two Avago optocouplers are
needed. By providing galvanic isolation, data integrity is
retained via noise reduction and the elimination of false
signals. In addition, the network receives maximum pro-
tection from power system faults and ground loops.
Within an isolated node, such as the DeviceNet Node
shown in Figure 18, some of the node’s components are
referenced to a ground other than V- of the network.
Figure 17. Typical eld bus communication physical model.
These components could include such things as devices
with serial ports, parallel ports, RS232 and RS485 type
ports. As shown in Figure 18, power from the network is
used only for the transceiver and input (network) side of
the optocouplers.
Isolation of nodes connected to any of the three types of
digital eld bus networks is best achieved by using the
HCPL-x710 optocouplers. For each network, the HCPL-
x710 satisify the critical propagation delay and pulse
width distortion requirements over the temperature
range of 0°C to +85°C, and power supply voltage range
of 4.5 V to 5.5 V.
Digital Field Bus Communication Networks
To date, despite its many drawbacks, the 4 - 20 mA
analog current loop has been the most widely accepted
standard for implementing process control systems.
In today’s manufacturing environment, however,
automated systems are expected to help manage
the process, not merely monitor it. With the advent
of digital eld bus communication networks such as
DeviceNet, PROFIBUS, and Smart Distributed Systems
(SDS), gone are the days of constrained information.
Controllers can now receive multiple readings from eld
devices (sensors, actuators, etc.) in addition to diagnos-
tic information.
The physical model for each of these digital eld bus
communication networks is very similar as shown in
Figure 17. Each includes one or more buses, an interface
unit, optical isolation, transceiver, and sensing and/or
actuating devices.
CONTROLLER
TRANSCEIVER
OPTICAL
ISOLATION
BUS
INTERFACE
TRANSCEIVER
OPTICAL
ISOLATION
BUS
INTERFACE
TRANSCEIVER
OPTICAL
ISOLATION
BUS
INTERFACE
TRANSCEIVER
OPTICAL
ISOLATION
BUS
INTERFACE
TRANSCEIVER
OPTICAL
ISOLATION
BUS
INTERFACE
FIELD BUS
XXXXXX
YYY
SENSOR
DEVICE
CONFIGURATION
MOTOR
STARTER
MOTOR
CONTROLLER
HCPL-0710 fig 16
13
Implementing DeviceNet and SDS with the HCPL-x710
With transmission rates up to 1 Mbit/s, both DeviceNet
and SDS are based upon the same broadcast-oriented,
communications protocol the Controller Area
Network (CAN). Three types of isolated nodes are rec-
ommended for use on these networks: Isolated Node
Powered by the Network (Figure 19), Isolated Node
with Transceiver Powered by the Network (Figure 20),
and Isolated Node Providing Power to the Network
(Figure 21).
Figure 18. Typical DeviceNet node.
Figure 19. Isolated node powered by the network.
Isolated Node Powered by the Network
This type of node is very exible and as can be seen in
Figure 19, is regarded as “isolated” because not all of its
components have the same ground reference. Yet, all
components are still powered by the network. This node
contains two regulators: one is isolated and powers the
CAN controller, node-specic application and isolated
(node) side of the two optocouplers while the other is
non-isolated. The non-isolated regulator supplies the
transceiver and the non-isolated (network) half of the
two optocouplers.
NODE/APP SPECIFIC
uP/CAN
HCPL
x710
HCPL
x710
TRANSCEIVER
LOCAL
NODE
SUPPLY
5 V REG.
NETWORK
POWER
SUPPLY
V+ (SIGNAL)
V– (SIGNAL)
V+ (POWER)
V– (POWER)
GALVANIC
ISOLATION
BOUNDARY
AC LINE
DRAIN/SHIELD
SIGNAL
POWER
HCPL-0710 fig 17
NODE/APP SPECIFIC
uP/CAN
HCPL
x710
HCPL
x710
TRANSCEIVER
REG.
V+ (SIGNAL)
V– (SIGNAL)
V+ (POWER)
V– (POWER)
GALVANIC
ISOLATION
BOUNDARY
DRAIN/SHIELD
SIGNAL
POWER
HCPL-0710 fig 18
ISOLATED
SWITCHING
POWER
SUPPLY
NETWORK
POWER
SUPPLY
14
Figure 20. Isolated node with transceiver powered by the network.
Isolated Node with Transceiver Powered by the Network
Figure 20 shows a node powered by both the network
and another source. In this case, the transceiver and
isolated (network) side of the two optocouplers are
powered by the network. The rest of the node is
powered by the AC line which is very benecial when
an application requires a signicant amount of power.
This method is also desirable as it does not heavily load
the network.
More importantly, the unique dual-inverting” design
of the HCPL-x710 ensure the network will not “lock-up”
if either AC line power to the node is lost or the node
powered-o. Specically, when input power (VDD1) to
the HCPL-x710 located in the transmit path is eliminat-
ed, a RECESSIVE bus state is ensured as the HCPL-x710
output voltage (VO) go HIGH.
*Bus V+ Sensing
It is suggested that the Bus V+ sense block shown in
Figure 20 be implemented. A locally powered node with
an un-powered isolated Physical Layer will accumulate
errors and become bus-o if it attempts to transmit. The
Bus V+ sense signal would be used to change the BOI
attribute of the DeviceNet Object to the “auto-reset
(01) value. Refer to Volume 1, Section 5.5.3. This would
cause the node to continually reset until bus power was
detected. Once power was detected, the BOI attribute
would be returned to the “hold in bus-o (00) value.
The BOI attribute should not be left in the “auto-reset
(01) value since this defeats the jabber protection ca-
pability of the CAN error connement. Any inexpensive
low frequency optical isolator can be used to implement
this feature.
NODE/APP SPECIFIC
uP/CAN
HCPL
0710
HCPL
0710
TRANSCEIVER
NON ISO
5 V
REG.
NETWORK
POWER
SUPPLY
V+ (SIGNAL)
V– (SIGNAL)
V+ (POWER)
V– (POWER)
GALVANIC
ISOLATION
BOUNDARY
AC LINE
DRAIN/SHIELD
SIGNAL
POWER
HCPL-0710 fig 19
HCPL
0710
* OPTIONAL FOR BUS V + SENSE
15
Figure 21. Isolated node providing power to the network.
Isolated Node Providing Power to the Network
Figure 21 shows a node providing power to the
network. The AC line powers a regulator which provides
ve (5) volts locally. The AC line also powers a 24 volt
isolated supply, which powers the network, and another
ve-volt regulator, which, in turn, powers the transceiv-
er and isolated (network) side of the two optocouplers.
This method is recommended when there are a limited
number of devices on the network that don’t require
much power, thus eliminating the need for separate
power supplies.
More importantly, the unique dual-inverting design
of the HCPL-x710 ensure the network will not “lock-up
if either AC line power to the node is lost or the node
powered-o. Specically, when input power (VDD1) to
the HCPL-x710 located in the transmit path is eliminat-
ed, a RECESSIVE bus state is ensured as the HCPL-x710
output voltage (VO) go HIGH.
NODE/APP SPECIFIC
uP/CAN
HCPL
0710
HCPL
0710
TRANSCEIVER
5 V REG.
V+ (SIGNAL)
V– (SIGNAL)
V+ (POWER)
V– (POWER)
GALVANIC
ISOLATION
BOUNDARY
AC LINE
DRAIN/SHIELD
SIGNAL
POWER
HCPL-0710 fig 20
ISOLATED
SWITCHING
POWER
SUPPLY
5 V REG.
DEVICENET NODE
16
Power Supplies and Bypassing
The recommended DeviceNet application circuit is
shown in Figure 22. Since the HCPL-x710 are fully com-
patible with CMOS logic level signals, the optocoupler is
connected directly to the CAN transceiver. Two bypass
capacitors (with values between 0.01 and 0.1 µF) are
required and should be located as close as possible to
Figure 22. Recommended DeviceNet application circuit.
Implementing PROFIBUS with the HCPL-x710
An acronym for Process Fieldbus, PROFIBUS is essen-
tially a twisted-pair serial link very similar to RS-485
capable of achieving high-speed communication up to
12 MBd. As shown in Figure 23, a PROFIBUS Controller
(PBC) establishes the connection of a eld automation
unit (control or central processing station) or a eld
device to the transmission medium. The PBC consists
of the line transceiver, optical isolation, frame character
transmitter/receiver (UART), and the FDL/APP processor
with the interface to the PROFIBUS user.
Figure 23. PROFIBUS Controller (PBC).
PROFIBUS USER:
CONTROL STATION
(CENTRAL PROCESSING)
OR FIELD DEVICE
USER INTERFACE
FDL/APP
PROCESSOR
TRANSCEIVER
OPTICAL ISOLATION
UART
PBC
MEDIUM
HCPL-0710 fig 22
the input and output power-supply pins of the HCPL-
x710. For each capacitor, the total lead length between
both ends of the capacitor and the power supply pins
should not exceed 20 mm. The bypass capacitors are
required because of the high-speed digital nature of the
signals inside the optocoupler.
HCPL-0710 fig 21
8
7
6
1
3
5
2
4
V
DD1
V
IN
GND
1
V
DD2
V
O
GND
2
HCPL-0710
4
3
2
5
7
1
6
8
GND
2
V
O
V
DD2
GND
1
V
IN
V
DD1
HCPL-0710
GND
ISO 5 V
ISO 5 V
0.01 µF
RX0
0.01 µF
TX0 0.01
µF
0.01
µF
TxD
CANH
REF
RXD
82C250
V
CC
GND
Rs
CANL
C4
0.01 µF
+
VREF
LINEAR OR
SWITCHING
REGULATOR
5 V
5 V
+ +
R1
1 M
C1
0.01 µF
500 V
D1
30 V
5 V+
4 CAN+
3 SHIELD
2 CAN–
1 V–
GALVANIC
ISOLATION
BOUNDARY
17
Figure 24. Recommended PROFIBUS application circuit.
Power Supplies and Bypassing
The recommended PROFIBUS application circuit is
shown in Figure 24. Since the HCPL-x710 are fully com-
patible with CMOS logic level signals, the optocoup -
ler is connected directly to the transceiver. Two bypass
capacitors (with values between 0.01 and 0.1 µF) are
required and should be located as close as possible to
the input and output power-supply pins of the HCPL-
x710. For each capacitor, the total lead length between
both ends of the capacitor and the power supply pins
should not exceed 20 mm. The bypass capacitors are
required because of the high-speed digital nature of the
signals inside the optocoupler.
Being very similar to multi-station RS485 systems, the
HCPL-061N optocoupler provides a transmit disable
function which is necessary to make the bus free after
each master/slave transmission cycle. Specically, the
HCPL-061N disables the transmitter of the line driver
by putting it into a high state mode. In addition, the
HCPL-061N switches the RX/TX driver IC into the listen
mode. The HCPL-061N oers HCMOS compatibility and
the high CMR performance (1 kV/µs at VCM = 1000 V)
essential in industrial communication interfaces.
HCPL-0710 fig 23
1
2
3
8
6
4
7
5
VDD2
VO
GND2
VDD1
VIN
GND1
HCPL-x710
8
7
6
1
3
5
2
4
VDD1
VIN
GND1
VDD2
VO
GND2
HCPL-x710
5 V
0.01 µF
0.01 µF
0.01
µF
0.01
µF
R
A
SN75176B
VCC
GND
DE
B
0.01
µF
ISO 5 V
1 M
0.01 µF
+
GALVANIC
ISOLATION
BOUNDARY
5 V ISO 5 V
RE
D
1
4
3
2
Rx
ISO 5 V
Tx
8
7
6
1
3
5
2
4
ANODE
VCC
VO
GND
5 V
0.01
µF
ISO 5 V
Tx ENABLE CATHODE
VE680
HCPL-061N
1, 0 k
5
7
6
8
RT SHIELD
For product information and a complete list of distributors, please go to our website: www.avagotech.com
Avago, Avago Technologies, and the A logo are trademarks of Avago Technologies Limited in the United States and other countries.
Data subject to change. Copyright © 2007 Avago Technologies Limited. All rights reserved. Obsoletes AV01-0564EN
AV02-0641EN - January 4, 2008