HM-6642/883 (R) Data Sheet March 2004 FN3013.2 512 x 8 CMOS PROM Features The HM-6642/883 is a 512 x 8 CMOS NiCr fusible link Programmable Read Only Memory in the popular 24 pin, byte wide pinout. Synchronous circuit design techniques combine with CMOS processing to give this device high speed performance with very low power dissipation. * This Circuit is Processed in Accordance to MIL-STD-883 and is Fully Conformant Under the Provisions of Paragraph 1.2.1. On-chip address latches are provided, allowing easy interfacing with recent generation microprocessors that use multiplexed address/data bus structures, such as the 8085. The output enable controls, both active low and active high, further simplify microprocessor system interfacing by allowing output data bus control independent of the chip enable control. The data output latches allow the use of the HM-6642/883 in high speed pipelined architecture systems, and also in synchronous logic replacement functions. Applications for the HM-6642/883 CMOS PROM include low power hand held microprocessor based instrumentation and communications systems, remote data acquisition and processing systems, processor control store, and synchronous logic replacement. All bits are manufactured storing a logical "0" and can be selectively programmed for a logical "1" at any bit location. Ordering Information PKG. TEMP. RANGE (C) 120ns 200ns PKG. DWG. # * Low Power Standby and Operating Power - ICCSB. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .100A - ICCOP . . . . . . . . . . . . . . . . . . . . . . . . . . 20mA at 1MHz * Fast Access Time. . . . . . . . . . . . . . . . . . . . . . . 120/200ns * Wide Operating . . . . . . . . . . . . . . . . . . . . -55C to +125C * Temperature Range * Industry Standard Pinout * Single 5.0V Supply * CMOS/TTL Compatible Inputs * Field Programmable * Synchronous Operation * On-Chip Address Latches * Separate Output Enable Pin Description PIN DESCRIPTION NC No Connect A0-A8 Address Inputs E Chip Enable SBDIP -55 to +125 HM1-6642B/883 HM1-6642/883 D24.6 Q Data Output SLIM SBDIP -55 to +125 HM6-6642B/883 HM6-6642/883 D24.3 VCC Power (+5V) G1, G2, G3 Output Enable CLCC -55 to +125 P (Note) Program Enable - HM4-6642/883 J28.A NOTE: Pinouts P should be hardwired to GND except during programming. VCC A8 G1 23 A8 NC 24 VCC 2 A7 1 A6 A6 A7 HM-6642/883 (CLCC) TOP VIEW A5 M-6642/883 (SBDIP) TOP VIEW 4 3 2 1 28 27 26 A4 5 25 G2 A4 4 21 G2 A3 6 24 G3 A3 5 20 G3 A2 7 23 E A2 6 19 E A1 8 22 P 7 18 P 8 17 Q7 A0 9 21 NC 9 16 Q6 NC 10 20 Q7 10 15 Q5 Q0 11 19 Q6 11 14 Q4 12 13 Q3 Q2 GND 1 12 13 14 15 NC Q1 GND Q0 Q2 A0 Q1 A1 16 17 18 Q5 22 G1 Q4 3 Q3 A5 CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures. 1-888-INTERSIL or 321-724-7143 | Intersil (and design) is a registered trademark of Intersil Americas Inc. Copyright (c) Intersil Americas Inc. 2004. All Rights Reserved All other trademarks mentioned are the property of their respective owners. HM-6642/883 Functional Diagram A8 A7 A6 A5 A LATCHED ADDRESS REGISTER A4 A3 6 GATED ROW DECODER A 64 x 64 MATRIX 64 8 A2 A1 A0 ALL LINES POSITIVE LOGIC - ACTIVE HIGH THREE STATE BUFFERS: A HIGH OUTPUT ACTIVE 6 8 8 8 8 8 8 DATA LATCHES: L HIGH Q=D Q LATCHES ON RISING EDGE OF E 8 A LATCHED ADDRESS REGISTER 3 ADDRESS LATCHES AND GATED DECODERS: LATCH ON FALLING EDGE OF E GATE ON FALLING EDGE OF E GATED COLUMN DECODER A 3 P SHOULD BE HARDWIRED TO GND EXCEPT DURING PROGRAMMING D E 8-BIT DATA LATCH G1 G2 G3 Q0 2 Q1 Q2 Q3 Q4 Q5 Q6 Q7 HM-6642/883 Absolute Maximum Ratings Thermal Information Supply Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . +7.0V Input, Output or I/O Voltage . . . . . . . . . . . . GND-0.3V to VCC+0.3V Typical Derating Factor . . . . . . . . . . . 5mA/MHz Increase in ICCOP ESD Classification . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Class 1 Thermal Resistance (Typical) JA (C/W) JC (C/W) SBDIP Package . . . . . . . . . . . . . . . . . . 52 14 Slim SBDIP . . . . . . . . . . . . . . . . . . . . . 70 19 CLCC Package . . . . . . . . . . . . . . . . . . 58 14 Maximum Storage Temperature Range . . . . . . . . . .-65C to +150C Maximum Junction Temperature . . . . . . . . . . . . . . . . . . . . . . +175C Maximum Lead Temperature (Soldering 10s) . . . . . . . . . . . . +300C Operating Conditions Operating Voltage Range . . . . . . . . . . . . . . . . . . . . . . . . +4.5V to +5.5V Operating Temperature Range . . . . . . . . . . . . . . . .-55C to +125C Input Low Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to +0.8V Input High Voltage . . . . . . . . . . . . . . . . . . . . . . . . . 2.4 to VCC+0.3V Die Characteristics Gate Count . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .1680 Gates CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. TABLE 1. HM-6642/883 DC ELECTRICAL PERFORMANCE SPECIFICATIONS Device Guaranteed and 100% Tested PARAMETER (NOTES 1, 4) CONDITIONS SYMBOL GROUP A SUBGROUPS TEMPERATURE (C) MIN MAX UNITS High Level Output Voltage VOH VCC = 4.5V, IO = -1.0mA 1, 2, 3 -55 TA +125 2.4 - V Low Level Output Voltage VOL VCC = 4.5V, IO = +3.2mA 1, 2, 3 -55 TA +125 - 0.4 V High Impedance Output Leakage Current IIOZ VCC = 5.5V, G = 5.5V, VI/O = GND or VCC 1, 2, 3 -55 TA +125 -1.0 1.0 A Input Leakage Current II VCC = 5.5V, VI = GND or VCC, P Not Tested 1, 2, 3 -55 TA +125 -1.0 1.0 A Standby Supply Current ICCSB VI = VCC or GND, VCC = 5.5V, IO = 0mA 1, 2, 3 -55 TA +125 - 100 A Operating Supply Current ICCOP VCC = 5.5V, G = GND, G = VCC, (Note 3), f = 1MHz, IO = 0mA, VI = VCC or GND 1, 2, 3 -55 TA +125 - 20 mA 7, 8A, 8B -55 TA +125 - - - Functional Test FT VCC = 4.5V (Note 5) TABLE 2. HM-6642/883 AC ELECTRICAL PERFORMANCE SPECIFICATIONS Device Guaranteed and 100% Tested HM-6642B/883 HM-6642/883 SYMBOL (NOTES 1, 2, 4) CONDITIONS GROUP A SUBGROUPS TEMPERATURE (C) MIN MAX MIN MAX UNITS Address Access Time TAVQV VCC = 4.5V and 5.5V 9, 10, 11 -55 TA +125 - 140 - 220 ns Output Enable Access Time TGVQV VCC = 4.5V and 5.5V 9, 10, 11 -55 TA +125 - 50 - 150 ns Chip Enable Access Time TELQV VCC = 4.5V and 5.5V 9, 10, 11 -55 TA +125 - 120 - 200 ns Address Setup Time TAVEL VCC = 4.5V and 5.5V 9, 10, 11 -55 TA +125 20 - 20 - ns Address Hold Time TELAX VCC = 4.5V and 5.5V 9, 10, 11 -55 TA +125 25 - 60 - ns Chip Enable Low Width TELEH VCC = 4.5V and 5.5V 9, 10, 11 -55 TA +125 120 - 200 - ns Chip Enable High Width TEHEL VCC = 4.5V and 5.5V 9, 10, 11 -55 TA +125 40 - 150 - ns Read Cycle Time TELEL VCC = 4.5V and 5.5V 9, 10, 11 -55 TA +125 160 - 350 - ns PARAMETER NOTES: 1. All voltages referenced to VSS. 2. A.C. measurements assume transition time < 5ns; input levels = 0.0V to 3.0V; timing reference levels = 1.5V; output load = 1TTL equivalent load and CL 50pF. 3. Typical derating = 5mA/MHz increase in ICCOP. 4. All tests performed with P hardwired to GND. 5. Tested as follows: f = 1MHz, VIH = 2.4V, VIL = 0.8V, IOH = -1mA, IOL = +1mA, VOH 1.5V, VOL 1.5V. 3 HM-6642/883 TABLE 3. APPLICABLE SUBGROUPS CONFORMANCE GROUPS METHOD SUBGROUPS Initial Test 100%/5004 - Interim Test 100%/5004 1, 7, 9 PDA 100%/5004 1 Final Test 100%/5004 2, 3, 7, 8A, 8B, 10, 11 Group A Samples/5005 1, 2, 3, 7, 8A, 8B, 9, 10, 11 Groups C & D Samples/5005 1, 7, 9 Switching Waveform TAVQV TELAX TAVEL A TAVEL NEXT ADD ADD VALID TELEL TEHEL TELEH TEHEL E TELQV Q DATA VALID TGVQX TGXQZ TGXQZ TGVQV G (NOTE) TIME REFERENCE -1 0 1 2 3 456 1.5V IOL NOTE: G has the same timing as G except signal is inverted. FIGURE 1. READ CYCLE Test Load Circuit DUT CL (NOTE) IOH NOTE: TEST HEAD CAPACITANCE, INCLUDES STRAY AND JIG CAPACITANCE EQUIVALENT CIRCUIT FIGURE 2. TEST LOAD CIRCUIT 4 HM-6642/883 Burn-In Circuits HM-6642/883 (0.300 INCH) SBDIP HM-6642/883 (0.600 INCH) SBDIP VCC C C F8 1 A7 VCC 24 F10 1 A7 VCC 24 F7 2 A6 A8 23 F9 F9 2 A6 A8 23 F9 F6 3 A5 G1 22 F10 F8 3 A5 G1 22 F10 F5 4 A4 G2 21 F11 F7 4 A4 G2 21 F11 F4 5 A3 G3 20 F12 F6 5 A3 G3 20 F12 F3 6 A2 F0 F5 6 A2 E 19 F0 F2 7 A1 E 19 P 18 GND F4 7 A1 P 18 GND F1 8 A0 Q7 17 F3 8 A0 Q7 17 9 Q0 Q6 16 9 10 Q1 Q5 15 11 Q2 Q4 14 12 GND Q3 13 2.4K 2.4K VCC/2 2.4K 2.4K 2.4K 2.4K 2.4K VCC/2 VCC/2 2.4K Q0 Q6 16 10 Q1 Q5 15 11 Q2 Q4 14 12 GND Q3 13 28 27 26 F10 2 F9 F8 3 VCC F7 4 NC C F6 HM-6642/883 CLCC 1 F5 5 25 F11 F4 6 24 F12 F3 7 23 F0 F2 8 22 F1 9 21 NC NC 10 20 11 19 12 13 14 15 16 17 18 NOTES: 1. F0 = 100kHz 10%. 2. All Resistors = 47k. 3. Unless Otherwise Noted. 4. VCC = 5.5V 0.5V. 5. VIL = 4.5V 10%. 6. C = 0.01F Min. 5 NC VCC 1.5K 820 1.5K 820 1.5K 820 1.5K 820 1.5K 820 1.5K 820 1.5K 820 1.5K 820 R1 R2 VCC VCC/2 HM-6642/883 Die Characteristics DIE DIMENSIONS: 136 x 168 x 19 1mils GLASSIVATION: Type: SiO2 Thickness: 8kA 1kA METALLIZATION: Type: Si - Al Thickness: 11kA 15kA WORST CASE CURRENT DENSITY: 1.7 x 105 A/cm2 Metallization Mask Layout HM-6642/883 A4 A5 A6 A7 VCC A8 G1 G2 A3 G3 A2 E P A1 A0 Q7 Q0 6 Q1 Q2 GND Q3 Q4 Q5 Q6 HM-6642/883 Ceramic Leadless Chip Carrier Packages (CLCC) J28.A MIL-STD-1835 CQCC1-N28 (C-4) 28 PAD CERAMIC LEADLESS CHIP CARRIER PACKAGE 0.010 S E H S D INCHES D3 SYMBOL j x 45o E3 B E h x 45o 0.010 S E F S A A1 PLANE 2 PLANE 1 -E- B1 e L -H- L3 MILLIMETERS MAX MAX NOTES A 0.060 0.100 1.52 2.54 6, 7 0.050 0.088 1.27 2.23 - B - - - - - B1 0.022 0.028 0.56 0.71 2, 4 B2 0.072 REF 1.83 REF - B3 0.006 0.022 0.15 0.56 - D 0.442 0.460 11.23 11.68 - D1 0.300 BSC 7.62 BSC - D2 0.150 BSC 3.81 BSC - D3 - 0.460 E 0.442 0.460 11.23 11.68 2 11.68 - E1 0.300 BSC 7.62 BSC - E2 0.150 BSC 3.81 BSC - E3 e - 0.460 0.050 BSC 0.015 - - 11.68 1.27 BSC 0.38 2 - - 2 h 0.040 REF 1.02 REF 5 j 0.020 REF 0.51 REF 5 L 0.045 0.055 1.14 1.40 - L1 0.045 0.055 1.14 1.40 - L2 0.075 0.095 1.90 2.41 - L3 0.003 0.015 0.08 0.038 - ND 7 7 3 NE 7 7 3 N 28 28 -F- 3 Rev. 0 5/18/94 B3 E1 E2 MIN A1 e1 0.007 M E F S H S MIN 1. Metallized castellations shall be connected to plane 1 terminals and extend toward plane 2 across at least two layers of ceramic or completely across all of the ceramic layers to make electrical connection with the optional plane 2 terminals. L2 B2 L1 D2 e1 D1 NOTES: 2. Unless otherwise specified, a minimum clearance of 0.015 inch (0.38mm) shall be maintained between all metallized features (e.g., lid, castellations, terminals, thermal pads, etc.) 3. Symbol "N" is the maximum number of terminals. Symbols "ND" and "NE" are the number of terminals along the sides of length "D" and "E", respectively. 4. The required plane 1 terminals and optional plane 2 terminals (if used) shall be electrically connected. 5. The corner shape (square, notch, radius, etc.) may vary at the manufacturer's option, from that shown on the drawing. 6. Chip carriers shall be constructed of a minimum of two ceramic layers. 7. Dimension "A" controls the overall package thickness. The maximum "A" dimension is package height before being solder dipped. 8. Dimensioning and tolerancing per ANSI Y14.5M-1982. 9. Controlling dimension: INCH. 7 HM-6642/883 Ceramic Dual-In-Line Metal Seal Packages (SBDIP) D24.3 MIL-STD-1835 CDIP4-T24 (D-9, CONFIGURATION C) LEAD FINISH c1 -A- 24 LEAD CERAMIC DUAL-IN-LINE METAL SEAL PACKAGE -DBASE METAL E b1 M (b) M -Bbbb S C A - B S SECTION A-A D S D BASE PLANE Q S2 -C- SEATING PLANE A L S1 eA A A b2 b e eA/2 c aaa M C A - B S D S ccc M C A - B S D S NOTES: 1. Index area: A notch or a pin one identification mark shall be located adjacent to pin one and shall be located within the shaded area shown. The manufacturer's identification shall not be used as a pin one identification mark. 2. The maximum limits of lead dimensions b and c or M shall be measured at the centroid of the finished lead surfaces, when solder dip or tin plate lead finish is applied. 3. Dimensions b1 and c1 apply to lead base metal only. Dimension M applies to lead plating and finish thickness. 4. Corner leads (1, N, N/2, and N/2+1) may be configured with a partial lead paddle. For this configuration dimension b3 replaces dimension b2. 5. Dimension Q shall be measured from the seating plane to the base plane. 6. Measure dimension S1 at all four corners. 7. Measure dimension S2 from the top of the ceramic body to the nearest metallization or lead. 8. N is the maximum number of terminal positions. 9. Braze fillets shall be concave. 10. Dimensioning and tolerancing per ANSI Y14.5M - 1982. 11. Controlling dimension: INCH. 8 INCHES (c) SYMBOL MIN MILLIMETERS MAX MIN MAX NOTES A - 0.200 - 5.08 - b 0.014 0.026 0.36 0.66 2 b1 0.014 0.023 0.36 0.58 3 b2 0.045 0.065 1.14 1.65 - b3 0.023 0.045 0.58 1.14 4 c 0.008 0.018 0.20 0.46 2 c1 0.008 0.015 0.20 0.38 3 D - 1.280 - 32.51 - E 0.220 0.310 5.59 7.87 - e 0.100 BSC 2.54 BSC - eA 0.300 BSC 7.62 BSC - eA/2 0.150 BSC 3.81 BSC - L 0.125 0.200 3.18 5.08 - Q 0.015 0.060 0.38 1.52 5 S1 0.005 - 0.13 - 6 S2 0.005 - 0.13 - 7 90o 105o 90o 105o - aaa - 0.015 - 0.38 - bbb - 0.030 - 0.76 - ccc - 0.010 - 0.25 - M - 0.0015 - 0.038 2 N 24 24 8 Rev. 0 4/96 HM-6642/883 Ceramic Dual-In-Line Metal Seal Packages (SBDIP) D24.6 MIL-STD-1835 CDIP2-T24 (D-3, CONFIGURATION C) LEAD FINISH c1 -A- 24 LEAD CERAMIC DUAL-IN-LINE METAL SEAL PACKAGE -DBASE METAL E b1 M (b) M -Bbbb S C A - B S SECTION A-A D S D BASE PLANE Q S2 -C- SEATING PLANE A L S1 eA A A b2 b e eA/2 c aaa M C A - B S D S ccc M C A - B S D S INCHES (c) NOTES: 1. Index area: A notch or a pin one identification mark shall be located adjacent to pin one and shall be located within the shaded area shown. The manufacturer's identification shall not be used as a pin one identification mark. 2. The maximum limits of lead dimensions b and c or M shall be measured at the centroid of the finished lead surfaces, when solder dip or tin plate lead finish is applied. 3. Dimensions b1 and c1 apply to lead base metal only. Dimension M applies to lead plating and finish thickness. 4. Corner leads (1, N, N/2, and N/2+1) may be configured with a partial lead paddle. For this configuration dimension b3 replaces dimension b2. 5. Dimension Q shall be measured from the seating plane to the base plane. SYMBOL MIN MILLIMETERS MAX MIN MAX NOTES A - 0.225 - 5.72 - b 0.014 0.026 0.36 0.66 2 b1 0.014 0.023 0.36 0.58 3 b2 0.045 0.065 1.14 1.65 - b3 0.023 0.045 0.58 1.14 4 c 0.008 0.018 0.20 0.46 2 c1 0.008 0.015 0.20 0.38 3 D - 1.290 - 32.77 - E 0.500 0.610 15.49 - e 12.70 0.100 BSC 2.54 BSC - eA 0.600 BSC 15.24 BSC - eA/2 0.300 BSC 7.62 BSC - L 0.120 0.200 3.05 5.08 - Q 0.015 0.075 0.38 1.91 5 S1 0.005 - 0.13 - 6 S2 0.005 - 0.13 - 7 90o 105o 90o 105o - aaa - 0.015 - 0.38 - bbb - 0.030 - 0.76 - ccc - 0.010 - 0.25 - M - 0.0015 - 0.038 2 N 24 24 8 Rev. 0 4/94 6. Measure dimension S1 at all four corners. 7. Measure dimension S2 from the top of the ceramic body to the nearest metallization or lead. 8. N is the maximum number of terminal positions. 9. Braze fillets shall be concave. 10. Dimensioning and tolerancing per ANSI Y14.5M - 1982. 11. Controlling dimension: INCH. All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com 9