Product Folder Sample & Buy Support & Community Tools & Software Technical Documents LP3872, LP3875 SNVS227H - FEBRUARY 2003 - REVISED JANUARY 2015 LP387x 1.5-A Fast Ultra-Low-Dropout Linear Regulators 1 Features 3 Description * * * * * * * The LP387x series of fast ultra low-dropout linear regulators operate from a 2.5-V to 7-V input supply. Wide range of preset output voltage options are available. These ultra low-dropout linear regulators respond very quickly to step changes in load, which makes them suitable for low-voltage microprocessor applications. The LP3872 and LP3875 are developed on a CMOS process which allows low quiescent current operation independent of output load current. This CMOS process also allows the LP3872 and LP3875 to operate under extremely low dropout conditions. 1 * * * * * * Input Voltage Range: 2.5 V to 7 V Ultra Low-Dropout Voltage Low Ground Pin Current Load Regulation of 0.06% 10-nA Quiescent Current in Shutdown Mode Ensured Output Current of 1.5-A DC Available in DDPAK/TO-263, TO-220, and SOT-223 Packages Output Voltage Accuracy 1.5% ERROR Flag for Output Status Sense Option Improves Load Regulation Minimum Output Capacitor Requirements Overtemperature/Overcurrent Protection -40C to 125C Junction Temperature Range 2 Applications * * * * * * * * Microprocessor Power Supplies GTL, GTL+, BTL, and SSTL Bus Terminators Power Supplies for DSPs SCSI Terminators Post Regulators High Efficiency Linear Regulators Battery Chargers Other Battery-Powered Applications space space space space space Dropout Voltage: Ultra low-dropout voltage; typically 38 mV at 150-mA load current and 380 mV at 1.5-A load current. Ground Pin Current: Typically 6 mA at 1.5-A load current. Shutdown Mode: Typically 10-nA quiescent current when the SD pin is pulled low. ERROR Flag: ERROR flag goes low when the output voltage drops 10% below nominal value (LP3872 only). SENSE: Sense pin improves regulation at remote loads (LP3875 only). Precision Output Voltage: Multiple output voltage options are available ranging from 1.8 V to 5 V with a specified accuracy of 1.5% at room temperature, and 3.0% over all conditions (varying line, load, and temperature). Device Information(1) PART NUMBER LP3872 LP3872 Typical Application Circuit LP3875 PACKAGE BODY SIZE (NOM) SOT-223 (5) 6.50 mm x 3.56 mm TO-263 (5) 10.16 mm x 8.42 mm SOT-223 (5) 6.50 mm x 3.56 mm TO-263 (5) 10.16 mm x 8.42 mm TO-220 (5) 14.986 mm x 10.16 mm (1) For all available packages, see the orderable addendum at the end of the datasheet. LP3875 Typical Application Circuit *SD and ERROR pins must be pulled high through a 10-k pullup resistor. Connect the ERROR pin to ground if this function is not used. See the Shutdown Mode and ERROR Flag Operation sections. *SD must be pulled high through a 10-k pullup resistor. See the Shutdown Mode section. 1 An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA. LP3872, LP3875 SNVS227H - FEBRUARY 2003 - REVISED JANUARY 2015 www.ti.com Table of Contents 1 2 3 4 5 6 7 Features .................................................................. Applications ........................................................... Description ............................................................. Revision History..................................................... Pin Configuration and Functions ......................... Specifications......................................................... 1 1 1 2 3 4 6.1 6.2 6.3 6.4 6.5 6.6 4 4 4 4 5 6 Absolute Maximum Ratings ...................................... ESD Ratings ............................................................ Recommended Operating Conditions....................... Thermal Information .................................................. Electrical Characteristics........................................... Typical Characteristics .............................................. Detailed Description .............................................. 8 7.1 Overview ................................................................... 8 7.2 Functional Block Diagram ......................................... 8 7.3 Feature Description................................................... 8 7.4 Device Functional Modes.......................................... 9 8 Application and Implementation ........................ 11 8.1 Application Information............................................ 11 8.2 Typical Application .................................................. 11 9 Power Supply Recommendations...................... 16 10 Layout................................................................... 16 10.1 Layout Guidelines ................................................. 16 10.2 Layout Examples................................................... 17 11 Device and Documentation Support ................. 18 11.1 11.2 11.3 11.4 Related Links ........................................................ Trademarks ........................................................... Electrostatic Discharge Caution ............................ Glossary ................................................................ 18 18 18 18 12 Mechanical, Packaging, and Orderable Information ........................................................... 18 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. Changes from Revision G (December 2014) to Revision H Page * Added Input voltage range as first Feature ........................................................................................................................... 1 * Added "(LP3872 only)" .......................................................................................................................................................... 1 * Added "(LP3875 only)" .......................................................................................................................................................... 1 * Changed all VIN and VOUT pin names to IN and OUT in drawings and text........................................................................ 1 * Changed footnotes to appear under each table .................................................................................................................... 4 * Deleted CDM footnote ........................................................................................................................................................... 4 * Deleted last sentence of Short-Circuit Protection subsection ............................................................................................... 9 Changes from Revision F (April 2013) to Revision G * 2 Page Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section; update thermal values ....................................................................................................................................................................... 1 Submit Documentation Feedback Copyright (c) 2003-2015, Texas Instruments Incorporated Product Folder Links: LP3872 LP3875 LP3872, LP3875 www.ti.com SNVS227H - FEBRUARY 2003 - REVISED JANUARY 2015 5 Pin Configuration and Functions 5-Pin TO-220 NDH Package Top View 5-Pin DDPAK/TO-263 KTT Package Top View 5-Pin SOT-223 NDC Package Top View GND 5 1 2 3 SD IN OUT 4 ERROR /SENSE Pin Functions PIN NUMBER LP3872 NAME I/O LP3875 DESCRIPTION TO-220 DDPAK/TO-263 SOT-223 TO-220 DDPAK/TO-263 SOT-223 SD 1 1 1 1 I Shutdown IN 2 2 2 2 I Input supply OUT 4 3 4 3 O Output voltage ERROR 5 4 -- -- O Error flag SENSE -- -- 5 4 I Remote voltage sense GND 3 5 3 5 -- Ground Submit Documentation Feedback Copyright (c) 2003-2015, Texas Instruments Incorporated Product Folder Links: LP3872 LP3875 3 LP3872, LP3875 SNVS227H - FEBRUARY 2003 - REVISED JANUARY 2015 www.ti.com 6 Specifications 6.1 Absolute Maximum Ratings (1) (2) If Military/Aerospace specified devices are required, contact the Texas Instruments Sales Office/Distributors for availability and specifications. MIN Lead temperature (soldering, 5 sec.) Power dissipation (3) MAX UNIT 260 C Internally limited IN pin to GND pin voltage -0.3 7.5 V Shutdown (SD) pin to GND pin voltage -0.3 7.5 V OUT pin to GND pin voltage (4), -0.3 6 V (5) IOUT Short-circuit protected ERROR pin to GND pin voltage VIN V SENSE pin to GND pin voltage VOUT V 150 C -65 Storage temperature, Tstg (1) (2) (3) (4) (5) (1)(2) may cause permanent damage to the device. These are stress Stresses beyond those listed under Absolute Maximum Ratings ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. If Military/Aerospace specified devices are required, please contact the TI Sales Office/Distributors for availability and specifications. Internal thermal shutdown circuitry protects the device from permanent damage. If used in a dual-supply system where the regulator load is returned to a negative supply, the output must be diode-clamped to ground. The output PMOS structure contains a diode between the IN and OUT pins. This diode is normally reverse biased. This diode will get forward biased if the voltage at the output terminal is forced to be higher than the voltage at the input terminal. This diode can typically withstand 200 mA of DC current and 1 A of peak current. 6.2 ESD Ratings V(ESD) (1) Electrostatic discharge Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) VALUE UNIT 2000 V JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. 6.3 Recommended Operating Conditions VIN supply voltage (1) Shutdown (SD) voltage MIN MAX 2.5 7 V -0.3 7 V Maximum operating current (DC) IOUT Junction temperature (1) -40 UNIT 1.5 A 125 C The minimum operating value for VIN is equal to either [VOUT(NOM) + VDROPOUT] or 2.5 V, whichever is greater. 6.4 Thermal Information LP3872, LP3875 THERMAL METRIC (1) LP3875 NDC (SOT-223) KTT (TO-263) NDH (TO-220) 5 PINS 5 PINS 5 PINS RJA Junction-to-ambient thermal resistance 65.2 40.3 32 RJC(top) Junction-to-case (top) thermal resistance 47.2 43.4 43.8 RJB Junction-to-board thermal resistance 9.9 23.1 18.6 JT Junction-to-top characterization parameter 3.4 11.5 8.8 JB Junction-to-board characterization parameter 9.7 22 18 RJC(bot) Junction-to-case (bottom) thermal resistance n/a 1 1.2 (1) 4 UNIT C/W For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. Submit Documentation Feedback Copyright (c) 2003-2015, Texas Instruments Incorporated Product Folder Links: LP3872 LP3875 LP3872, LP3875 www.ti.com SNVS227H - FEBRUARY 2003 - REVISED JANUARY 2015 6.5 Electrical Characteristics Unless otherwise specified: TJ = 25C, VIN = VO(NOM) + 1 V, IL = 10 mA, COUT = 10 F, VSD = 2 V. MIN (1) TYP (2) MAX (1) VOUT +1 V VIN 7 V, 10 mA IL 1.5 A -1.5% 0% 1.5% VOUT +1 V VIN 7 V, 10 mA IL 1.5 A, -40C TJ 125C -3% PARAMETER Output voltage tolerance TEST CONDITIONS (3) VOUT VOL VO/ IOUT Output voltage line regulation Output voltage load regulation (3) (3) Dropout voltage (4) 3% VOUT + 1 V VIN 7 V 0.02% VOUT + 1 V VIN 7 V, -40C TJ 125C 0.06% 10 mA IL 1.5 A 0.06% 10 mA IL 1.5 A, -40C TJ 125C 0.12% IL = 150 mA VIN VOUT 38 50 380 450 IL = 150 mA, -40C TJ 125C 60 IL = 1.5 A IL = 1.5 A, -40C TJ 125C 5 IL = 150 mA,-40C TJ 125C Ground pin current in normal operation mode IGND Ground pin current in shutdown mode VSD 0.3 V IO(PK) Peak output current VOUT VO(NOM) - 4% mV 550 IL = 150 mA IGND UNIT 9 10 IL = 1.5 A 6 IL = 1.5 A, -40C TJ 125C 14 mA 15 0.01 -40C TJ 85C 10 A 50 1.8 A 3.2 A SHORT CIRCUIT PROTECTION ISC Short-circuit current SHUTDOWN INPUT Output = High Output = High, -40C TJ 125C VIN 2 VSDT Shutdown threshold TdOFF Turnoff delay IL = 1.5 A 20 s TdON Turnon delay IL = 1.5 A 25 s ISD SD input current VSD = VIN 1 nA Output = Low V 0 Output = Low, -40C TJ 125C 0.3 ERROR FLAG Threshold VT See (5) See (5), -40C TJ 125C Threshold hysteresis VTH See (5) See (5), -40C TJ 125C VEF(Sat) ERROR flag saturation 10% 5% Isink = 100 A 16% 5% 2% 8% 0.02 Isink = 100 A, -40C TJ 125C 0.1 V Td Flag reset delay 1 s Ilk ERROR flag pin leakage current 1 nA Imax ERROR flag pin sink current 1 mA (1) (2) (3) (4) (5) VError = 0.5 V Limits are specified by testing, design, or statistical correlation. Typical numbers are at 25C and represent the most likely parametric norm. Output voltage line regulation is defined as the change in output voltage from the nominal value due to change in the input line voltage. Output voltage load regulation is defined as the change in output voltage from the nominal value due to change in load current. The line and load regulation specification contains only the typical number. However, the limits for line and load regulation are included in the output voltage tolerance specification. Dropout voltage is defined as the minimum input to output differential voltage at which the output drops 2% below the nominal value. Dropout voltage specification applies only to output voltages of 2.5 V and above. For output voltages below 2.5 V, the dropout voltage is nothing but the input to output differential, because the minimum input voltage is 2.5 V. ERROR Flag threshold and hysteresis are specified as percentage of regulated output voltage. See ERROR Flag Operation. Submit Documentation Feedback Copyright (c) 2003-2015, Texas Instruments Incorporated Product Folder Links: LP3872 LP3875 5 LP3872, LP3875 SNVS227H - FEBRUARY 2003 - REVISED JANUARY 2015 www.ti.com Electrical Characteristics (continued) Unless otherwise specified: TJ = 25C, VIN = VO(NOM) + 1 V, IL = 10 mA, COUT = 10 F, VSD = 2 V. PARAMETER MIN (1) TEST CONDITIONS TYP (2) MAX (1) UNIT AC PARAMETERS PSRR n(l/f) en Ripple rejection Output noise density Output noise voltage VIN = VOUT + 1 V, COUT = 10 F VOUT = 3.3 V, f = 120 Hz 73 VIN = VOUT + 0.5 V, COUT = 10 F VOUT = 3.3 V, f = 120 Hz 57 dB f = 120 Hz 0.8 V BW = 10 Hz - 100 kHz, VOUT = 2.5 V 150 BW = 300 Hz - 300 kH, VOUT = 2.5 V 100 V (rms) 6.6 Typical Characteristics Unless otherwise specified: TJ = 25C, COUT = 10 F, CIN = 10 F, SD pin is tied to VIN, VOUT = 2.5 V, VIN = VO(NOM) + 1 V, IL = 10 mA 6 500 C 25 o 1 400 C o 25 300 oC 200 - 40 GROUND PIN CURRENT (mA) DROPOUT VOLTAGE (mV) 600 5 4 3 2 1 100 0 1.8 0 0 0.5 1.5 1 2.3 OUTPUT LOAD CURRENT (A) 4.3 5.0 ERROR THRESHOLD (% of VOUT) 14 1 SHUTDOWN IQ (PA) 3.8 Figure 2. Ground Current vs Output Voltage IL = 1.5 A 10 0.1 0.01 12 10 8 6 4 2 0 0 20 40 60 80 -40 -20 100 125 0 20 40 60 80 100 125 JUNCTION TEMPERATURE (oC) o TEMPERATURE ( C) Figure 3. Shutdown IQ vs Junction Temperature 6 3.3 OUTPUT VOLTAGE (V) Figure 1. Dropout Voltage vs Output Load Current 0.001 -40 -20 2.8 Figure 4. Errorflag Threshold vs Junction Temperature Submit Documentation Feedback Copyright (c) 2003-2015, Texas Instruments Incorporated Product Folder Links: LP3872 LP3875 LP3872, LP3875 www.ti.com SNVS227H - FEBRUARY 2003 - REVISED JANUARY 2015 Typical Characteristics (continued) Unless otherwise specified: TJ = 25C, COUT = 10 F, CIN = 10 F, SD pin is tied to VIN, VOUT = 2.5 V, VIN = VO(NOM) + 1 V, IL = 10 mA 3 ' VOUT/VOLT CHANGE in VIN (mV) DC LOAD REGULATION (mV/A) 3 2.5 2 1.5 1 0.5 0 -40 -20 0 20 40 60 80 2.5 2 1.5 1 0.5 0 -40 100 125 o -20 0 20 40 60 80 100 125 o JUNCTION TEMPERATURE ( C) JUNCTION TEMPERATURE ( C) Figure 5. DC Load Reg. vs Junction Temperature Figure 6. DC Line Regulation vs Temperature 3.000 2.500 NOISE (PV/ Hz ( IL = 100mA CIN = COUT = 10PF 2.000 1.500 1.000 0.500 0.000 100 1k 10k 100k FREQUENCY (Hz) Figure 7. Noise vs Frequency Submit Documentation Feedback Copyright (c) 2003-2015, Texas Instruments Incorporated Product Folder Links: LP3872 LP3875 7 LP3872, LP3875 SNVS227H - FEBRUARY 2003 - REVISED JANUARY 2015 www.ti.com 7 Detailed Description 7.1 Overview The LP387x linear regulators are designed to provide an ultra-low-dropout voltage with excellent transient response and load/line regulation. For battery-powered always-on type applications, the very low quiescent current of LP387x in shutdown mode helps reduce battery drain. For applications where load is not placed close to the regulator, LP3875 incorporates a voltage sense circuit to improve voltage regulation at the point of load. ERROR output pin of LP3872 can be used in the system to flag a low-voltage condition. 7.2 Functional Block Diagram Figure 8. LP3872 Figure 9. LP3875 7.3 Feature Description 7.3.1 Shutdown (SD) The LM387x devices have a shutdown feature that turns the device off and reduces the quiescent current to 10 nA, typical. 8 Submit Documentation Feedback Copyright (c) 2003-2015, Texas Instruments Incorporated Product Folder Links: LP3872 LP3875 LP3872, LP3875 www.ti.com SNVS227H - FEBRUARY 2003 - REVISED JANUARY 2015 Feature Description (continued) 7.3.2 Load Voltage Sense In applications where the regulator output is not very close to the load, LP3875 can provide better remote load regulation using the SENSE pin. Figure 10 depicts the advantage of the SENSE option. LP3872 regulates the voltage at the OUT pin. Hence, the voltage at the remote load will be the regulator output voltage minus the drop across the trace resistance. For example, in the case of a 3.3-V output, if the trace resistance is 100 m, the voltage at the remote load will be 3.15 V with 1.5 A of load current, ILOAD. The LP3875 regulates the voltage at the sense pin. Connecting the sense pin to the remote load will provide regulation at the remote load, as shown in Figure 10. If the sense option pin is not required, the SENSE pin must be connected to the OUT pin. Figure 10. Improving Remote Load Regulation Using LP3875 7.3.3 Short-Circuit Protection The LP3872 and LP3875 devices are short-circuit protected and in the event of a peak overcurrent condition, the short-circuit control loop will rapidly drive the output PMOS pass element off. Once the power pass element shuts down, the control loop will rapidly cycle the output on and off until the average power dissipation causes the thermal shutdown circuit to respond to servo the on/off cycling to a lower frequency. 7.3.4 Low Dropout Voltage The LP387x devices feature an ultra-low-dropout voltage, typically 38 mV at 150-mA load current and 380 mV at 1.5-A load current. 7.4 Device Functional Modes 7.4.1 Shutdown Mode A CMOS Logic low level signal at the shutdown (SD) pin will turn off the regulator. The SD pin must be actively terminated through a 10-k pullup resistor for a proper operation. If this pin is driven from a source that actively pulls high and low (such as a CMOS rail to rail comparator), the pullup resistor is not required. This pin must be tied to VIN if not used. 7.4.2 Active Mode When voltage at SD pin of the LP387x device is at logic high level, the device is in normal mode of operation. 7.4.3 ERROR Flag Operation The LP3872 and LP3875 produces a logic low signal at the ERROR Flag pin when the output drops out of regulation due to low input voltage, current limiting, or thermal limiting. This flag has a built-in hysteresis. The timing diagram in Figure 11 shows the relationship between the ERROR flag and the output voltage. In this example, the input voltage is changed to demonstrate the functionality of the ERROR Flag. Submit Documentation Feedback Copyright (c) 2003-2015, Texas Instruments Incorporated Product Folder Links: LP3872 LP3875 9 LP3872, LP3875 SNVS227H - FEBRUARY 2003 - REVISED JANUARY 2015 www.ti.com Device Functional Modes (continued) The internal ERROR flag comparator has an open-drain output stage. Hence, the ERROR pin should be pulled high through a pullup resistor. Although the ERROR flag pin can sink current of 1 mA, this current is energy drain from the input supply. Hence, the value of the pullup resistor should be in the range of 10 k to 1 M. The ERROR pin must be connected to ground if this function is not used. It should also be noted that when the SD pin is pulled low, the ERROR pin is forced to be invalid for reasons of saving power in shutdown mode. Figure 11. ERROR Flag Operation 10 Submit Documentation Feedback Copyright (c) 2003-2015, Texas Instruments Incorporated Product Folder Links: LP3872 LP3875 LP3872, LP3875 www.ti.com SNVS227H - FEBRUARY 2003 - REVISED JANUARY 2015 8 Application and Implementation NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. 8.1 Application Information The LP387x devices are linear regulators designed to provide high load current of up to 1.5 A, low dropout voltage, and low quiescent current in shutdown mode. Figure 12 and Figure 13 show the typical application circuit for these devices. 8.1.1 Dropout Voltage The dropout voltage of a regulator is defined as the minimum input-to-output differential required to stay within 2% of the nominal output voltage. For CMOS LDOs, the dropout voltage is the product of the load current and the Rds(on) of the internal MOSFET. 8.1.2 Reverse Current Path The internal MOSFET in LP3872 and LP3875 has an inherent parasitic diode. During normal operation, the input voltage is higher than the output voltage and the parasitic diode is reverse biased. However, if the output is pulled above the input in an application, then current flows from the output to the input as the parasitic diode gets forward biased. The output can be pulled above the input as long as the current in the parasitic diode is limited to 200-mA continuous and 1-A peak. 8.2 Typical Application *SD and ERROR pins must be pulled high through a 10-k pullup resistor. Connect the ERROR pin to ground if this function is not used. See the Shutdown Mode and ERROR Flag Operation sections. Figure 12. LP3872 Typical Application Circuit *SD must be pulled high through a 10-k pullup resistor. See the Shutdown Mode section. Figure 13. LP3875 Typical Application Circuit Submit Documentation Feedback Copyright (c) 2003-2015, Texas Instruments Incorporated Product Folder Links: LP3872 LP3875 11 LP3872, LP3875 SNVS227H - FEBRUARY 2003 - REVISED JANUARY 2015 www.ti.com Typical Application (continued) 8.2.1 Design Requirements Table 1. Design Parameters DESIGN PARAMETER EXAMPLE VALUE Input voltage range 2.5 V to 7 V Output voltage 1.8 V Output current 1.5 A Output capacitor 10 F Input capacitor 10 F Output capacitor ESR range 100 m to 4 8.2.2 Detailed Design Procedure 8.2.2.1 Power Dissipation and Device Operation The permissible power dissipation for any package is a measure of the capability of the device to pass heat from the power source, the junctions of the IC, to the ultimate heat sink, the ambient environment. Thus, the power dissipation depends on the ambient temperature and the thermal resistance across the various interfaces between the die junction and ambient air. The maximum allowable power dissipation for the device in a given package can be calculated using Equation 1: PD-MAX = ((TJ-MAX - TA) / RJA) (1) The actual power being dissipated in the device can be represented by Equation 2: PD = (VIN - VOUT) x IOUT (2) Equation 1 and Equation 2 establish the relationship between the maximum power dissipation allowed due to thermal consideration, the voltage drop across the device, and the continuous current capability of the device. These two equations should be used to determine the optimum operating conditions for the device in the application. In applications where lower power dissipation (PD) and/or excellent package thermal resistance (RJA) is present, the maximum ambient temperature (TA-MAX) may be increased. In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature (TA-MAX) may have to be derated. TA-MAX is dependent on the maximum operating junction temperature (TJ-MAX-OP = 125C), the maximum allowable power dissipation in the device package in the application (PD-MAX), and the junction-to ambient thermal resistance of the part/package in the application (RJA), as given by Equation 3: TA-MAX = (TJ-MAX-OP - (RJA x PD-MAX)) (3) Alternately, if TA-MAX can not be derated, the PD value must be reduced. This can be accomplished by reducing VIN in the VIN - VOUT term as long as the minimum VIN is met, or by reducing the IOUT term, or by some combination of the two. 8.2.2.2 External Capacitors Like any low-dropout regulator, external capacitors are required to assure stability. These capacitors must be correctly selected for proper performance. * Input Capacitor: An input capacitor of at least 10 F is required. Ceramic, tantalum, or Electrolytic capacitors may be used, and capacitance may be increased without limit. * Output Capacitor: An output capacitor is required for loop stability. It must be located less than 1 cm from the device and connected directly to the output and ground pins using traces which have no other currents flowing through them (see Layout section). The minimum value of output capacitance that can be used for stable full-load operation is 10 F, but it may be increased without limit. The output capacitor must have an equivalent series resistance (ESR) value as shown in Figure 14. Tantalum capacitors are recommended for the output capacitor. 12 Submit Documentation Feedback Copyright (c) 2003-2015, Texas Instruments Incorporated Product Folder Links: LP3872 LP3875 LP3872, LP3875 www.ti.com SNVS227H - FEBRUARY 2003 - REVISED JANUARY 2015 10 COUT > 10 PF STABLE REGION COUT ESR (:) 1.0 0.1 .01 .001 0 1 LOAD CURRENT (A) 2 Figure 14. ESR Curve 8.2.2.3 Selecting a Capacitor Capacitance tolerance and variation with temperature must be considered when selecting a capacitor so that the minimum required amount of capacitance is provided over the full operating temperature range. In general, a good tantalum capacitor will show very little capacitance variation with temperature, but a ceramic may not be as good (depending on dielectric type). Aluminum electrolytics also typically have large temperature variation of capacitance value. Equally important to consider is how ESR of a capacitor changes with temperature: this is not an issue with ceramics, as their ESR is extremely low. However, it is very important in tantalum and aluminum electrolytic capacitors. Both show increasing ESR at colder temperatures, but the increase in aluminum electrolytic capacitors is so severe they may not be feasible for some applications (see Capacitor Characteristics). 8.2.2.4 Capacitor Characteristics 8.2.2.4.1 Ceramic For values of capacitance in the 10-F to 100-F range, ceramics are usually larger and more costly than tantalums but give superior AC performance for bypassing high frequency noise because of very low ESR (typically less than 10 m). However, some dielectric types do not have good capacitance characteristics as a function of voltage and temperature. Z5U and Y5V dielectric ceramics have capacitance that drops severely with applied voltage. A typical Z5U or Y5V capacitor can lose 60% of its rated capacitance with half of the rated voltage applied to it. The Z5U and Y5V also exhibit a severe temperature effect, losing more than 50% of nominal capacitance at high and low limits of the temperature range. X7R and X5R dielectric ceramic capacitors are strongly recommended if ceramics are used, as they typically maintain a capacitance range within 20% of nominal over full operating ratings of temperature and voltage. Of course, they are typically larger and more costly than Z5U/Y5U types for a given voltage and capacitance. 8.2.2.4.2 Tantalum Solid tantalum capacitors are recommended for use on the output because their typical ESR is very close to the ideal value required for loop compensation. They also work well as input capacitors if selected to meet the ESR requirements previously listed. Tantalums also have good temperature stability: a good quality tantalum will typically show a capacitance value that varies less than 10-15% across the full temperature range of -40C to 125C. ESR will vary only about 2X going from the high to low temperature limits. The increasing ESR at lower temperatures can cause oscillations when marginal quality capacitors are used (if the ESR of the capacitor is near the upper limit of the stability range at room temperature). Submit Documentation Feedback Copyright (c) 2003-2015, Texas Instruments Incorporated Product Folder Links: LP3872 LP3875 13 LP3872, LP3875 SNVS227H - FEBRUARY 2003 - REVISED JANUARY 2015 www.ti.com 8.2.2.4.3 Aluminum This capacitor type offers the most capacitance for the money. The disadvantages are that they are larger in physical size, not widely available in surface mount, and have poor AC performance (especially at higher frequencies) due to higher ESR and equivalent series inductance (ESL). Compared by size, the ESR of an aluminum electrolytic is higher than either tantalum or ceramic, and it also varies greatly with temperature. A typical aluminum electrolytic can exhibit an ESR increase of as much as 50X when going from 25C down to -40C. It should also be noted that many aluminum electrolytics only specify impedance at a frequency of 120 Hz, which indicates they have poor high-frequency performance. Only aluminum electrolytics that have an impedance specified at a higher frequency (from 20 kHz to 100 kHz) should be used for the LP387x. Derating must be applied to the manufacturer's ESR specification, because it is typically only valid at room temperature. Any applications using aluminum electrolytics should be thoroughly tested at the lowest ambient operating temperature where ESR is maximum. 8.2.2.5 Turnon Characteristics for Output Voltages Programmed to 2 V or Less As VIN increases during start-up, the regulator output will track the input until Vin reaches the minimum operating voltage (typically about 2.2 V). For output voltages programmed to 2 V or less, the regulator output may momentarily exceed its programmed output voltage during start-up. Outputs programmed to voltages above 2 V are not affected by this behavior. 8.2.2.6 RFI/EMI Susceptibility Radio frequency interference (RFI) and electromagnetic interference (EMI) can degrade the performance of any IC because of the small dimensions of the geometries inside the device. In applications where circuit sources are present which generate signals with significant high frequency energy content (> 1 MHz), care must be taken to ensure that this does not affect the IC regulator. If RFI/EMI noise is present on the input side of the regulator (such as applications where the input source comes from the output of a switching regulator), good ceramic bypass capacitors must be used at the input pin of the IC. If a load is connected to the IC output which switches at high speed (such as a clock), the high-frequency current pulses required by the load must be supplied by the capacitors on the IC output. Because the bandwidth of the regulator loop is less than 100 kHz, the control circuitry cannot respond to load changes above that frequency. This means the effective output impedance of the IC at frequencies above 100 kHz is determined only by the output capacitors. In applications where the load is switching at high speed, the output of the IC may need RF isolation from the load. It is recommended that some inductance be placed between the output capacitor and the load, and good RF bypass capacitors be placed directly across the load. PCB layout is also critical in high noise environments, because RFI/EMI is easily radiated directly into PC traces. Noisy circuitry should be isolated from "clean" circuits where possible, and grounded through a separate path. At MHz frequencies, ground planes begin to look inductive and RFI/EMI can cause ground bounce across the ground plane. In multilayer PCB applications, care should be taken in layout so that noisy power and ground planes do not radiate directly into adjacent layers which carry analog power and ground. 8.2.2.7 Output Noise Noise is specified in two ways: * Spot Noise (or Output Noise Density): the RMS sum of all noise sources, measured at the regulator output, at a specific frequency (measured with a 1-Hz bandwidth). This type of noise is usually plotted on a curve as a function of frequency. * Total Output Noise (or Broad-Band Noise): the RMS sum of spot noise over a specified bandwidth, usually several decades of frequencies. Attention should be paid to the units of measurement. Spot noise is measured in units V/Hz or nV/Hz and total output noise is measured in V(rms). 14 Submit Documentation Feedback Copyright (c) 2003-2015, Texas Instruments Incorporated Product Folder Links: LP3872 LP3875 LP3872, LP3875 www.ti.com SNVS227H - FEBRUARY 2003 - REVISED JANUARY 2015 The primary source of noise in low-dropout regulators is the internal reference. In CMOS regulators, noise has a low frequency component and a high frequency component, which depend strongly on the silicon area and quiescent current. Noise can be reduced in two ways: by increasing the transistor area or by increasing the current drawn by the internal reference. Increasing the area will decrease the chance of fitting the die into a smaller package. Increasing the current drawn by the internal reference increases the total supply current (ground pin current). Using an optimized trade-off of ground pin current and die size, LP3872 and LP3875 achieves low noise performance and low quiescent current operation. The total output noise specification for LP3872 and LP3875 is presented in Electrical Characteristics. The Output noise density at different frequencies is represented by a curve under typical performance characteristics. 8.2.3 Application Curves VOUT 100mV/DIV MAGNITUDE MAGNITUDE VOUT 100mV/DIV ILOAD 1A/DIV ILOAD 1A/DIV TIME (50Ps/DIV) TIME (50Ps/DIV) CIN = COUT = 10 F, OSCON Figure 15. Load Transient Response CIN = COUT = 100 F, OSCON Figure 16. Load Transient Response VOUT 100mV/DIV MAGNITUDE MAGNITUDE VOUT 100mV/DIV ILOAD 1A/DIV ILOAD 1A/DIV TIME (50Ps/DIV) TIME (50Ps/DIV) CIN = COUT = 100 F, POSCAP Figure 17. Load Transient Response CIN = COUT = 10 F, Tantalum Figure 18. Load Transient Response MAGNITUDE VOUT 100mV/DIV ILOAD 1A/DIV TIME (50Ps/DIV) CIN = COUT = 100 F, Tantalum Figure 19. Load Transient Response Submit Documentation Feedback Copyright (c) 2003-2015, Texas Instruments Incorporated Product Folder Links: LP3872 LP3875 15 LP3872, LP3875 SNVS227H - FEBRUARY 2003 - REVISED JANUARY 2015 www.ti.com 9 Power Supply Recommendations The LP397x devices are designed to operate from an input supply voltage range of 2.5 V to 7 V. The input supply should be well regulated and free of spurious noise. To ensure that the LP387x output voltage is well regulated, the input supply should be at least VOUT + 0.5 V, or 2.5 V, whichever is higher. A minimum capacitor value of 10 F is required to be within 1 cm of the IN pin. 10 Layout 10.1 Layout Guidelines Good PC layout practices must be used or instability can be induced because of ground loops and voltage drops. The input and output capacitors must be directly connected to the input, output, and ground pins of the regulator using traces which do not have other currents flowing in them (Kelvin connect). The best way to do this is to lay out CIN and COUT near the device with short traces to the IN, OUT, and GND pins. The regulator ground pin should be connected to the external circuit ground so that the regulator and its capacitors have a single-point ground. It should be noted that stability problems have been seen in applications where vias to an internal ground plane were used at the ground points of the IC and the input and output capacitors. This was caused by varying ground potentials at these nodes resulting from current flowing through the ground plane. Using a single-point ground technique for the regulator and it's capacitors fixed the problem. Because high current flows through the traces going into VIN and coming from VOUT, Kelvin connect the capacitor leads to these pins so there is no voltage drop in series with the input and output capacitors. 16 Submit Documentation Feedback Copyright (c) 2003-2015, Texas Instruments Incorporated Product Folder Links: LP3872 LP3875 LP3872, LP3875 www.ti.com SNVS227H - FEBRUARY 2003 - REVISED JANUARY 2015 10.2 Layout Examples Layout Example for SOT-223 Package CIN SD VIN IN VOUT OUT GND ERROR/SENSE COUT SD VIN IN CIN GND COUT OUT VOUT ERROR/SENSE Layout Example for TO-263 Package Submit Documentation Feedback Copyright (c) 2003-2015, Texas Instruments Incorporated Product Folder Links: LP3872 LP3875 17 LP3872, LP3875 SNVS227H - FEBRUARY 2003 - REVISED JANUARY 2015 www.ti.com 11 Device and Documentation Support 11.1 Related Links Table 2 below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy. Table 2. Related Links PARTS PRODUCT FOLDER SAMPLE & BUY TECHNICAL DOCUMENTS TOOLS & SOFTWARE SUPPORT & COMMUNITY LP3872 Click here Click here Click here Click here Click here LP3875 Click here Click here Click here Click here Click here 11.2 Trademarks All trademarks are the property of their respective owners. 11.3 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. 11.4 Glossary SLYZ022 -- TI Glossary. This glossary lists and explains terms, acronyms, and definitions. 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 18 Submit Documentation Feedback Copyright (c) 2003-2015, Texas Instruments Incorporated Product Folder Links: LP3872 LP3875 PACKAGE OPTION ADDENDUM www.ti.com 14-Oct-2017 PACKAGING INFORMATION Orderable Device Status (1) Package Type Package Pins Package Drawing Qty Eco Plan Lead/Ball Finish MSL Peak Temp (2) (6) (3) Op Temp (C) Device Marking (4/5) LP3872EMP-1.8/NOPB ACTIVE SOT-223 NDC 5 1000 Green (RoHS & no Sb/Br) CU SN Level-1-260C-UNLIM -40 to 125 LHAB LP3872EMP-2.5/NOPB ACTIVE SOT-223 NDC 5 1000 Green (RoHS & no Sb/Br) CU SN Level-1-260C-UNLIM -40 to 125 LHBB LP3872EMP-3.3/NOPB ACTIVE SOT-223 NDC 5 1000 Green (RoHS & no Sb/Br) CU SN Level-1-260C-UNLIM -40 to 125 LHCB LP3872EMP-5.0 NRND SOT-223 NDC 5 1000 TBD Call TI Call TI -40 to 125 LHDB LP3872EMP-5.0/NOPB ACTIVE SOT-223 NDC 5 1000 Green (RoHS & no Sb/Br) CU SN Level-1-260C-UNLIM -40 to 125 LHDB LP3872EMPX-2.5/NOPB ACTIVE SOT-223 NDC 5 2000 Green (RoHS & no Sb/Br) CU SN Level-1-260C-UNLIM -40 to 125 LHBB LP3872EMPX-3.3/NOPB ACTIVE SOT-223 NDC 5 2000 Green (RoHS & no Sb/Br) CU SN Level-1-260C-UNLIM -40 to 125 LHCB LP3872ES-1.8 NRND DDPAK/ TO-263 KTT 5 45 TBD Call TI Call TI -40 to 125 LP3872ES -1.8 LP3872ES-1.8/NOPB ACTIVE DDPAK/ TO-263 KTT 5 45 Pb-Free (RoHS Exempt) CU SN Level-3-245C-168 HR -40 to 125 LP3872ES -1.8 LP3872ES-2.5 NRND DDPAK/ TO-263 KTT 5 45 TBD Call TI Call TI -40 to 125 LP3872ES -2.5 LP3872ES-2.5/NOPB ACTIVE DDPAK/ TO-263 KTT 5 45 Pb-Free (RoHS Exempt) CU SN Level-3-245C-168 HR -40 to 125 LP3872ES -2.5 LP3872ES-3.3/NOPB ACTIVE DDPAK/ TO-263 KTT 5 45 Pb-Free (RoHS Exempt) CU SN Level-3-245C-168 HR -40 to 125 LP3872ES -3.3 LP3872ES-5.0 NRND DDPAK/ TO-263 KTT 5 45 TBD Call TI Call TI -40 to 125 LP3872ES -5.0 LP3872ES-5.0/NOPB ACTIVE DDPAK/ TO-263 KTT 5 45 Pb-Free (RoHS Exempt) CU SN Level-3-245C-168 HR -40 to 125 LP3872ES -5.0 LP3872ESX-1.8/NOPB ACTIVE DDPAK/ TO-263 KTT 5 500 Pb-Free (RoHS Exempt) CU SN Level-3-245C-168 HR -40 to 125 LP3872ES -1.8 LP3872ESX-2.5/NOPB ACTIVE DDPAK/ TO-263 KTT 5 500 Pb-Free (RoHS Exempt) CU SN Level-3-245C-168 HR -40 to 125 LP3872ES -2.5 LP3872ESX-3.3/NOPB ACTIVE DDPAK/ TO-263 KTT 5 500 Pb-Free (RoHS Exempt) CU SN Level-3-245C-168 HR -40 to 125 LP3872ES -3.3 Addendum-Page 1 Samples PACKAGE OPTION ADDENDUM www.ti.com Orderable Device 14-Oct-2017 Status (1) Package Type Package Pins Package Drawing Qty Eco Plan Lead/Ball Finish MSL Peak Temp (2) (6) (3) Op Temp (C) Device Marking (4/5) LP3872ESX-5.0/NOPB ACTIVE DDPAK/ TO-263 KTT 5 500 Pb-Free (RoHS Exempt) CU SN Level-3-245C-168 HR -40 to 125 LP3872ES -5.0 LP3875EMP-1.8/NOPB ACTIVE SOT-223 NDC 5 1000 Green (RoHS & no Sb/Br) CU SN Level-1-260C-UNLIM -40 to 125 LHLB LP3875EMP-2.5/NOPB ACTIVE SOT-223 NDC 5 1000 Green (RoHS & no Sb/Br) CU SN Level-1-260C-UNLIM -40 to 125 LHNB LP3875EMP-3.3/NOPB ACTIVE SOT-223 NDC 5 1000 Green (RoHS & no Sb/Br) CU SN Level-1-260C-UNLIM -40 to 125 LHPB LP3875EMP-5.0/NOPB ACTIVE SOT-223 NDC 5 1000 Green (RoHS & no Sb/Br) CU SN Level-1-260C-UNLIM -40 to 125 LHRB LP3875ES-1.8/NOPB ACTIVE DDPAK/ TO-263 KTT 5 45 Pb-Free (RoHS Exempt) CU SN Level-3-245C-168 HR -40 to 125 LP3875ES -1.8 LP3875ES-2.5/NOPB ACTIVE DDPAK/ TO-263 KTT 5 45 Pb-Free (RoHS Exempt) CU SN Level-3-245C-168 HR -40 to 125 LP3875ES -2.5 LP3875ES-3.3/NOPB ACTIVE DDPAK/ TO-263 KTT 5 45 Pb-Free (RoHS Exempt) CU SN Level-3-245C-168 HR -40 to 125 LP3875ES -3.3 LP3875ESX-1.8/NOPB ACTIVE DDPAK/ TO-263 KTT 5 500 Pb-Free (RoHS Exempt) CU SN Level-3-245C-168 HR -40 to 125 LP3875ES -1.8 LP3875ESX-2.5/NOPB ACTIVE DDPAK/ TO-263 KTT 5 500 Pb-Free (RoHS Exempt) CU SN Level-3-245C-168 HR -40 to 125 LP3875ES -2.5 LP3875ESX-3.3/NOPB ACTIVE DDPAK/ TO-263 KTT 5 500 Pb-Free (RoHS Exempt) CU SN Level-3-245C-168 HR -40 to 125 LP3875ES -3.3 LP3875ET-3.3/NOPB ACTIVE TO-220 NDH 5 45 Green (RoHS & no Sb/Br) CU SN Level-1-NA-UNLIM -40 to 125 LP3875ET -3.3 (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. Addendum-Page 2 Samples PACKAGE OPTION ADDENDUM www.ti.com 14-Oct-2017 (3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. (6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. Addendum-Page 3 PACKAGE MATERIALS INFORMATION www.ti.com 2-Sep-2015 TAPE AND REEL INFORMATION *All dimensions are nominal Device Package Package Pins Type Drawing SPQ Reel Reel A0 Diameter Width (mm) (mm) W1 (mm) B0 (mm) K0 (mm) P1 (mm) W Pin1 (mm) Quadrant LP3872EMP-1.8/NOPB SOT-223 NDC 5 1000 330.0 16.4 7.0 7.5 2.2 12.0 16.0 Q3 LP3872EMP-2.5/NOPB SOT-223 NDC 5 1000 330.0 LP3872EMP-3.3/NOPB SOT-223 NDC 5 1000 330.0 16.4 7.0 7.5 2.2 12.0 16.0 Q3 16.4 7.0 7.5 2.2 12.0 16.0 LP3872EMP-5.0 SOT-223 NDC 5 1000 Q3 330.0 16.4 7.0 7.5 2.2 12.0 16.0 LP3872EMP-5.0/NOPB SOT-223 NDC 5 Q3 1000 330.0 16.4 7.0 7.5 2.2 12.0 16.0 Q3 LP3872EMPX-2.5/NOPB SOT-223 NDC LP3872EMPX-3.3/NOPB SOT-223 NDC 5 2000 330.0 16.4 7.0 7.5 2.2 12.0 16.0 Q3 5 2000 330.0 16.4 7.0 7.5 2.2 12.0 16.0 Q3 LP3872ESX-1.8/NOPB DDPAK/ TO-263 KTT 5 500 330.0 24.4 10.75 14.85 5.0 16.0 24.0 Q2 LP3872ESX-2.5/NOPB DDPAK/ TO-263 KTT 5 500 330.0 24.4 10.75 14.85 5.0 16.0 24.0 Q2 LP3872ESX-3.3/NOPB DDPAK/ TO-263 KTT 5 500 330.0 24.4 10.75 14.85 5.0 16.0 24.0 Q2 LP3872ESX-5.0/NOPB DDPAK/ TO-263 KTT 5 500 330.0 24.4 10.75 14.85 5.0 16.0 24.0 Q2 LP3875EMP-1.8/NOPB SOT-223 NDC 5 1000 330.0 16.4 7.0 7.5 2.2 12.0 16.0 Q3 LP3875EMP-2.5/NOPB SOT-223 NDC 5 1000 330.0 16.4 7.0 7.5 2.2 12.0 16.0 Q3 LP3875EMP-3.3/NOPB SOT-223 NDC 5 1000 330.0 16.4 7.0 7.5 2.2 12.0 16.0 Q3 LP3875EMP-5.0/NOPB SOT-223 NDC 5 1000 330.0 16.4 7.0 7.5 2.2 12.0 16.0 Q3 Pack Materials-Page 1 PACKAGE MATERIALS INFORMATION www.ti.com 2-Sep-2015 Device Package Package Pins Type Drawing SPQ Reel Reel A0 Diameter Width (mm) (mm) W1 (mm) B0 (mm) K0 (mm) P1 (mm) W Pin1 (mm) Quadrant LP3875ESX-1.8/NOPB DDPAK/ TO-263 KTT 5 500 330.0 24.4 10.75 14.85 5.0 16.0 24.0 Q2 LP3875ESX-2.5/NOPB DDPAK/ TO-263 KTT 5 500 330.0 24.4 10.75 14.85 5.0 16.0 24.0 Q2 LP3875ESX-3.3/NOPB DDPAK/ TO-263 KTT 5 500 330.0 24.4 10.75 14.85 5.0 16.0 24.0 Q2 *All dimensions are nominal Device Package Type Package Drawing Pins SPQ Length (mm) Width (mm) Height (mm) LP3872EMP-1.8/NOPB SOT-223 NDC 5 1000 367.0 367.0 35.0 LP3872EMP-2.5/NOPB SOT-223 NDC 5 1000 367.0 367.0 35.0 LP3872EMP-3.3/NOPB SOT-223 NDC 5 1000 367.0 367.0 35.0 LP3872EMP-5.0 SOT-223 NDC 5 1000 367.0 367.0 35.0 LP3872EMP-5.0/NOPB SOT-223 NDC 5 1000 367.0 367.0 35.0 LP3872EMPX-2.5/NOPB SOT-223 NDC 5 2000 367.0 367.0 35.0 LP3872EMPX-3.3/NOPB SOT-223 NDC 5 2000 367.0 367.0 35.0 LP3872ESX-1.8/NOPB DDPAK/TO-263 KTT 5 500 367.0 367.0 45.0 LP3872ESX-2.5/NOPB DDPAK/TO-263 KTT 5 500 367.0 367.0 45.0 LP3872ESX-3.3/NOPB DDPAK/TO-263 KTT 5 500 367.0 367.0 45.0 LP3872ESX-5.0/NOPB DDPAK/TO-263 KTT 5 500 367.0 367.0 45.0 LP3875EMP-1.8/NOPB SOT-223 NDC 5 1000 367.0 367.0 35.0 Pack Materials-Page 2 PACKAGE MATERIALS INFORMATION www.ti.com 2-Sep-2015 Device Package Type Package Drawing Pins SPQ Length (mm) Width (mm) Height (mm) LP3875EMP-2.5/NOPB SOT-223 NDC 5 1000 367.0 367.0 35.0 LP3875EMP-3.3/NOPB SOT-223 NDC 5 1000 367.0 367.0 35.0 LP3875EMP-5.0/NOPB SOT-223 NDC 5 1000 367.0 367.0 35.0 LP3875ESX-1.8/NOPB DDPAK/TO-263 KTT 5 500 367.0 367.0 45.0 LP3875ESX-2.5/NOPB DDPAK/TO-263 KTT 5 500 367.0 367.0 45.0 LP3875ESX-3.3/NOPB DDPAK/TO-263 KTT 5 500 367.0 367.0 45.0 Pack Materials-Page 3 MECHANICAL DATA NDC0005A www.ti.com MECHANICAL DATA NDH0005D www.ti.com MECHANICAL DATA KTT0005B TS5B (Rev D) BOTTOM SIDE OF PACKAGE www.ti.com IMPORTANT NOTICE Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services. Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications. TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice. TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource. Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements. Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S. TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection. Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright (c) 2017, Texas Instruments Incorporated Mouser Electronics Authorized Distributor Click to View Pricing, Inventory, Delivery & Lifecycle Information: Texas Instruments: LP3875EMP-1.8 LP3875EMP-1.8/NOPB LP3875EMP-2.5 LP3875EMP-2.5/NOPB LP3875EMP-3.3 LP3875EMP3.3/NOPB LP3875EMP-5.0 LP3875EMP-5.0/NOPB LP3875EMP-ADJ LP3875EMPX-ADJ LP3875ES-1.8 LP3875ES-1.8/NOPB LP3875ES-2.5 LP3875ES-2.5/NOPB LP3875ES-3.3 LP3875ES-3.3/NOPB LP3875ESX-1.8 LP3875ESX-1.8/NOPB LP3875ESX-2.5 LP3875ESX-2.5/NOPB LP3875ESX-3.3 LP3875ESX-3.3/NOPB LP3875ESX-ADJ LP3875ET-3.3 LP3875ET-3.3/NOPB