ZY1120 20A No-Bus POL Data Sheet 3V to 14V Input * 0.5V to 5.5V Output Member of the Applications * Low voltage, high density systems with Intermediate Bus Architectures (IBA) * Point-of-load regulators for high performance DSP, FPGA, ASIC, and microprocessor applications * Industrial computing, servers, and storage * Broadband, networking, optical, and wireless communications systems * Active memory bus terminators Benefits * Integrates digital power conversion with intelligent power management * Eliminates the need for external power management components and communication bus * Completely programmable via pin strapping and external R and C * One part that covers all applications * Reduces board space, system cost and complexity, and time to market Family Features * RoHS lead free and lead-solder-exempt products are available * Wide input voltage range: 3V-14V * High continuous output current: 20A * Wide programmable output voltage range: 0.5V-5.5V * Active digital current share * Output voltage margining * Overcurrent and overtemperature protections * Overvoltage and undervoltage protections, and Power Good signal tracking the output voltage setpoint * Programmable power-up delay * Tracking during turn-on and turn-off with guaranteed slew rates * Sequenced and cascaded modes of operation * Single-wire line for frequency synchronization between multiple POLs * Programmable interleave * Programmable feedback loop compensation * Enable control with programmable polarity * Flexible fault management and propagation * Start-up into the load pre-biased up to 100% * Full rated current sink * Real time current and temperature measurements, monitoring, and reporting * Small footprint vertical SMT package: 8x32mm * Low profile of 14mm * Compatible with conventional pick-and-place equipment * Wide operating temperature range * UL 60950-1/CSA 22.2 No. 60950-1-07 Second Edition, IEC 60950-1: 2005, and EN 60950-1:2006 Description Power-One's point-of-load converters are recommended for use with regulated bus converters in an Intermediate Bus Architecture (IBA). The ZY1120 is an intelligent, fully programmable step-down point-of-load DC-DC module integrating digital power conversion and intelligent power management. The ZY1120 completely eliminates the need for external components for sequencing, tracking, protection, monitoring, and reporting. Performance parameters of the ZY1120 are programmable by pin strapping and external resistor and capacitor and can be changed by a user at any time during product development and service without a need for a communication bus. ZD-00790 Rev. 1.8, 11-Oct-2011 www.power-one.com Page 1 of 17 ZY1120 20A No-Bus POL Data Sheet 3V to 14V Input * 0.5V to 5.5V Output Reference Documents TM No-Bus POL Converters. Z-1000 Series Application Note (R) Z-One POL Converters. Eutectic Solder Process Application Note (R) Z-One POL Converters. Lead-Free Process Application Note 1. Ordering Information ZY 11 Product family: Z-One Module Series: No-Bus POL Converter 20 Output Current: 20A y RoHS compliance: No suffix - RoHS compliant 1 with Pb solder exemption G - RoHS compliant for all six substances - Dash zz 2 Packaging Option : T1 - 500pcs T&R T2 - 100pcs T&R T3 - 50pcs T&R Q1 - 1pc sample for evaluation only K1 - 1pc mounted on the evaluation 3 board ______________________________________ 1 The solder exemption refers to all the restricted materials except lead in solder. These materials are Cadmium (Cd), Hexavalent chromium (Cr6+), Mercury (Hg), Polybrominated biphenyls (PBB), Polybrominated diphenylethers (PBDE), and Lead (Pb) used anywhere except in solder. 2 Packaging option is used only for ordering and not included in the part number printed on the POL converter label. 3 The evaluation board is available in only one configuration: ZY1120-K1. Example: ZY1120G-T3: A 50-pieces reel of RoHS compliant POL converters. Each POL converter is labeled ZY1120G. 2. Absolute Maximum Ratings Stresses in excess of the absolute maximum ratings may cause performance degradation, adversely affect longterm reliability, and cause permanent damage to the POL converter. 3. Parameter Conditions/Description Min Max Units Operating Temperature Controller Case Temperature -40 105 C Input Voltage 250ms Transient 15 VDC Output Current (See Output Current Derating Curves) 20 ADC -20 Environmental and Mechanical Specifications Parameter Conditions/Description Min Nom Max Units Ambient Temperature Range -40 85 C Storage Temperature (Ts) -55 125 C 15 grams Weight MTBF Calculated Per Telcordia Technologies SR-332 Peak Reflow Temperature ZY1120 ZY1120G Lead Plating ZY1120 and ZY1120G Moisture Sensitivity Level ZY1120 ZY1120G ZD-00790 Rev. 1.8, 11-Oct-2011 www.power-one.com 6.14 MHrs C 220 245 260 C 100% Matte Tin or 1.5m Ag over 1.5m Ni 2 3 Page 2 of 17 ZY1120 20A No-Bus POL Data Sheet 3V to 14V Input * 0.5V to 5.5V Output 4. Electrical Specifications Specifications apply at the input voltage from 3V to 14V, output load from 0 to 20A, ambient temperature from 40C to 85C, output capacitance consisting of 110F ceramic and 220F tantalum, and default performance parameters settings unless otherwise noted. 4.1 4.2 Input Specifications Parameter Conditions/Description Min Input voltage (VIN) At VIN<4.75V, VLDO pin needs to be connected to an external voltage source higher than 4.75V Nom 3 Input Current (at no load) VIN4.75V, VLDO pin connected to VIN 50 mADC Undervoltage Lockout (VLDO connected to VIN) Ramping Up Ramping Down 4.00 3.9 VDC VDC Undervoltage Lockout (VLDO connected to VAUX=5V) Ramping Up Ramping Down 2.8 2.7 VDC VDC External Low Voltage Supply Connect to VLDO pin when VIN<4.75V VLDO Input Current Current drawn from the external low voltage supply at VLDO=5V 4.75 Max Units 14 VDC 14 50 VDC mADC Output Specifications Parameter Conditions/Description Output Current (IOUT) VIN MIN to VIN MAX 2 Output Voltage Range (VOUT) Output Voltage Setpoint 3 Accuracy Line Regulation 3 Load Regulation 3 Min -20 Nom 1 0.5 Max Units 20 ADC 5.5 VDC Programmable with a resistor between TRIM and REF pins Default (no resistor) VIN=12V, IOUT=0.5*IOUT MAX, room temperature 0.5 1.5% or 20mV whichever is greater VIN MIN to VIN MAX 0.2 %VOUT VDC %VOUT 0 to IOUT MAX 0.2 %VOUT Dynamic Regulation Peak Deviation Peak Deviation Settling Time Output Voltage Peak-to-Peak Ripple and Noise BW=20MHz Full Load Slew rate 1A/s, 50% to 75% load step, VIN5V VIN=3.3V to 10% of peak deviation VIN=5.0V, VOUT<2.5V VIN=5.0V, VOUT2.5V VIN=12V, VOUT<2.5V VIN=12V, VOUT2.5V 100 150 25 15 25 20 35 mV mV s mV mV mV mV Temperature Coefficient VIN=12V, IOUT=0.5*IOUT MAX 70 ppm/C Switching Frequency 450 500 550 1 kHz At the negative output current (bus terminator mode) efficiency of the ZY1120 degrades resulting in increased internal power dissipation. Therefore maximum allowable negative current under specific conditions is 20% lower than the current determined from the derating curves shown in paragraph 5.5. 2 ZY1120 is a step-down converter, thus the output voltage is always lower than the input voltage as show in Figure 1. 3 Digital PWM has an inherent quantization uncertainty of 6.25mV that is not included in the specified static regulation parameters. ZD-00790 Rev. 1.8, 11-Oct-2011 www.power-one.com Page 3 of 17 ZY1120 20A No-Bus POL Data Sheet 3V to 14V Input * 0.5V to 5.5V Output VOUT [V] 5.5 5.0 4.5 4.0 3.5 3.0 2.5 2.0 1.5 1.0 Min Load 0.2A 0.5 3.0 2.0 3.15 4.0 5.5 6.25 6.0 VIN [V] 8.0 10.0 12.0 14.0 Figure 1. Output Voltage as a Function of Input Voltage and Output Current 4.3 Protection Specifications Parameter Conditions/Description Min Nom Max Units Output Overcurrent Protection Type Non-Latching, 130ms period Threshold 140 Threshold Accuracy %IOUT -25 25 %IOCP.SET Output Overvoltage Protection Type Latching Threshold Follows the output voltage setpoint Threshold Accuracy Measured at VO.SET=2.5V Delay From instant when threshold is exceeded until the turn-off command is generated 130 -2 1 %VO.SET 2 %VOVP.SET s 6 Output Undervoltage Protection Type Threshold Non-Latching, 130ms period Follows the output voltage setpoint Threshold Accuracy Measured at VO.SET=2.5V Delay From instant when threshold is exceeded until the turn-off command is generated ZD-00790 Rev. 1.8, 11-Oct-2011 www.power-one.com 75 -2 %VO.SET 2 %VUVP.SET s 6 Page 4 of 17 ZY1120 20A No-Bus POL Data Sheet 3V to 14V Input * 0.5V to 5.5V Output Overtemperature Protection Type Non-Latching, 130ms period Turn Off Threshold Temperature is increasing 120 C Turn On Threshold Temperature is decreasing after module was shut down by OTP 110 C Threshold Accuracy Delay -5 From instant when threshold is exceeded until the turn-off command is generated C 5 s 6 Power Good Signal (PGOOD pin) VOUT is inside the PG window and stable VOUT is outside of the PG window or ramping up/down High Follows the output voltage setpoint 90 %VO.SET Upper Threshold Follows the output voltage setpoint 110 %VO.SET Delay From instant when threshold is exceeded until status of PG signal changes 6 s Threshold Accuracy Measured at VO.SET=2.5V Logic Lower Threshold N/A Low -2 2 %VO.SET ___________________ 1 Minimum OVP threshold is 1.0V 4.4 Feature Specifications Parameter Conditions/Description Min Nom Max Units Current Share (CS pin) Type Active, Single Line Maximum Number of Modules Connected in Parallel Maximum Number of Modules Connected in Parallel IOUT MIN20%*IOUT NOM 10 IOUT MIN=0 4 Current Share Accuracy IOUT MIN20%*IOUT NOM Interleave (Phase Lag) Programmable via INTL0...INTL4 pins in 11.25 steps (IM pin is open) Default (IM pin is pulled low) 20 %IOUT 348.75 degree Interleave (IM and INTL0...INTL4 pins) 0 0 degree Sequencing (DELAY pin) Power-Up Delay Programmable by capacitor connected to DELAY pin Default: CDELAY=0 210 ms 0 ms Tracking Rising Slew Rate Proportional to SYNC frequency 0.1 V/ms Falling Slew Rate Proportional to SYNC frequency -0.5 V/ms ZD-00790 Rev. 1.8, 11-Oct-2011 www.power-one.com Page 5 of 17 ZY1120 20A No-Bus POL Data Sheet 3V to 14V Input * 0.5V to 5.5V Output Enable (EN and ENP pins) ENP pin is pulled low EN Pin Polarity ENP pin is open Negative (enables the output when EN pin is pulled low) Positive (enables the output when EN pin is open or pulled high) EN High Threshold 2.3 VDC EN Low Threshold Open Circuit Voltage Turn-On Delay Turn-Off Delay 1.0 EN and ENP From EN pin changing state to VOUT starting to ramp up From EN pin changing state to VOUT reaching 0V VDC 3.3 VDC 0 ms 11 ms Feedback Loop Compensation (CCA0...CCA2 pins) CCA=7 (default) CCA=6 CCA=5 CCA=3 or CCA=4 CCA=2 CCA=1 CCA=0 Recommended VIN range Recommended COUT/ESR range, combination of ceramic+ tantalum Recommended VIN range Recommended COUT range, tantalum Recommended ESR range, tantalum Recommended VIN range Recommended COUT/ESR range, ceramic Recommended VIN range Recommended COUT/ESR range, combination of ceramic + tantalum Recommended VIN range Recommended COUT/ESR range, tantalum Recommended VIN range Recommended COUT/ESR range, ceramic Recommended VIN range Recommended COUT/ESR range, combination of ceramic+ tantalum 8 50/5 + 220/40 8 440 40 8 100/5 3 50/5 + 220/40 3 100/25 3 100/5 6 50/5 + 220/40 12 100/5 + 470/40 12 880 25 12 220/5 5 100/5 + 470/40 5 440/20 5 220/5 100/5 + 470/40 14 400/5 + 2000/20 14 10,000 10 14 400/5 5.5 200/5 + 880/40 5.5 1,000/10 5.5 400/5 11 200/5 + 880/40 VDC F/m F/m VDC F m VDC F/m VDC F/m F/m VDC F/m VDC F/m VDC F/m F/m +20 %IOUT Output Current Monitoring (CS pin) Output Current Monitoring Accuracy Conversion Ratio 20%*IOUT NOM < IOUT < IOUT NOM VIN=12V Duty Cycle of the negative pulse corresponding to 100% of nominal current -20 75 % Temperature Monitoring (TEMP pin) Temperature Monitoring Accuracy Junction temperature of POL controller Conversion Ratio Junction temperature from -40C to 140C Monitoring Voltage Range Corresponds to -40C to 140C junction temperature range Output Impedance TEMP pin -5 +5 10 0.2 C mV/C 2 6.4 VDC k Remote Voltage Sense (-VS and +VS pins) Type Differential Voltage Drop Compensation Between +VS and VOUT 300 mV Voltage Drop Compensation Between -VS and PGND 100 mV ZD-00790 Rev. 1.8, 11-Oct-2011 www.power-one.com Page 6 of 17 ZY1120 20A No-Bus POL Data Sheet 3V to 14V Input * 0.5V to 5.5V Output 4.5 Signal Specifications Parameter Conditions/Description Min Nom Max Units VDD Internal supply voltage 3.15 3.3 3.45 V 0.3 x VDD V VDD + 0.5 V 0.45 x VDD V SYNC Line ViL_s LOW level input voltage -0.5 ViH_s HIGH level input voltage Vhyst_s Hysteresis of input Schmitt trigger IoL_s LOW level sink current V(SYNC)=0.5V 14 60 mA Ipu_s Pull-up current source V(SYNC)=0V 300 1000 A Tr_s Maximum allowed rise time 10/90%VDD 300 ns Cnode_s Added node capacitance 10 pF Freq_s Clock frequency of external SYNC line 0.75 x VDD 0.25 x VDD 5 475 525 Tsynq Sync pulse duration 22 28 T0 Data=0 pulse duration 72 78 kHz % of clock cycle % of clock cycle Inputs: INTL0...INTL4, CCA0...CCA2, EN, ENP, IM Iup_x Pull-up current source V(X)=0 25 110 A ViL_x LOW level input voltage -0.5 0.3 x VDD V ViH_x HIGH level input voltage 0.7 x VDD VDD+0.5 V Vhyst_x Hysteresis of input Schmitt trigger 0.1 x VDD 0.3 x VDD V RdnL_x External pull down resistance pin forced low 10 k Power Good and OK Inputs/Outputs Iup_PG Pull-up current source V(PG)=0 25 110 A Iup_OK Pull-up current source V(OK)=0 175 725 A ViL_x LOW level input voltage -0.5 0.3 x VDD V ViH_x HIGH level input voltage 0.7 x VDD VDD+0.5 V Vhyst_x Hysteresis of input Schmitt trigger 0.1 x VDD 0.3 x VDD V IoL_x LOW level sink current at 0.5V 4 20 mA 0.84 3.10 mA -0.5 0.3 x VDD V VDD+0.5 V 0.45 x VDD V 60 mA 100 ns Current Share/Sense Bus Iup_CS Pull-up current source at V(CS)=0V ViL_CS LOW level input voltage ViH_CS HIGH level input voltage Vhyst_CS Hysteresis of input Schmitt trigger IoL_CS LOW level sink current V(CS)=0.5V Tr_CS Maximum allowed rise time 10/90% VDD ZD-00790 Rev. 1.8, 11-Oct-2011 www.power-one.com 0.75 x VDD 0.25 x VDD 14 Page 7 of 17 ZY1120 20A No-Bus POL Data Sheet 3V to 14V Input * 0.5V to 5.5V Output 5. Typical Performance Characteristics 5.1 94 Efficiency Curves 92 96 90 88 92 86 90 84 Efficiency, % 94 Efficiency, % 88 86 84 82 80 78 76 82 74 80 72 78 70 76 Vout=1.2V Vout=2.5V Vout=3.3V Vout=5.0V 68 74 Vout=0.5V Vout=1.2V Vout=2.5V 0 2 4 6 8 10 12 14 16 18 20 Output Current, A 72 0 2 4 6 8 10 12 14 16 18 20 Output Current, A Figure 4. Efficiency vs. Load. Vin=12V Figure 2. Efficiency vs. Load. Vin=3.3V 95 96 90 94 85 92 Efficiency, % 90 Efficiency, % 88 86 84 82 80 75 70 80 78 65 76 Vin=3.3V 74 Vin=5.0V Vin=12V 60 72 Vout=0.5V Vout=1.2V Vout=2.5V Vout=3.3V 0.5 2 4 6 8 10 12 Output Current, A 14 2.5 3.5 4.5 Output Voltage, V 70 0 1.5 16 18 20 Figure 5. Efficiency vs. Output Voltage, Iout=20A Figure 3. Efficiency vs. Load. Vin=5V ZD-00790 Rev. 1.8, 11-Oct-2011 www.power-one.com Page 8 of 17 5.5 ZY1120 20A No-Bus POL Data Sheet 3V to 14V Input * 0.5V to 5.5V Output 95 5.3 Turn-Off Characteristics 90 Efficiency, % 85 80 75 70 65 Vout=0.5V Vout=1.2V Vout=2.5V 60 3 4 5 6 7 8 9 10 11 12 Input Voltage, V Figure 6. Efficiency vs. Input Voltage. Iout=20A 5.2 Figure 8. Tracking Turn-Off Vin=12V, Ch1 - V1, Ch2 - V2, Ch3 - V3 Turn-On Characteristics 5.4 Transient Response The pictures below show the deviation of the output voltage in response to the 50-75-50% step load at 1.0A/s. In all tests the POL converters had 5x22F ceramic capacitors and a 220F tantalum capacitor connected across the output pins. The speed of the transient response was optimized by selecting appropriate CCA settings. Figure 7. Tracking Turn-On. Vin=12V, Ch1 - V1, Ch2 - V2, Ch3 - V3 Figure 9. Vin=12V, Vout=1V. CCA=00 ZD-00790 Rev. 1.8, 11-Oct-2011 www.power-one.com Page 9 of 17 ZY1120 20A No-Bus POL Data Sheet 3V to 14V Input * 0.5V to 5.5V Output Figure 10. Vin=12V, Vout=2.5V. CCA=00 Figure 13. Vin=5V, Vout=2.5V. CCA=03 Figure 11. Vin=12V, Vout=5V, CCA=00 Figure 14. Vin=3V, Vout=1V. CCA=03 Figure 12. Vin=5V, Vout=1V. CCA=03 ZD-00790 Rev. 1.8, 11-Oct-2011 www.power-one.com Page 10 of 17 ZY1120 20A No-Bus POL Data Sheet 3V to 14V Input * 0.5V to 5.5V Output 5.5 Thermal Derating Curves 20 Output Current, A 17 14 11 8 0LFM 100LFM 200LFM 500LFM 400LFM 600LFM 5 35 45 55 65 75 85 Ambient Temperature, degree C Figure 15. Thermal Derating Curves. Vin=12V, Vout=5.0V 20 Output Current, A 17 14 11 8 0LFM 100LFM 200LFM 400LFM 500LFM 600LFM 5 35 45 55 65 75 85 Ambient Temperature, degree C Figure 16. Thermal Derating Curves. Vin=14V, Vout=5.0V ZD-00790 Rev. 1.8, 11-Oct-2011 www.power-one.com Page 11 of 17 ZY1120 20A No-Bus POL Data Sheet 3V to 14V Input * 0.5V to 5.5V Output 6. Typical Application Figure 17. Complete Schematic of Application with Three Independent Outputs. Intermediate Bus Voltage is from 8V to 14V. In this application four POL converters are configured to deliver three independent output voltages. POL1 and POL2 are connected in parallel for increased output current. Output voltages are programmed with the resistors connected between TRIM and VREF pins of individual converters. POL1 is configured as a master (IM and INTL0...INTL4 pins are grounded) and all other POL converters are synchronized to the switching frequency of POL1. Interleave is programmed with pins INTL0...INTL4 to ensure the lowest input and output noise. POL2 has 180 phase shift, POL 3 and POL4 have phase shifts of 270 and 90 respectively. All converters are controlled by the common ENABLE signal. Turn-on and turn-off processes of the system are illustrated by pictures in Figure 7 and Figure 8. ZD-00790 Rev. 1.8, 11-Oct-2011 www.power-one.com Page 12 of 17 ZY1120 20A No-Bus POL Data Sheet 3V to 14V Input * 0.5V to 5.5V Output 7. Pin Assignments and Description Pin Name Pin No. Pin Type Buffer Type VLDO 1 P IM 2 I TEMP 3 A ENP 4 I DELAY 5 A CCA2 6 I PU CCA1 7 I PU CCA0 8 I PU VREF 9 A EN 10 I Pin Description Low Voltage Dropout PU Interleave Mode Temperature Measurement PU Enable Logic Selection Power-Up Delay Compensation Coefficient Address Bit 2 Compensation Coefficient Address Bit 1 Compensation Coefficient Address Bit 0 Voltage Reference PU Enable Notes Connect to an external voltage source higher than 4.75V, if VIN<4.75V. Connect to VIN, if VIN4.75V Tie to PGND for master or leave open to set interleave by INTL0...INTL4 pins Analog voltage proportional to junction temperature of the controller Tie to PGND for Negative logic or leave open for Positive logic Connect a capacitor between the pin and PGND to program the Power-Up delay. Leave open for zero delay Tie to PGND for 0 or leave open for 1 Tie to PGND for 0 or leave open for 1 Tie to PGND for 0 or leave open for 1 To program the output voltage, connect a resistor between VREF and TRIM Polarity is determined by ENP pin Connect to OK pin of other Z-1000 POLs. Leave open, if not used Connect to SYNC pin of other Z-POLs and/or to an external clock generator OK 11 I/O PU Fault Status SYNC 12 I/O PU Frequency Synchronization Line PGOOD 13 I/O PU Power Good TRIM 14 A CS 15 I/O PU Current Share/Sense INTL4 16 I PU Interleave Bit 4 Tie to PGND for 0 or leave open for 1 INTL3 17 I PU Interleave Bit 3 Tie to PGND for 0 or leave open for 1 INTL2 18 I PU Interleave Bit 2 Tie to PGND for 0 or leave open for 1 INTL1 19 I PU Interleave Bit 1 Tie to PGND for 0 or leave open for 1 INTL0 20 I PU Interleave Bit 0 Tie to PGND for 0 or leave open for 1 -VS 21 I PU Negative Voltage Sense Connect to the negative point close to the load +VS 22 I PU Positive Voltage Sense Connect to the positive point close to the load VOUT 23 P Output Voltage PGND 24 P Power Ground VIN 25 P Input Voltage Output Voltage Trim To program the output voltage, connect a resistor between VREF and TRIM Connect to CS pin of other Z-POLs connected in parallel Legend: I=input, O=output, I/O=input/output, P=power, A=analog, PU=internal pull-up ZD-00790 Rev. 1.8, 11-Oct-2011 www.power-one.com Page 13 of 17 ZY1120 20A No-Bus POL Data Sheet 3V to 14V Input * 0.5V to 5.5V Output 8. 8.1 fault occurs. Pulling low the OK input by an external circuitry turns off the POL converter. Pin and Feature Description VLDO, Low Voltage Dropout 8.10 SYNC, Frequency Synchronization Line The input of the internal linear regulator. VVLDO always needs to be greater than 4.75V for normal operation of the POL converter. 8.2 IM, Interleave Mode The input with the internal pull-up resistor. When the pin is left floating, the phase lag of the POL converter is set by INTL0...INTL4 pins. If the pin is pulled low, the phase lag is set to 0. Pulling all INTL pins and the IM pin low configures a POL converter as a master. The master determines the clock on the SYNC line. 8.3 TEMP, Temperature Measurement The voltage output of the internal temperature sensor measuring junction temperature of the controller IC. Voltage range from 0.2 to 2V corresponds to the temperature range from -40C to 140C. 8.4 8.11 PG, Power Good The open drain input/output with the internal pull-up resistor. The pin is pulled low by the POL converter, if the output voltage is outside of the window defined by the Power Good High and Low thresholds. Note: See the No-Bus Application Note for recommendations on PG deglitching. 8.12 TRIM, Output Voltage Trim The input of the TRIM comparator for the output voltage programming. ENP, Enable Polarity The input with the internal pull-up resistor. When the ENP pin is pulled low, the control logic of the EN input is inverted. 8.5 The bidirectional input/output with the internal pull-up resistor. If the POL converter is configured as a master, the SYNC line propagates clock to other POL converters. If the POL converter is configured as a slave, the internal clock recovery circuit synchronizes the POL converter to the clock of the SYNC line. The output voltage can be programmed by a single resistor connected between VREF and TRIM pins. Resistance of the trim resistor can be determined from the equation below: DELAY, Power-Up Delay 20 x (5.5 - VOUT ) , k VOUT The input of the POR circuit with the internal pull-up resistor. By connecting a capacitor between the pin and PGND the power-up delay can be programmed. RTRIM = 8.6 where VOUT is the desired output voltage in Volts. CCA[0:2], Compensation Coefficient Address Inputs with internal pull-ups to select one of 7 sets of digital filter coefficients optimized for various application conditions. 8.7 VREF, Voltage Reference The output of the 2V internal voltage reference that is used to program the output voltage of the POL converter. 8.8 EN, Enable OK, Fault Status The open drain input/output with the internal pull-up resistor. The POL converter pulls its OK pin low, if a ZD-00790 Rev. 1.8, 11-Oct-2011 8.13 CS, Current Share/Sense Bus The open drain digital input/output with the internal pull-up resistor. The duty cycle of the digital signal is proportional to the output current of the POL converter. External capacitive loading of the pin shall be avoided. 8.14 INTL[0:4], Interleave Bits The input with the internal pull-up resistor. The POL converter is turned off, when the pin is pulled low (see ENP to inverse logic of the Enable function). 8.9 If the RTRIM is open or the TRIM pin is shorted to PGND, the VOUT=0.5V. www.power-one.com Inputs with internal pull-up resistors. The encoded address determines the phase lag of the POL converter when the IM pin is left floating. One digit of the address corresponds to the phase lag of 11.25. Note: Due to noise sensitivity issues that may occur in limited cases, it is recommended to avoid phase lag settings of Page 14 of 17 ZY1120 20A No-Bus POL Data Sheet 3V to 14V Input * 0.5V to 5.5V Output 112.5 and 123.75 degrees, otherwise false PG and/or OV indications may occur. 8.15 -VS and +VS The differential voltage input of the POL converter feedback loop. 9. 9.1 Application Information Output Voltage Margining Margining can be implemented either by changing the trim voltage as described in the previous paragraph or by changing the resistance between the REF and TRIM pins. Margining Down Switch (normally closed) POL During normal operation the resistors are removed from the circuit by the switches. The "Margining Down" switch is normally closed shorting the resistor RDOWN while the "Margining Up" switch is normally open disconnecting the resistor RUP. An alternative configuration of the margining circuit is shown in Figure 19. In the configuration both switches are normally open that may be advantageous in some implementations. R UP TRIM R DOWN R UP RDOWN Margining Down Switch (normally open) R TRIM TRIM PGND PGND Figure 19. Alternative Margining Configuration RUP and RDOWN for this configuration are determined from the following equations: Figure 18. Margining Configuration In the schematic shown in Figure 18, the nominal output voltage is set with the trim resistor RTRIM calculated from the equation in the paragraph 8.12. Resistors RUP and RDOWN are added to margin the output voltage up and down respectively and determined from the equations below. 20 x RTRIM 5 x RTRIM - V % = x , k 20 + RTRIM V % V % R DOWN = (20 + RTRIM ) x , k 100 - V % where RTRIM is the value of the trim resistor in k and V% is the absolute value of desired margining expressed in percents of the nominal output voltage. ZD-00790 Rev. 1.8, 11-Oct-2011 POL R TRIM REF Margining Up Switch (normally open) RUP REF Margining Up Switch (normally open) www.power-one.com RUP = 20 x RTRIM 5 x RTRIM - V % x , k 20 + RTRIM V % R DOWN = Caution: 20 x RTRIM 100 - V % x , k 20 + RTRIM V % Noise injected into the TRIM node may affect accuracy of the output voltage and stability of the POL converter. Always minimize the PCB trace length from the TRIM pin to external components to avoid noise pickup. TM Refer to No-Bus POL Converters. Z-1000 Series Application Note on www.power-one.com for more application information on this and other product features. Page 15 of 17 ZY1120 20A No-Bus POL Data Sheet 3V to 14V Input * 0.5V to 5.5V Output 10. Mechanical Drawings All Dimensions are in mm Tolerances: 0.5-10 0.1 10-100 0.2 Pin Coplanarity: 0.1 max 10 SMT Pickup Tab 140.3 13.4 2.5 3.4 0.6 1.27 (x10) 0.6 0.4 (x20) 1.27 (x10) 2.54 0.25 1.5 4.3 27.94 2.03 Tilt Specification: <5 from vertical, after assembly 320.3 9.75 12 12 10.25 9.1 3.5 8.250.3 1.50.1 3.25 Pin 1 15.75 SMT Pickup Center Point Figure 20. Mechanical Drawing Figure 21. Pinout Diagram (Bottom View) ZD-00790 Rev. 1.8, 11-Oct-2011 www.power-one.com Page 16 of 17 ZY1120 20A No-Bus POL Data Sheet 3V to 14V Input * 0.5V to 5.5V Output 8.6 32 4 10 10 6 1.2 (x 3) Unexposed thermal copper area associated with each pad must be free from other traces 6 9 1.8 (x 22) Pin 1 2 1.27 (x 10) 1.27 (x 10) 2.54 2.03 0.8 Figure 22. Recommended Pad Sizes 8.6 8.6 6.4 4.0 8.6 10 10 0.45mm O Thermal Via x 16 0.45mm O Thermal Via x 16 Recommended via diameter is 0.45mm 0.45mm O Thermal Via x 16 Barrel wall plating of > 25um Pitch <1.00mm Figure 23. Recommended PCB Layout for Multilayer PCBs Notes: 1. NUCLEAR AND MEDICAL APPLICATIONS - Power-One products are not designed, intended for use in, or authorized for use as critical components in life support systems, equipment used in hazardous environments, or nuclear control systems without the express written consent of the respective divisional president of Power-One, Inc. 2. TECHNICAL REVISIONS - The appearance of products, including safety agency certifications pictured on labels, may change depending on the date manufactured. Specifications are subject to change without notice. ZD-00790 Rev. 1.8, 11-Oct-2011 www.power-one.com Page 17 of 17