Data Sheet Rev.1.0 25.07.2012 8GB DDR3 - SDRAM unbuffered ECC Mini-UDIMM 244 Pin ECC Mini-UDIMM Features: SGL08G72B1BE2MT-CCRT 8GB in FBGA Technology RoHS compliant Options: Data Rate / Latency DDR3 1333 MT/s CL9 DDR3 1066 MT/s CL7 Marking -CC -BB Module density 8GB with 18 dies and 2 ranks Standard Grade (TA) (TC) 0C to 70C 0C to 85C Environmental Requirements: Figure: mechanical dimensions 1 82.00 10.00 -40C to 85C Operating Humidity 10% to 90% relative humidity, noncondensing Operating Pressure 105 to 69 kPa (up to 10000 ft.) Storage Temperature -55C to 100C Storage Humidity 5% to 95% relative humidity, noncondensing Storage Pressure 1682 PSI (up to 5000 ft.) at 50C 1 if no tolerances specified 0.15mm Swissbit AG Industriestrasse 4 CH - 9552 Bronschhofen Fon: +41 (0) 71 913 03 03 Fax: +41 (0) 71 913 03 15 www.swissbit.com eMail: info@swissbit.com Page 1 of 18 30.00 Operating temperature (ambient) Standard Grade 0C to 70C 20.00 244-pin 72-bit DDR3 ECC Mini-UDIMM module Module organization: dual rank 1024M x 72 VDD = 1.5V 0.075V, VDDQ 1.5V 0.075V 1.5V I/O ( SSTL_15 compatible) Fly-by-bus with termination for C/A & CLK bus On-board I2C temperature sensor with integrated serial presence-detect (SPD) EEPROM Gold-contact pad This module is fully pin and functional compatible to the JEDEC PC3-10600 DDR3 SDRAM Mini-UDIMM design spec. and JEDEC- Standard MO-244 R/C B. (see www.jedec.org) The pcb and all components are manufactured according to the RoHS compliance specification [EU Directive 2002/95/EC Restriction of Hazardous Substances (RoHS)] DDR3 - SDRAM component Micron MT41K512M8RH-125:E 512Mx8 DDR3 SDRAM in PG-TFBGA-78 package 8-bit prefetch architecture Programmable CAS Latency, CAS Write Latency, Additive Latency, Burst Length and Burst Type. On-Die-Termination (ODT) and Dynamic ODT for improved signal integrity. Refresh, Self Refresh and Power Down Modes. ZQ Calibration for output driver and ODT. System Level Timing Calibration Support via Write Leveling and Multi Purpose Register (MPR) Read Pattern. Data Sheet Rev.1.0 25.07.2012 This Swissbit module is an industry standard 244-pin DDR3 SDRAM ECC Mini-DIMM which is organized as x72 high speed CMOS memory arrays. The module uses internally configured octal-bank DDR3 SDRAM devices. The module uses double data rate architecture to achieve high-speed operation. DDR3 SDRAM modules operate from a differential clock (CK and CK#). READ and WRITE accesses to a DDR3 SDRAM module is burst-oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. The burst length is either four or eight locations. An auto precharge function can be enabled to provide a self-timed row precharge that is initiated at the end of a burst access. The DDR3 SDRAM devices have a multibank architecture which allows a concurrent operation that is providing a high effective bandwidth. A self refresh mode is provided and a power-saving "power-down" mode. All inputs and all full drive-strength outputs are SSTL_15 compatible. The DDR3 SDRAM module uses the serial presence detect (SPD) function implemented via serial EEPROM 2 using the standard I C protocol. This nonvolatile storage device contains 256 bytes. The first 128 bytes are utilized by the SO-UDIMM manufacturer (Swissbit) to identify the module type, the module's organization and several timing parameters. The second 128 bytes are available to the end user. Module Configuration Organization DDR3 SDRAMs used Row Addr. Device Bank Select 1G x 72bit 18 x 512M x 8bit (4Gbit) 16 BA0, BA1, BA2 Column Refresh Addr. 10 8k Module Bank Select S0#, S1# Module Dimensions in mm 82.00 (long) x 30.00 (high) x 5.30 [max] (thickness with heat spreader) Timing Parameters Part Number Module Density Transfer Rate Memory clock/Data bit rate Latency SGL08G72B1BE2MT-CCRT 8 GB 10.6 GB/s 1.5ns / 1333MT/s 9-9-9 Label Info Part Number JEDEC Module Label SGL08G72B1BE2MT-CCRT 8GB 2Rx8 PC3-10600W-9-11-B0 Swissbit AG Industriestrasse 4 CH - 9552 Bronschhofen Fon: +41 (0) 71 913 03 03 Fax: +41 (0) 71 913 03 15 www.swissbit.com eMail: info@swissbit.com Page 2 of 18 Data Sheet Rev.1.0 25.07.2012 Pin Name A0-9, A11 - A15 Address Inputs A10/AP Address Input / Autoprecharge Bit BA0 - BA2 Bank Address Inputs DQ0 - DQ63 Data Input / Output CB0 - CB07 ECC check bits DM0-DM8 Input Data Mask DQS0 - DQS8 Data Strobe, positive line DQS0# - DQS8# Data Strobe, negative line (only used when differential data strobe mode is enabled) RAS# Row Address Strobe CAS# Column Address Strobe WE# Write Enable CKE0 - CKE1 Clock Enable S0#, S1# Chip Select CK0 - CK1 Clock Inputs, positive line CK0# - CK1# Clock Inputs, negative line Event# Temperature event: The EVENT# pin is asserted by the temperature sensor when critical Reset# Reset signal for DDR3 SDRAMs VDD Supply Voltage (1.5V 0.075V) VREFDQ Reference voltage: DQ, DM (VDD/2) VREFCA Reference voltage: Control, command, and address (VDD/2) VSS Ground VTT Termination voltage: Used for control, command, and address (VDD/2). VDDSPD Serial EEPROM Positive Power Supply SCL Serial Clock for Presence Detect SDA Serial Data Out for Presence Detect SA0 - SA1 Presence Detect Address Inputs ODT0, ODT1 On-Die Termination NC No Connection Swissbit AG Industriestrasse 4 CH - 9552 Bronschhofen Fon: +41 (0) 71 913 03 03 Fax: +41 (0) 71 913 03 15 www.swissbit.com eMail: info@swissbit.com Page 3 of 18 Data Sheet Rev.1.0 25.07.2012 Pin Configuration PIN Symbol PIN 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 VTT 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 VREFDQ VSS DQ0 DQ1 VSS DQS0# DQS0 VSS DQ2 DQ3 VSS DQ8 DQ9 VSS DQS1# DQS1 VSS DQ10 DQ11 VSS DQ16 DQ17 VSS DQS2# DQS2 VSS DQ18 DQ19 VSS Frontside Symbol PIN DQ24 DQ25 VSS DQS3# DQS3 VSS DQ26 DQ27 VSS CB0 CB1 VSS DQS8# DQS8 VSS CB2 CB3 VSS NC Reset# CKE0 VDD BA2 NC VDD A11 A7 VDD A5 A4 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 Symbol PIN Symbol VDD A2 VDD CK1 CK1# VDD VREFCA VDD NC VDD A10 BA0 VDD WE# CAS# VDD NC NC VDD NC NC VSS DQ32 DQ33 VSS DQS4# DQS4 VSS DQ34 DQ35 VSS 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 DQ40 DQ41 VSS DQS5# DQS5 VSS DQ42 DQ43 VSS DQ48 DQ49 VSS DQS6# DQS6 VSS DQ50 DQ51 VSS DQ56 DQ57 VSS DQS7# DQS7 VSS DQ58 DQ59 VSS SA0 SCL SA2 VTT (Sig): Signal in brackets may be routed to the socket connector, but is not used on the module Swissbit AG Industriestrasse 4 CH - 9552 Bronschhofen Fon: +41 (0) 71 913 03 03 Fax: +41 (0) 71 913 03 15 www.swissbit.com eMail: info@swissbit.com Page 4 of 18 Data Sheet Rev.1.0 25.07.2012 Backside Pin Symbol Pin Symbol Pin Symbol Pin Symbol 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 VTT VSS DQ4 DQ5 VSS DM0 NC VSS DQ6 DQ7 VSS DQ12 DQ13 VSS DM1 NC VSS DQ14 DQ15 VSS DQ20 DQ21 VSS DM2 NC VSS DQ22 DQ23 VSS DQ28 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 DQ29 VSS DM3 NC VSS DQ30 DQ31 VSS CB4 CB5 VSS DM8 NC VSS CB6 CB7 VSS NC NC NC VDD A15 A14 VDD A12 A9 VDD A8 A6 VDD 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 A3 A1 VDD CK0 CK0# VDD VDD Event# A0 VDD BA1 VDD RAS# CS0# VDD ODT0 A13 VDD NC NC VSS DQ36 DQ37 VSS DM4 NC VSS DQ38 DQ39 VSS DQ44 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 DQ45 VSS DM5 NC VSS DQ46 DQ47 VSS DQ52 DQ53 VSS DM6 NC VSS DQ54 DQ55 VSS DQ60 DQ61 VSS DM7 NC VSS DQ62 DQ63 VSS VDDSPD SA1 SDA VSS VTT (Sig): Signal in brackets may be routed to the socket connector, but is not used on the module Swissbit AG Industriestrasse 4 CH - 9552 Bronschhofen Fon: +41 (0) 71 913 03 03 Fax: +41 (0) 71 913 03 15 www.swissbit.com eMail: info@swissbit.com Page 5 of 18 Data Sheet Rev.1.0 25.07.2012 FUNCTIONAL BLOCK DIAGRAMM 8GB DDR3 SDRAM Mini-DIMM, 2 RANK AND 18 COMPONENTS S1 S0 DQS4 DQS4 DM4 DQS0 DQS0 DM0 DM DQ0 DQ1 DQ2 DQ3 DQ4 DQ5 DQ6 DQ7 I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 CS DM DQS DQS I/O 0 I/O 1 I/O 2 D0 ZQ CS DQS DQS DM D9 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 ZQ DQ32 DQ33 DQ34 DQ35 DQ36 DQ37 DQ38 DQ39 I/O 0 I/O 1 I/O 2 DQ40 DQ41 DQ42 I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 CS DM DQS DQS D4 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 ZQ I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 CS DQS DQS D13 ZQ DQS5 DQS5 DM5 DQS1 DQS1 DM1 DM DQ8 DQ9 DQ10 I/O 0 I/O 1 I/O 2 DQ11 DQ12 DQ13 DQ14 DQ15 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 CS DM DQS DQS D1 ZQ I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 CS DM DQS DQS D10 DQ43 DQ44 DQ45 DQ46 DQ47 ZQ CS DM DQS DQS I/O 0 I/O 1 I/O 2 D5 ZQ CS DQS DQS D14 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 ZQ DQS6 DQS6 DM6 DQS2 DQS2 DM2 DM DQ16 DQ17 DQ18 DQ19 DQ20 DQ21 DQ22 DQ23 I/O 0 I/O 1 I/O 2 CS D2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 DM DQS DQS ZQ I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 CS DM DQS DQS DQ51 DQ52 DQ53 DQ54 DQ55 I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 DQ56 DQ57 DQ58 I/O 0 I/O 1 I/O 2 DQ59 DQ60 DQ61 DQ62 DQ63 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 DQ48 DQ49 DQ50 D11 ZQ CS DM DQS DQS I/O 0 I/O 1 I/O 2 D6 ZQ CS DQS DQS D15 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 ZQ DQS7 DQS7 DM7 DQS3 DQS3 DM3 DM DQ24 DQ25 DQ26 I/O 0 I/O 1 I/O 2 DQ27 DQ28 DQ29 DQ30 DQ31 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 CB0 CB1 CB2 I/O 0 I/O 1 I/O 2 CB3 CB4 CB5 CB6 CB7 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 CS DM DQS DQS I/O 0 I/O 1 I/O 2 D3 ZQ CS D12 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 DM DQS DQS ZQ CS DM DQS DQS I/O 0 I/O 1 I/O 2 D7 ZQ I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 CS DQS DQS D16 ZQ DQS8 DQS8 DM8 DM BA0-BA2 A0-A15 RAS CAS WE ODT0 ODT1 CKE0 CKE1 CK0,CK1 CK0,CK1 RESET Swissbit AG Industriestrasse 4 CH - 9552 Bronschhofen CS DM DQS DQS D8 ZQ I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 CS DQS DQS D17 VDDSPD VDD/VDDQ SPD VREFDQ D0-D17 VREFCA D0-D17 VSS D0-D17 D0-D17 ZQ BA0-BA2: SDRAM D0-D17 A0-A15: SDRAM D0-D17 RAS: SDRAM D0-D17 CAS: SDRAM D0-D17 WE: SDRAM D0-D17 ODT: SDRAM D0-D8 ODT: SDRAM D9-D17 CKE: SDRAM D0-D8 CKE: SDRAM D9-D17 CK: SDRAM D0-D17 CK: SDRAM D0-D17 RESET: SDRAM D0-D17 Fon: +41 (0) 71 913 03 03 Fax: +41 (0) 71 913 03 15 Notes: 1. DQ-to-I/O wiring is shown as recommended but may be changed. 2. DQ/DQS/DQS/ODT/DM/CKE/S relationship must be maintained as shown. 3. DQ, DM, DQS/DQS resistors: Refer to associated topology diagram. 4. Refer to the appropriate clock wiring topology under the DIMM wiring details section of the JEDED document. 5. For each DRAM, a unique ZQ resistor is connected to GND. The ZQ resistor is 240O1%. 6. Refer to associated figure for SPD details. www.swissbit.com eMail: info@swissbit.com Page 6 of 18 Data Sheet Rev.1.0 25.07.2012 MAXIMUM ELECTRICAL DC CHARACTERISTICS PARAMETER/ CONDITION Supply Voltage I/O Supply Voltage VDDL Supply Voltage Voltage on any pin relative to VSS INPUT LEAKAGE CURRENT SYMBOL VDD VDDQ VDDL VIN, VOUT Any input 0V VIN VDD, VREF pin 0V VIN 0.95V (All other pins not under test = 0V) MIN -0.4 -0.4 -0.4 -0.4 MAX 1.975 1.975 1.975 1.975 II UNITS V V V V A Command/Address -16 16 IOZ -16 -2 -5 16 2 5 A IVREF -8 8 A RAS#, CAS#, WE#, S#, CKE CK, CK# DM OUTPUT LEAKAGE CURRENT (DQ's and ODT are disabled; 0V VOUT VDDQ) DQ, DQS, DQS# VREF LEAKAGE CURRENT ; VREF is on a valid level DC OPERATING CONDITIONS PARAMETER/ CONDITION Supply Voltage I/O Supply Voltage VDDL Supply Voltage I/O Reference Voltage I/O Termination Voltage (system) Input High (Logic 1) Voltage Input Low (Logic 0) Voltage SYMBOL MIN VDD 1.425 VDDQ 1.425 VDDL 1.425 VREF 0.49 x VDDQ VTT 0.49 x VDDQ-20mV VIH (DC) VREF + 0.1 VIL (DC) -0.3 NOM 1.5 1.5 1.5 0.50 x VDDQ 0.50 x VDDQ MAX 1.575 1.575 1.575 0.51x VDDQ 0.51x VDDQ+20mV VDDQ + 0.3 VREF - 0.1 UNITS V V V V V V V AC INPUT OPERATING CONDITIONS PARAMETER/ CONDITION Input High (Logic 1) Voltage Input Low (Logic 0) Voltage SYMBOL VIH (AC) VIL (AC) MIN VREF + 0.175 - MAX VREF - 0.175 UNITS V V CAPACITANCE At DDR3 data rates, it is recommended to simulate the performance of the module to achieve optimum values. When inductance and delay parameters associated with trace lengths are used in simulations, they are significantly more accurate and realistic than a gross estimation of module capacitance. Simulations can then render a considerably more accurate result. JEDEC modules are now designed by using simulations to close timing budgets. Swissbit AG Industriestrasse 4 CH - 9552 Bronschhofen Fon: +41 (0) 71 913 03 03 Fax: +41 (0) 71 913 03 15 www.swissbit.com eMail: info@swissbit.com Page 7 of 18 Data Sheet Rev.1.0 25.07.2012 IDD Specifications and Conditions (0C TCASE + 85C; VDDQ = +1.5V 0.075V, VDD = +1.5V 0.075V) Parameter & Test Condition OPERATING CURRENT *) : One device bank Active-Precharge; tRC= tRC (IDD); tCK = tCK (IDD); CKE is HIGH, CS# is HIGH between valid commands; DQ inputs changing once per clock cycle; Address and control inputs changing once every two clock cycles OPERATING CURRENT *) : One device bank; Active-Read-Precharge; IOUT = 0mA; BL = 4, CL = CL (IDD), AL = 0; tCK = tCK (IDD), tRC= tRC (IDD), tRAS = tRAS MIN (IDD), tRCD = tRCD (IDD); CKE is HIGH, CS# is HIGH between valid commands; Address inputs changing once every two clock cycles; Data Pattern is same as IDD4W Fast Exit PRECHARGE POWER-DOWN CURRENT: All device banks idle; Power-down mode; tCK = tCK (IDD); CKE is LOW; All Control and Slow Exit Address bus inputs are not changing; DQ's are floating at VREF PRECHARGE QUIET STANDBY CURRENT: All device banks idle; tCK = tCK (IDD); CKE is HIGH, CS# is HIGH; All Control and Address bus inputs are not changing; DQ's are floating at VREF PRECHARGE STANDBY CURRENT: All device banks idle; tCK = tCK (IDD); CKE is HIGH, CS# is HIGH; All other Control and Address bus inputs are changing once every two clock cycles; DQ inputs changing once per clock cycle ACTIVE POWER-DOWN CURRENT: All device banks open; tCK = tCK (IDD); CKE is LOW; All Control and Address bus inputs are not changing; DQ's are floating at VREF (always fast exit) ACTIVE STANDBY CURRENT: All device banks open; tCK = tCK (IDD), tRAS = tRAS MAX (IDD), tRP = tRP (IDD); CKE is HIGH, CS# is HIGH between valid commands; All other Control and Address bus inputs are changing once every two clock cycles; DQ inputs changing once per clock cycle OPERATING READ CURRENT: All device banks open, Continuous burst reads; One module rank active; IOUT = 0mA; BL = 4, CL = CL (IDD), AL = 0; tCK = tCK (IDD), tRAS = tRAS MAX (IDD), tRP = tRP (IDD); CKE is HIGH, CS# is HIGH between valid commands; Address bus inputs are changing once every two clock cycles; DQ inputs changing once per clock cycle Swissbit AG Industriestrasse 4 CH - 9552 Bronschhofen Fon: +41 (0) 71 913 03 03 Fax: +41 (0) 71 913 03 15 Symbol max. Unit 10600-999 8500-777 IDD0 567 540 mA IDD1 702 675 mA IDD2P 468 468 mA 288 288 IDD2Q 450 396 mA IDD2N 450 396 mA IDD3P 630 576 mA IDD3N 630 576 mA IDD4R 1404 1251 mA www.swissbit.com eMail: info@swissbit.com Page 8 of 18 Data Sheet Parameter & Test Condition OPERATING WRITE CURRENT: All device banks open, Continuous burst writes; One module rank active; BL = 4, CL = CL (IDD), AL = 0; tCK = tCK (IDD), tRAS = tRAS MAX (IDD), tRP = tRP (IDD); CKE is HIGH, CS# is HIGH between valid commands; Address bus inputs are changing once every two clock cycles; DQ inputs changing once per clock cycle BURST REFRESH CURRENT: tCK = tCK (IDD); refresh command at every tRFC (IDD) interval, CKE is HIGH, CS# is HIGH between valid commands; All other Control and Address bus inputs are changing once every two clock cycles; DQ inputs changing once per clock cycle SELF REFRESH CURRENT: CK and CK# at 0V; CKE 0.2V; All other Control and Address bus inputs are floating at VREF; DQ's are floating at VREF OPERATING CURRENT*) : Four device bank interleaving READs, IOUT = 0mA; BL = 4, CL = CL (IDD), AL = tRCD (IDD) - 1 x tCK (IDD); tCK = tCK (IDD), tRC = tRC (IDD), tRRD = tRRD (IDD), tRCD = tRCD (IDD); CKE is HIGH, CS# is HIGH between valid commands; Address bus inputs are not changing during DESELECT; DQ inputs changing once per clock cycle Rev.1.0 Symbol 25.07.2012 max. Unit 10600-999 8500-777 IDD4W 1134 999 mA IDD5 1476 1440 mA IDD6 360 360 mA IDD7 1854 1584 mA *) Value calculated as one module rank in this operating condition, and all other module ranks in IDD2P (CKE LOW) mode. TIMING VALUES USED FOR IDD MEASUREMENT IDD MEASUREMENT CONDITIONS SYMBOL 10600-999 8500-777 9 7 CL (IDD) 13.5 13.125 tRCD (IDD) 49.5 50.625 tRC (IDD) 6 7.5 tRRD (IDD) 1.5 1.87 tCK (IDD) 36 37.5 tRAS MIN (IDD) 70'200 70'200 tRAS MAX (IDD) 13.5 13.125 tRP (IDD) 260 260 tRFC (IDD) Swissbit AG Industriestrasse 4 CH - 9552 Bronschhofen Unit tCK ns ns ns ns ns ns ns ns Fon: +41 (0) 71 913 03 03 Fax: +41 (0) 71 913 03 15 www.swissbit.com eMail: info@swissbit.com Page 9 of 18 Data Sheet Rev.1.0 25.07.2012 DDR3 SDRAM COMPONENT ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS (0C TCASE + 85C; VDDQ = +1.5V 0.075V, VDD = +1.5V 0.075V) AC CHARACTERISTICS 10600-999 PARAMETER SYMBOL MIN MAX Clock cycle time CL = 10 1.5 <1.875 tCK (10) CL = 9 1.5 <1.875 tCK (9) CL = 8 1.875 <2.5 tCK (8) CL = 7 1.875 <2.5 tCK (7) CL = 6 2.5 3.3 tCK (6) CL = 5 3.0 3.3 tCK (5) CK high-level width 0.47 0.53 tCH (avg) CK low-level width 0.47 0.53 tCL (avg) Data-out high-impedance 250 tHZ window from CK/CK# Data-out low-impedance window tLZ -500 250 from CK/CK# DQ and DM input pulse width 400 tDIPW ( for each input ) DQS input high pulse width 0.45 0.55 tDQSH DQS input low pulse width 0.45 0.55 tDQSL DQS read preamble 0.9 Note1 tRPRE DQS read postamble 0.3 Note2 tRPST DQS write preamble 0.9 tWPRE DQS write postamble 0.3 tWPST Address and control input pulse tIPW 620 width ( for each input ) 1 The maximum preamble is bound by tLZDQS (MAX) 2 The maximum postamble is bound by tHZDQS (MAX) 8500-777 MIN MAX 1.875 <2.5 2.5 3.3 3.0 3.3 0.47 0.53 0.47 0.53 300 -600 Unit ns ns ns ns ns ns tCK tCK ps 300 ps 490 0.45 0.45 0.9 0.3 0.9 0.3 780 ps 0.55 0.55 Note1 Note2 tCK tCK tCK tCK tCK tCK ps DQ, DQS and C/A signal setup and hold times tDS, tDH, tDQSQ, tDSS, tDQSS, tDQSCK, tIS, tIH need to be calculated with the respective DRAM derating tables and the driver slew rate or determined by simulation Swissbit AG Industriestrasse 4 CH - 9552 Bronschhofen Fon: +41 (0) 71 913 03 03 Fax: +41 (0) 71 913 03 15 www.swissbit.com eMail: info@swissbit.com Page 10 of 18 Data Sheet Rev.1.0 25.07.2012 DDR3 SDRAM COMPONENT ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS (Continued) (0C TCASE + 85C; VDDQ = +1.5V 0.075V, VDD = +1.5V 0.075V) AC CHARACTERISTICS PARAMETER SYMBOL CAS# to CAS# command delay tCCD ACTIVE to ACTIVE (same bank) tRC command period ACTIVE bank a to ACTIVE bank tRRD b command ACTIVE to READ or WRITE tRCD delay Four bank 1K Page size tFAW Activate period 2K Page size ACTIVE to PRECHARGE tRAS command Internal READ to precharge tRTP command delay Write recovery time tWR Auto precharge write recovery + tDAL precharge time Internal WRITE to READ tWTR command delay PRECHARGE command period tRP LOAD MODE command cycle tMRD time REFRESH to ACTIVE or REFRESH to REFRESH tRFC command interval Average periodic refresh interval 0 C TCASE 85 C 85 C < TCASE 95 C RTT turn-on from ODTL on reference RTT turn-on from ODTL off reference Asynchronous RTT turn-on delay (power Down with DLL off) Asynchronous RTT turn-off delay (power Down with DLL off) RTT dynamic change skew Exit self refresh to commands not requiring a locked DLL Write levelling setup from rising CK, CK# crossing to rising DQS, DQS# crossing Write levelling setup from rising DQS, DQS# crossing to rising CK, CK# crossing First DQS, DQS# rising edge DQS, DQS# delay Swissbit AG Industriestrasse 4 CH - 9552 Bronschhofen 10600-999 MIN MAX 4 49.5 8500-777 MIN MAX 4 Unit tCK 50.625 ns ns max max 4nCK,10ns 4nCK,7.5ns 13.5 13.125 ns 30 45 37.5 50 ns 36 70'200 37.5 70'200 ns max max 4nCK,7.5ns 4nCK,7.5ns 15 15 ns tWR + tRP/tCK tWR + tRP/tCK ns ns ns max max 4nCK,7.5ns 4nCK,7.5ns 15 13.125 ns 4 4 tCK 260 70'200 260 70'200 tREFI 7.8 7.8 tREFI IT 3.9 3.9 ns s tAON -250 250 -300 300 ps tAOF 0.3 0.7 0.3 0.7 tCK tAONPD 2 8,5 2 8,5 ns tAOFPD 2 8,5 2 8,5 ns tADC 0.3 max 0.7 0.3 max 0.7 tCK tXS 5nCK,tR FC + 10ns 5nCK,tR FC + 10ns ns tWLS 195 245 ps tWLH 195 245 ps tWLMRD tWLDQSEN 40 25 40 25 tCK tCK Fon: +41 (0) 71 913 03 03 Fax: +41 (0) 71 913 03 15 www.swissbit.com eMail: info@swissbit.com Page 11 of 18 Data Sheet Rev.1.0 25.07.2012 DDR3 SDRAM COMPONENT ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS (Continued) (0C TCASE + 85C; VDDQ = +1.5V 0.075V, VDD = +1.5V 0.075V) AC CHARACTERISTICS PARAMETER Exit reset from CKE HIGH to a valid command Begin power supply ramp to power supplies stable RESET# LOW to power supplies stable RESET# LOW to I/O and RTT High-Z Exit precharge power-down to any non-READ command CKE minimum high/low time SYMBOL tXPR 10600-999 MIN MAX max 8500-777 MIN MAX max 5nCK, tRFC + 10ns Unit 5nCK, tRFC + 10ns tVDDPR 200 200 ms tRPS 200 200 ms tIOz 20 20 ns tXP tCKE max max 3nCK,6ns 3nCK,7.5ns max max 3nCK, 5.625ns 3nCK, 5.625ns Temperature Sensor with Serial Presence-Detect EEPROM SCL SDA WP/ EVENT EVENT R1 0O SA0 SA1 SA2 SA0 SA1 SA2 Temperature Sensor with Serial Presence-Detect EEPROM Operating Conditions Parameter / Condition Supply voltage Supply current: VDD = 3.3V Input high voltage: Logic 1; SCL, SDA Input low voltage: Logic 0; SCL, SDA Output low voltage: IOUT = 2.1mA Input current Temperature sensing range Temperature sensor accuracy Swissbit AG Industriestrasse 4 CH - 9552 Bronschhofen Symbol VDDSPD IDD VIH VIL VOL IIN Fon: +41 (0) 71 913 03 03 Fax: +41 (0) 71 913 03 15 MIN +3 MAX +3.6 +2.0 +1.45 -5.0 TBD TBD VDDSPD +1 550 400 5.0 TBD TBD www.swissbit.com eMail: info@swissbit.com Unit V mA V mV mV A C C Page 12 of 18 Data Sheet Rev.1.0 25.07.2012 A.C. Characteristics of Temperature Sensor VCC = 3.3 V 10%, TA = -40C to +125C Symbol fSCL tBUF tF tR tHD:DAT tH:STA tHIGH tLOW tSU:DAT tSU:STA tSU:STO tTIMEOUT tI tWR tPU Parameter / Condition SCL clock frequency Bus Free Time Between STOP and START SDA fall time SDA rise time Data hold time (accepted for Input Data) Data Hold Time (guaranteed for Output Data) Start condition hold time High Period of SCL Low Period of SCL Data setup time Start condition setup time Stop condition setup time SMBus SCL Clock Low Timeout Noise Pulse Filtered at SCL and SDA Inputs Write Cycle Time Power-up Delay to Valid Temperature Recording MIN 10 1300 MAX 400 300 300 0 300 600 600 1300 100 600 600 25 900 35 100 5 100 Unit kHz ns ns ns ns ns ns ns ns ns ns ns ms ns ms ms Temperature Characteristics of Temperature Sensor VCC = 3.3 V 10%, TA = -40C to +125C Parameter Temperature Reading Error Class B, JC42.4 compliant ADC Resolution Temperature Resolution Conversion Time 1 Thermal Resistance JA Test Conditions/Comments +75C TA +95C, active range +40C TA +125C, monitor range -40C TA +125C, sensing range Junction-to-Ambient (Still Air) MAX 1.0 2.0 3.0 12 0.0625 100 92 Unit C C C Bits C Ms C/W 1 Power Dissipation is defined as PJ = (TJ - TA)/JA, where TJ is the junction temperature and TA is the ambient temperature. The thermal resistance value refers to the case of a package being used on a standard 2-layer PCB. Slave Address Bits of Temperature Sensor Device EEPROM Temp. Sensor 1 Device Type Identifier 1 b7 b6 b5 b4 1 0 1 0 0 0 1 1 Select Address Signals b3 b2 b1 A2 A1 A0 A2 A1 A0 R/W# b0 R/W# R/W# The most significant bit, b7, is sent first. Swissbit AG Industriestrasse 4 CH - 9552 Bronschhofen Fon: +41 (0) 71 913 03 03 Fax: +41 (0) 71 913 03 15 www.swissbit.com eMail: info@swissbit.com Page 13 of 18 Data Sheet Rev.1.0 25.07.2012 SERIAL PRESENCE-DETECT MATRIX Byte Byte Description 10600-999 0 CRC RANGE, EEPROM BYTES, BYTES USED 0x92 1 SPD REVISON 0x11 2 DRAM DEVICE TYPE 0x0B 3 MODULE TYPE (FORM FACTOR) 0x06 4 SDRAM DEVICE DENSITY & BANKS 0x04 5 SDRAM DEVICE ROW & COLUMN COUNT 0x21 6 BYTE 6 RESERVED 0x00 7 MODULE RANKS & DEVICE DQ COUNT 0x09 8 ECC TAG & MODULE MEMORY BUS WIDTH 0x0B 9 FINE TIMEBASE DIVIDEND/DIVISOR 0x11 10 MEDIUM TIMEBASE DIVIDEND 0x01 11 MEDIUM TIMEBASE DIVISOR 0x08 12 MIN SDRAM CYCLE TIME (tCK MIN) 0x0C 13 BYTE 13 RESERVED 0x00 14 CAS LATENCIES SUPPORTED (CL4 => CL11) 0x7E 15 CAS LATENCIES SUPPORTED (CL12 => CL18) 0x00 16 MIN CAS LATENCY TIME (tAA MIN) 0x69 17 MIN WRITE RECOVERY TIME (tWR MIN) 0x78 18 MIN RAS# TO CAS# DELAY (tRCD MIN) 0x69 19 MIN ROW ACTIVE TO ROW ACTIVE DELAY (tRRD MIN) 0x30 20 MIN ROW PRECHARGE DELAY (tRP MIN) 0x69 21 UPPER NIBBLE FOR tRAS & tRC 0x11 22 MIN ACTIVE TO PRECHARGE DELAY (tRAS MIN) 0x20 23 MIN ACTIVE TO ACTIVE/REFRESH DELAY (tRC MIN) 0x89 24 MIN REFRESH RECOVERY DELAY (tRFC MIN) LSB 0x20 25 MIN REFRESH RECOVERY DELAY (tRFC MIN) MSB 0x08 26 MIN INTERNAL WRITE TO READ CMD DELAY (tWTR MIN) 0x3C 27 MIN INTERNAL READ TO PRECHARGE CMD DELAY (tRTP MIN) 0x3C 28 MIN FOUR ACTIVE WINDOW DELAY (tFAW MIN) MSB 0x00 29 MIN FOUR ACTIVE WINDOW DELAY (tFAW MIN) LSB 0xF0 30 SDRAM DEVICE OUTPUT DRIVERS SUPPORTED 0x83 31 SDRAM DEVICE THERMAL & REFRESH OPTIONS 0x05 Swissbit AG Industriestrasse 4 CH - 9552 Bronschhofen Fon: +41 (0) 71 913 03 03 Fax: +41 (0) 71 913 03 15 www.swissbit.com eMail: info@swissbit.com Page 14 of 18 Data Sheet Byte Byte Description Rev.1.0 25.07.2012 10600-999 32 DDR3-MODULE THERMAL SENSOR 0x80 33 DDR3-SDRAM DEVICE TYPE 0x00 34 DDR3-FINE OFFSET FOR tCKMIN 0x00 BYTES 33-59 RESERVED 0x00 60 MODULE HEIGHT (NOMINAL) 0x0F 61 MODULE THICKNESS (MAX) 0x11 62 REFERENCE RAW CARD ID 0x01 63 ADDRESS MAPPING EDGE CONECTOR TO DRAM 0x00 64 DDR3-HEATSPREADER SOLUTION 0x00 BYTES 64-116 RESEVED 0x00 117 MODULE MFR ID (LSB) 0x83 118 MODULE MFR ID (MSB) 0xDA 119 MODULE MFR LOCATION ID 0x01 (Switzerland) 0x02 (Germany) 0x03 (USA) 120 MODULE MFR YEAR X 121 MODULE MFR WEEK X 122-125 MODULE SERIAL NUMBER X 126-127 CRC 128-145 MODULE PART NUMBER 35-59 65-116 tbd "SGL08G72B1BE2MT-xx" 146 MODULE DIE REV n.a. 147 MODULE PCB REV n.a. 148 DRAM DEVICE MFR ID (LSB) 0x80 149 DRAM DEVICE MFR (MSB) 0x2C 150-175 MFR RESERVED BYTES 150-175 0x00 176-255 CUSTOMER RESERVED BYTES 176-255 0xFF Swissbit AG Industriestrasse 4 CH - 9552 Bronschhofen Fon: +41 (0) 71 913 03 03 Fax: +41 (0) 71 913 03 15 www.swissbit.com eMail: info@swissbit.com Page 15 of 18 Data Sheet Rev.1.0 25.07.2012 Part Number Code S G L 08G 72 B1 B E 2 MT 1 2 3 4 5 6 7 8 9 10 - CC * R T 11 12 13 14 *RoHs compl. DDR3-1333 MT/s Swissbit AG 1.5V DDR3 244 Pin Mini-UDIMM Depth (8GB) Width PCB-Type (BA3S782 1.00) Chip Vendor (Micron) 2 Module Ranks Chip Rev. E Chip organisation x8 * optional / additional information T= Thermal Sensor Swissbit AG Industriestrasse 4 CH - 9552 Bronschhofen Fon: +41 (0) 71 913 03 03 Fax: +41 (0) 71 913 03 15 www.swissbit.com eMail: info@swissbit.com Page 16 of 18 Data Sheet Rev.1.0 25.07.2012 Revision History Revision 1.0 Changes Date First release version Swissbit AG Industriestrasse 4 CH - 9552 Bronschhofen 25.07.2012 Fon: +41 (0) 71 913 03 03 Fax: +41 (0) 71 913 03 15 www.swissbit.com eMail: info@swissbit.com Page 17 of 18 Data Sheet Rev.1.0 25.07.2012 Locations Swissbit AG Industriestrasse 4 CH - 9552 Bronschhofen Switzerland Phone: +41 (0)71 913 03 03 Fax: +41 (0)71 913 03 15 _____________________________ Swissbit Germany GmbH Wolfener Strasse 36 D - 12681 Berlin Germany Phone: +49 (0)30 93 69 54 - 0 Fax: +49 (0)30 93 69 54 - 55 _____________________________ Swissbit NA, Inc. 1202 E Winding Creek Eagle, Idaho 83616 USA Phone: +1 208 938 4525 Fax: +1 914 935 9865 _____________________________ Swissbit Japan, Inc. 3F Core Koenji, 2-1-24 Koenji-Kita, Suginami-Ku, Tokyo 166-0002 Japan Phone: +81 3 5356 3511 Fax: +81 3 5356 3512 Swissbit AG Industriestrasse 4 CH - 9552 Bronschhofen Fon: +41 (0) 71 913 03 03 Fax: +41 (0) 71 913 03 15 www.swissbit.com eMail: info@swissbit.com Page 18 of 18 Mouser Electronics Authorized Distributor Click to View Pricing, Inventory, Delivery & Lifecycle Information: Swissbit: SGL08G72B1BE2MT-CCRT