SY898533L Precision Differential 3.3V Low Skew LVPECL 1:4 Fanout Buffer General Description The SY898533L is a 3.3V, low skew, 1:4 LVPECL fanout buffer with two selectable clock input pairs. Most standard differential input levels can be applied to the CLK, /CLK pair while LVPECL, CML, or SSTL input levels can be applied to the PCLK, /PCLK pair. To eliminate runt pulses on the outputs during asynchronous assertion/de-assertion of the clock enable pin, the clock enable is synchronized with the input signal. The SY898533L operates from a 3.3V 5% supply and is guaranteed over the full industrial temperature range of 0C to +70C. The SY898533L is part of Micrel's high(R) speed, Precision Edge product line. Datasheets and support documentation can be found on Micrel's web site at: www.micrel.com. Functional Block Diagram (R) Precision Edge Features Provides four differential 3.3V LVPECL copies Selects between differential CLK, /CLK or LVPECL clock inputs CLK, /CLK pair accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL input levels PCLK, /PCLK pair accepts LVPECL, CML, SSTL input levels Guaranteed AC performance over temperature and supply voltage: 650MHz Maximum output frequency < 1.4ns Propagation delay (In-to-Q) < 30ps Output skew < 150ps Part-to-part skew Additive phase jitter, RMS: 0.06ps (typical) 3.3V 5% supply voltage 0C to +70C temperature operating range Available in a 20-pin TSSOP package Applications SONET clock distribution Backplane distribution Markets LAN/WAN Enterprise servers ATE Test and measurement Precision Edge is a registered trademark of Micrel, Inc. Micrel Inc. * 2180 Fortune Drive * San Jose, CA 95131 * USA * tel +1 (408) 944-0800 * fax + 1 (408) 474-1000 * http://www.micrel.com July 2009 M9999-072409-C hbwhelp@micrel.com or (408) 955-1690 Micrel, Inc. SY898533L Ordering Information Part Number Package Type Operating Range SY898533LKZ K4-20-1 K4-20-1 SY898533LKZTR (2) Package Marking Lead Finish Commercial SY898533 with Pb-Free bar-line Indicator Matte-tin Pb-Free Commercial SY898533 with Pb-Free bar-line Indicator Matte-tin Pb-Free Notes: 1. Contact factory for die availability. Dice are guaranteed at TA = 25C, DC Electricals Only. 2. Tape and Reel. Pin Configuration 20-Pin TSSOP (K4-20-1) July 2009 3 M9999-072409-C hbwhelp@micrel.com or (408) 955-1690 Micrel, Inc. SY898533L Pin Description Pin Number Pin Name 1 VEE Pin Function Ground. 2 CLK_EN Single-Ended Input: This TTL/CMOS input disables and enables the Q0-Q3 outputs. It is internally connected to a 50k pull-up resistor and will default to a logic HIGH state if left open. When disabled, Q goes LOW and /Q goes HIGH. CLK_EN being synchronous, outputs will be enabled/disabled following a rising and a falling edge of the input clock. VTH = is approximately 1.5V. 3 CLK_SEL Single-Ended Input: This single-ended TTL/CMOS-compatible input selects the input to the multiplexer. Note that this input is internally connected to a 50k pull-down resistor and will default to logic LOW state if left open. VTH = is approximately 1.5V. CLK, /CLK Differential Input: This input pair is a differential signal input to the device. This input accepts AC- or DC-coupled signals. CLK is internally connected to a 28k pull-down resistor and will default to a logic LOW state if left open while /CLK is connected to a 50k pull-up resistor and will default to a logic HIGH state if left open. This input pair is selected when CLK_SEL is set to logic LOW. 6, 7 PCLK, /PCLK Differential Input: This input pair is a differential signal input to the device. This input accepts AC- or DC-coupled signals. PCLK is internally connected to a 50k pull-down resistor and will default to a logic LOW state if left open while /PCLK is connected to a 50k pull-up resistor and will default to a logic HIGH state if left open. This input pair is selected when CLK_SEL is set to logic HIGH. 8, 9 NC 10, 13, 18 VCC 20, 19 17, 16 15, 14 12, 11 Q0, /Q0 Q1, /Q1 Q2, /Q2 Q3, /Q3 4, 5 Unused Pins Positive Power Supply Pins: Bypass with 0.1F||0.01F low ESR capacitors as close to the VCC pins as possible. LVPECL Differential Output Pairs: Differential buffered output copies of the selected input signal. The output swing is typically 800mV. Unused output pairs may be left floating with no impact on jitter. These differential LVPECL outputs are a logic function of the CLK, /CLK and PCLK, /PCLK, and CLK_SEL inputs. See "Truth Table" below. Truth Table Inputs July 2009 Outputs CLK_EN CLK_SEL Selected Source Q0 :Q3 /Q0:/Q3 0 0 CLK, /CLK Disabled : LOW Disabled : HIGH 0 1 PCLK, /PCLK Disabled : LOW Disabled : HIGH 1 0 CLK, /CLK CLK /CLK 1 1 PCLK, /PCLK PCLK /PCLK 4 M9999-072409-C hbwhelp@micrel.com or (408) 955-1690 Micrel, Inc. SY898533L Absolute Maximum Ratings(1) Operating Ratings(2) Supply Voltage (VCC) .......................................-0.5V to +4.6V Input Voltage (VIN) ....................................-0.5V to VCC +0.5V LVPECL Output Current (IOUT) ................................................ Continuous ...............................................................50mA Surge ......................................................................100mA Lead Temperature (soldering, 20 sec.) ......................+260C Storage Temperature (Ts) ............................. -65C to 150C Supply Voltage (VCC) ..............................+3.135V to +3.465V Ambient Temperature (TA) ................................ 0C to +70C (3) Package Thermal Resistance TSSOP (q JA) Still-Air......................................................... 73.2C/W Power Supply DC Electrical Characteristics(4) VCC = 3.3V 5%; TA = 0C to +70C, unless otherwise stated. Symbol Parameter VCC Power Supply IEE Power Supply Current Condition Min Typ Max Units 3.135 3.3 3.465 V 50 mA Max Units No load, max VCC LVCMOS/LVTTL DC Electrical Characteristics(4) VCC = 3.3V 5%; TA = 0C to +70C, unless otherwise stated. Symbol Parameter VIH Input High Voltage 2 VCC + 0.3V V VIL Input Low Voltage -0.3 0.8 V IIH Input High Current IIL Input Low Current Condition Min Typ CLK_EN VIN = VCC = 3.465V 5 A CLK_SEL VIN = VCC = 3.465V 150 A CLK_EN VIN = 0V, VCC = 3.465V -150 A CLK_SEL VIN = 0V, VCC = 3.465V -5 A Differential DC Electrical Characteristics(4) VCC = 3.3V 5%; TA = 0C to +70C, unless otherwise stated. Symbol Parameter IIH Input High Current IIL Input Low Current VPP VCMR Condition Min Typ Max Units 150 A 5 A CLK VIN = VCC = 3.465V /CLK VIN = VCC = 3.465V CLK VIN = 0.5V, VCC = 3.465V -5 A /CLK VIN = 0.5V, VCC = 3.465V -150 A Peak-to-Peak Input Voltage (5, 6) Common Mode Input Voltage 0.15 1.3 V VEE + 0.5 VCC - 0.85 V Notes: 1. Permanent device damage may occur if absolute maximum ratings are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. 2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings. 3. qJA value is determined for a 4-layer board in still air unless otherwise stated. 4. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. 5. Maximum input voltage for PCLK and /PCLK is VCC + 0.3V for single ended applications. 6. VIH is defined as the common mode voltage. July 2009 5 M9999-072409-C hbwhelp@micrel.com or (408) 955-1690 Micrel, Inc. SY898533L LVPECL DC Electrical Characteristics(7) VCC = 3.3V 5%; TA = 0C to +70C, unless otherwise stated. Symbol Parameter IIH Input High Current IIL Input Low Current VPP VCMR Condition Min Typ Max Units 150 A 5 A PCLK VIN = VCC = 3.465V /PCLK VIN = VCC = 3.465V PCLK VIN = 0V, VCC = 3.465V -5 A /PCLK VIN = 0V, VCC = 3.465V -150 A Peak-to-Peak Input Voltage (8, 9) Common Mode Input Voltage (10) VOH Output High Voltage VOL Output Low Voltage VSWING Peak-to-Peak Output Voltage Swing (10) 0.3 1 V VEE + 1.5 VCC V VCC - 1.4 VCC - 0.9 V VCC - 2.0 VCC - 1.7 V 0.6 1.0 V Max Units Notes: 7. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. 8. Maximum input voltage for PCLK and /PCLK is VCC + 0.3V for single ended applications. 9. VIH is defined as the common mode voltage. 10. 50 to VCC-2V terminated outputs. AC Electrical Characteristics(11) VCC = 3.3V 5%; RL = 50 to VCC-2V; TA = 0C to +70C, unless otherwise stated. Symbol Parameter Condition fMAX Maximum Operating Frequency tPD Differential Propagation Delay IN-to-Q tSKEW Output-to-Output Skew Min Typ 650 f 650MHz MHz 1.0 (12) Part-to-Part Skew (13) (14) tJITTER Additive Phase Jitter tr, tf Output Rise/Fall Time odc Output Duty Cycle 1.4 ns 30 ps 150 ps 0.06 20% to 80% @ 50MHz psRMS 300 700 ps 47 53 % Notes: 11. High-frequency AC-parameters are guaranteed by design and characterization. 12. Output-to-Output skew is measured between two different outputs under identical transitions. 13. Part-to-Part skew is defined for two parts with identical power supply voltages at the same temperature and with no skew of the edges at the respective inputs. This parameter is defined in accordance with JEDEC Standard 65. 14. Driving only one input clock. July 2009 6 M9999-072409-C hbwhelp@micrel.com or (408) 955-1690 Micrel, Inc. SY898533L Timing Diagrams Figure 1a. CLK_EN Timing Diagram Figure 1b. Propagation Delay Figure 1c. Output-to-Output Skew July 2009 7 M9999-072409-C hbwhelp@micrel.com or (408) 955-1690 Micrel, Inc. SY898533L Typical Operating Characteristics VCC = 3.3V, VEE = 0V, VIN = 800mV, RL = 50 to VCC-2V; TA = 25C, unless otherwise stated. Output Swing vs. Frequency 900 Output Swing (mV) 800 700 600 500 400 300 200 100 0 0 July 2009 100 200 300 400 500 600 700 800 9001000 Frequency (MHz) 8 M9999-072409-C hbwhelp@micrel.com or (408) 955-1690 Micrel, Inc. SY898533L Functional Characteristics VCC = 3.3V, VEE = 0V, VIN = 800mV, RL = 50 to VCC-2V; TA = 25C, unless otherwise stated July 2009 9 M9999-072409-C hbwhelp@micrel.com or (408) 955-1690 Micrel, Inc. SY898533L CLK, /CLK Input Interface Applications Figure 2a. LVHSTL Interface (DC-Coupled) Figure 2b. LVPECL Interface (DC-Coupled) Figure 2d. LVDS Interface (DC-Coupled) Figure 2e. LVPECL Interface (AC-Coupled) July 2009 10 Figure 2c. LVPECL Interface (DC-Coupled) M9999-072409-C hbwhelp@micrel.com or (408) 955-1690 Micrel, Inc. SY898533L PCLK, /PCLK Input Interface Applications Figure 3a. CML Open Collector Interface (DC-Coupled) Figure 3b. CML Built-in Pull-up Interface (DC-Coupled) Figure 3c. LVPECL Interface (DC-Coupled) Figure 3d. LVPECL Interface (AC-Coupled) Figure 3e. SSTL Interface (DC-Coupled) Figure 3f. LVDS Interface (AC-Coupled) July 2009 11 M9999-072409-C hbwhelp@micrel.com or (408) 955-1690 Micrel, Inc. SY898533L Package Information 20-Pin TSSOP (K4-20-1) MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer. Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale. (c) 2009 Micrel, Incorporated. July 2009 12 M9999-072409-C hbwhelp@micrel.com or (408) 955-1690