Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the suitability of its products and services for any particular purpose, nor does Microsemi assume any liability
whatsoever arising out of the application or use of any product or circuit. The products sold hereunder and any other products sold by Microsemi have been subject to limited testing and should not be used in conjunction
with mission-critical equipment or applications. Any performance specifications are believed to be reliable but are not verified, and Buyer must conduct and complete all performance and other testing of the products, alone
and together with, or installed in, any end-products. Buyer shall not rely on any data and performance specifications or parameters provided by Microsemi. It is the Buyer’s responsibility to independently determine suitability
of any products and to test and verify the same. The information provided by Microsemi hereunder is provided “as is, where is” and with all faults, and the entire risk associated with such information is entirely with the Buyer.
Microsemi does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other IP rights, whether with regard to such information itself or anything described by such information. Information provided in
this document is proprietary to Microsemi, and Microsemi reserves the right to make any changes to the information in this document or to any products and services at any time without notice.
miClockBuffer ZL402xx Family
• Clock rates up to 750 MHz
• LVPECL, LVDS, CML, HCSL or LVCMOS inputs
with devices with internal or external input
termination available
• LVPECL or LVDS outputs
• Six fanout combinations—1:2, 1:4, 1:6, 1:8,
2:6, and 2:8
• Ultra-low additive jitter (as low as 39 fs RMS)
miClockBuffer ZL4023x/ZL4024x Family
• Up to three inputs/crystal input/inverted
mesa/high-speed crystal
• Up to 10 LVPECL/LVDS/HCSL or 10 LVCMOS
outputs
• Low skew and ultra-low additive jitter, as low as
25 fs RMS (12kHz to 20 mHz)
• miSmartbuffer ZL4023x/ZL4024x family also
adds a serial port interface and integer dividers
on the LVCMOS outputs
miSmartBuffer ZL4025x Family
• 4 flexible input clocks allow interfacing to a wide
variety of devices—crystal/XO, two differential/
CMOS, and one single-ended/CMOS
• Frequency conversion—each output has
independent divider
• Improve alignment and skew with per-output
skew adjustment, per-output enable/disable
and glitchless start/stop
• Easily interface—each output configurable as
LVDS, LVPECL, HCSL, 2x CMOS, or HSTL
Availability and Support
Microsemi miClockManagement products are
in volume production. To learn more about
Microsemi’s clock fanout buffers, visit https://
www.microsemi.com/products/timing-and-
synchronization/clock-fan-out-buffers.
Full information, including complete datasheets
and design manuals, is available to registered
MyMicrosemi customers.
Microsemi’s portfolio of miClockBuffer™ and miSmartBuffer™ clock fanout
buffers are synergistic with Microsemi's industry-leading timing portfolio—when
combined with miClockSynth™ synthesizers, they can create a simplified,
more reliable, and low-cost complete clock tree that replaces many on-board
multipliers, synthesizers, and oscillators.
Microsemi’s miClockBuffer ZL402xx family of buffers offers six fanout
combinations with LVPECL or LVDS output types and internal and external
terminations. The miClockBuffer and miSmartBuffer ZL4023x and ZL4024x
family of devices are offered in a variety of input and output configurations
including LVPECL, LVDS, HCSL, and LVCMOS. The portolio also includes the
miSmartBuffer ZL4025x family of devices, differentiated from traditional fanout
buffers by compelling features including dividers and configurable outputs.
Applications
• Clock signal fanout, format conversion, frequency division, and skew adjustment
in a wide variety of equipment types, including processors, NPUs, FPGAs, 10G
CDRs, high-speed ADCs and DACs, PCIe interface devices, Ethernet switches,
and PHYs
• Clock trees for optical, OTN, SONET, SDH, WDM, storage, networking, and
broadcast video applications
IEEE 1588/SyncE Clock Tree
miClockManagement Clock Fanout Buffer Product Preview
TXCO ZL40200
1:2 buffer
(SyncE
clock domain)
ZL40200
1:2 buffer
(1588
clock domain)
ZL40252
10 output buffer
(SyncE clock domain)
ZL40252
10 output buffer
(SyncE clock domain)
ZL40252
10 output buffer
(1588 clock domain)
ZL40252
10 output buffer
(1588 clock domain)
ZL40202
1:4 buffer
(SyncE clock domain)
ZL40202
1:4 buffer
(1588 clock domain)
ZL40200
1:2 buffer
(SyncE clock domain)
REF_CLK [0:7]
REF_CLK [8:15]
PTP_CLK [0:7]
PTP_CLK [8:15]
I2C_A
I2C_B
I2C_C
I2C_D
125 MHz
125 MHz
156.25 MHz
25 MHz
PTP_CLK [1:4]
25 MHz TX Ref
25 MHz RX Ref
25 MHz to FPGA
FPGA [0:1]
SYNC [0:3]
ZL40202
1:4 buffer
(1588 clock domain)
1 pps
156.25 MHz
125 MHz OR
GPOUT1
HPOUT8/9
HPOUT2/3
HPOUT6/7
HPOUT0/1
HPOUT4/5
ZL30702
DPLL0
(SyncE clock domain)
DPLL1
(1588 clock domain)
OSCI
REFIN0/1
REFIN2/3
REFIN4/5
REFIN6/7
REFIN9
REFIN8
1 pps
156.25 MHz
156.25 MHz
125 MHz OR
25 MHz
156.25 MHz
125 MHz
Benefits
• Reduces BOM cost and board space—enables designers to create larger
clock trees or simplify small clock trees, leading to significant cost savings
• Increased design efficiency—highly configurable outputs, multiple pin-
compatible variants, and multiple input and output configurations (up to eight
custom configurations can be created with the miSmartBuffer 25x family)