DS07-16901-4Ea
FUJITSU MICROELECTRONICS
DATA SHEET
Copyright©2006-2008 FUJITSU MICROELECTRONICS LIMITED All rights reserved
2008.3
“Check Sheet” is seen at the following support page
URL:http://edevice.fujitsu.com/micom/en-support/
“Check Sheet” lists the minimal requirement items to be checked to prevent problems beforehand in system
development.
Be sure to refer to the “Check Sheet” for the latest cautions on development.
32-bit Microcontrollers
CMOS
FR60 MB91470/480 Series
MB91482/F475/F478/F479/F482/F487/
MB91FV470
DESCRIPTION
The MB91470/480 series is Fujitsu's general-purpose 32-bit RISC microcontroller, which is designed for
embedded control applications that require high-speed processing performance.
This series uses the FR60 CPU, which is compatible with the FR* family of CPUs.
* : FR is a line of products of FUJITSU MICROELECTRONICS Limited.
FEATURES
FR60 CPU
32-bit RISC, load/store architecture, five-stage pipeline
Operating frequency of 80 MHz (PLL clock multiplied)
16-bit fixed-length instructions (basic instructions)
Instruction execution speed : one instruction per cycle
Memory-to-memory transfer, bit processing, barrel shift instructions, etc. :
instructions suitable for embedded applications
Function entry and exit instructions, multi load/store instructions of register contents :
instructions compatible with C language.
Register interlock function to facilitate assembly-language coding
Built-in multiplier/instruction-level support
Signed 32-bit multiplication : 5 cycles
Signed 16-bit multiplication : 3 cycles
Interrupts (save PC and PS) : 6 cycles, 16 priority levels
Harvard architecture allowing program access and data access to be executed simultaneously
Instructions compatible with the FR family
(Continued)
MB91470/480 Series
2
Built-in Peripheral functions
Combinations of built-in Flash/ROM and RAM capacities
I/O ports
NMI (Non Maskable Interrupt)
External interrupts
Bit search module (for REALOS)
Function to search for the position of the first bit that has changed from 1 to 0 in a word starting from the MSB
16-bit reload timers
Timing generator
8/16-bit PPG timers
Multi-function timer
16-bit free-run timer
Input capture (Linked to free-run timer)
Output compare (Linked to free-run timer)
A/D start up compare (Linked to free-run timer)
Wave form generator
Various wave forms are generated by using output compare output, 16-bit PPG timer and 16-bit dead timer.
Base timer
Only one timer function can be selected from the 16-bit PWM timer, 16-bit PPG timer, 16/32-bit reload timer,
and 16/32-bit PWC timer.
8/16-bit up/down counter
Multi-function serial interface
Full-duplex double buffer
With 16-byte FIFO
Asynchronous (start-stop synchronization) communication, clock synchronous communication, I2C*
standard mode (Max 100 kbps), I2C high-speed mode (selectable various modes at maximum of 400 kbps)
Selectable parity On/Off
Each channel has built-in baud rate generator
Error detection function for parity, frame and overrun errors
External clock can be used as transfer clock
With I2C function
8/10-bit A/D Converter (Successive comparison type)
Resolution : 8-bit or 10-bit resolution selectable
Conversion time : 1.2 µs (minimum conversion time for 33 MHz peripheral clock (CLKP))
1.2 µs (minimum conversion time for 40 MHz peripheral clock (CLKP))
(Continued)
MB91470 series MB91480 series
144 pins 100 pins
Flash memory
product
MASK ROM
product
Flash memory
product
MASK ROM
product
256 Kbytes/16 Kbytes MB91F475 MB91F482 MB91482
384 Kbytes/24 Kbytes MB91F478 ⎯⎯
512 Kbytes/32 Kbytes MB91F479 MB91F487
MB91470/480 Series
3
(Continued)
12-bit A/D Converter (successive approximation type)
Resolution : 12 bits
Conversion Time : 2.0 µs (minimum conversion time for 33 MHz peripheral clock (CLKP))
2.2 µs (minimum conversion time for 40 MHz peripheral clock (CLKP))
Differential input mode is available.
Clock monitor
Peripheral clock (CLKP) divided by 2/4/8/16/32/64/128/256 can be output.
Multiplication and Addition Calculator
RAM : Instruction RAM (I-RAM) 256 × 16-bit
Factor RAM (X-RAM) 64 × 32-bit
Variable RAM (Y-RAM) 64 × 32-bit
High-speed multiplication and addition (seven-stage pipeline processing)
Product addition (32-bit × 32-bit + 72-bit)
Operation result is extracted rounded from 72 bits to 32 bits or 72-bit result data reading.
DMAC (DMA Controller)
Transfers can be started by software or by interrupts from the built-in peripherals.
Wild register
Instructions or data located at a target address can be replaced (in the built-in Flash/ROM area only) .
External bus interface
Maximum operating frequency of 40 MHz
16-bit address full output (64 Kbytes space) capability
8/16-bit data output
Use of unused data/address pins as general-purpose I/O ports
Totally independent 3-area chip select outputs that can be set at minimum of 64 Kbytes.
Support of interface for various memory (SRAM, ROM/Flash)
Basic bus cycle : 2 cycles
Automatic wait cycle generator that can be programmed for each area and can insert waits
External wait cycle using RDY input
Other Features
Watchdog timer
Low-power consumption modes
Sleep/stop function
CMOS technologies : 0.18 µm
Power supply : Single power supply (VCC = 4.0 V to 5.5 V)
* : Purchase of Fujitsu I2C components conveys a license under the Philips I2C Patent Rights to use, these
components in an I2C system provided that the system conforms to the I2C Standard Specification as defined
by Philips.
MB91470/480 Series
4
PRODUCT LINEUP
Characteristics
MB91470/480 series
common EVA MB91470 series MB91480 series
MB91FV470 MB91F475 MB91F478 MB91F479 MB91F487 MB91F482
MB91482
Pin number 224 pins 144 pins 100 pins
Built-in Flash/ROM
capacity
512 Kbytes
(Flash)
256 Kbytes
(Flash)
384 Kbytes
(Flash)
512 Kbytes
(Flash)
512 Kbytes
(Flash)
256 Kbytes
(Flash/
ROM)
Built-in RAM
capacity 40 Kbytes 16 Kbytes 24 Kbytes 32 Kbytes 32 Kbytes 16 Kbytes
External bus Yes Yes
I/O ports 160 113 77
External interrupts NMI
16 channels
NMI
10 channels
NMI
10 channels
Reload timer 2 channels 2 channels 2 channels
Timing generator 2 units 1 unit 2 units
PPG 8-bit × 16 channels
16-bit × 8 channels
8-bit × 8 channels
16-bit × 4 channels
8-bit × 16 channels
16-bit × 8 channels
Multi-function timer 2 units 1 unit 2 units
Free-run timer 6 channels 3 channels 6 channels
OCU 12 channels 6 channels 12 channels
ICU 8 channels 4 channels 8 channels
A/D activation
compare 6 channels 3 channels 6 channels
Wave form generator 12 channels 6 channels 12 channels
Base timer 6 channels 4 channels 4 channels
Up/down counter 2 channels 1 channel
Multi-function serial
interface 6 units 6 units 3 units
8/10-bit
A/D converter
4 channels × 2 units
16 channels × 1 unit 12 channels × 1 unit 4 channels × 2 units
10 channels × 1 unit
12-bit
A/D converter 4 channels × 2 units 4 channels × 2 units
Clock monitor 1 unit 1 unit
Multiplication and
addition calculator 1 unit 1 unit 1 unit
DMAC 5 channels 5 channels 5 channels
Wild register 16 channels 16 channels 16 channels
Debug function DSU4 ⎯⎯
MB91470/480 Series
5
PACKAGE AND CORRESPONDING PRODUCTS
: Supported
Note : For details of each package, refer to “ PACKAGE DIMENSIONS”.
MB91470 series MB91480 series
MB91F475
MB91F478
MB91F479
MB91F482
MB91F487 MB91482
FPT-100P-M20
(LQFP-0.50 mm)
FPT-144P-M12
(LQFP-0.40 mm) ⎯⎯
BGA-144P-M06
(PFBGA-0.80 mm) ⎯⎯
Package
Series name
MB91470/480 Series
6
PIN ASSIGNMENT
LQFP-144 (MB91470 series)
(TOP VIEW)
(FPT-144P-M12)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
VCC
P51/CS1X
P52/CS2X
P53/ASX
P54/RDX
P55/WR0X
P56/WR1X
P60/SYSCLK
P61/RDY
PJ0/TIN0
PJ1/TOUT0
PJ2/TIN1
PJ3/TOUT1
PJ4/TIN2
PJ5/TOUT2
PJ6/TIN3
PJ7/TOUT3
VCC
VSS
P80/INT0
P81/INT1
P82/INT2
P83/INT3
P84/INT4/PPG4
P85/INT5/PPG5
P86/INT6/PPG6
P87/INT7/PPG7
P90/INT8
P91/INT9
NMIX
PL0/AIN0
PL1/BIN0
PL2/ZIN0
INITX
VCC
VSS
108
107
106
105
104
103
102
101
100
99
98
97
96
95
94
93
92
91
90
89
88
87
86
85
84
83
82
81
80
79
78
77
76
75
74
73
PH5/SOT3
PH4/SIN3
PH3/SCK3
PH2/SOT2
PH1/SIN2
PH0/SCK2
PG5/SOT1
PG4/SIN1
PG3/SCK1
PG2/SOT0
PG1/SIN0
PG0/SCK0
AVSS10
AVRH2
AVCC10
PD3/AN2-11
PD2/AN2-10
PD1/AN2-9
PD0/AN2-8
PC7/AN2-7
PC6/AN2-6
PC5/AN2-5/SOT5
PC4/AN2-4/SIN5
PC3/AN2-3/SCK5
PC2/AN2-2/SOT4
PC1/AN2-1/SIN4
PC0/AN2-0/SCK4
VCC
VSS
PE7/AN4-3
PE6/AN4-2
PE5/AN4-1
PE4/AN4-0
AVRH4
AVCC12
AVRH3
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
72
71
70
69
68
67
66
65
64
63
62
61
60
59
58
57
56
55
54
53
52
51
50
49
48
47
46
45
44
43
42
41
40
39
38
37
AVSS12
PE3/AN3-3
PE2/AN3-2
PE1/AN3-1
PE0/AN3-0
PA4/ADTG4
PA3/ADTG3
PA2/ADTG2
PM3/PPG3
PM2/PPG2
PM1/PPG1
PM0/PPG0
VCC
VSS
C
PP5/DTTI0
PP4/CKI0
VSS
X1
X0
MD0
MD1
MD2
PP3/IC3
PP2/IC2
PP1/IC1
PP0/IC0
VSS
VCC
PQ5/RTO5
PQ4/RTO4
PQ3/RTO3
PQ2/RTO2
PQ1/RTO1
PQ0/RTO0
VCC
P00/D16
P01/D17
P02/D18
P03/D19
P04/D20
P05/D21
P06/D22
P07/D23
P10/D24
P11/D25
P12/D26
P13/D27
P14/D28
P15/D29
P16/D30
P17/D31
VSS
VCC
P20/A00
P21/A01
P22/A02
P23/A03
P24/A04
P25/A05
P26/A06
P27/A07
P30/A08
P31/A09
P32/A10
P33/A11
P34/A12
P35/A13
P36/A14
P37/A15
P50/CS0X
VSS
MB91470/480 Series
7
PFBGA-144 (MB91470 series)
(BGA-144P-M06)
Index12345678910111213
A 1 48 47 46 45 44 43 42 41 40 39 38 37 A
B 2 49 88 87 86 85 84 83 82 81 80 79 36 B
C 3 50 89 120 119 118 117 116 115 114 113 78 35 C
D 4 51 90 121 144 143 142 141 140 139 112 77 34 D
E 5 52 91 122 138 111 76 33 E
F 6 53 92 123 137 110 75 32 F
G 7 54 93 124 (TOP VIEW) 136 109 74 31 G
H 8 55 94 125 135 108 73 30 H
J 9 56 95 126 134 107 72 29 J
K 10 57 96 127 128 129 130 131 132 133 106 71 28 K
L 11 58 97 98 99 100 101 102 103 104 105 70 27 L
M12596061626364656667686926M
N13141516171819202122232425N
12345678910111213
MB91470/480 Series
8
LQFP-100 (MB91480 series)
(TOP VIEW)
(FPT-100P-M20)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
VCC
P86/INT6/PPG6
P87/INT7/PPG7
P90/INT8/PPG8
P91/INT9/PPG9
NMIX
PM0/PPG0
PM1/PPG1
PM2/PPG2
PM3/PPG3
PF0/CLKPOUT
PP0/IC0
PP1/IC1
PP2/IC2
PP3/IC3
PP4/CKI0
PP5/DTTI0
VSS
VCC
PQ0/RTO0
PQ1/RTO1
PQ2/RTO2
PQ3/RTO3
PQ4/RTO4
PQ5/RTO5
75
74
73
72
71
70
69
68
67
66
65
64
63
62
61
60
59
58
57
56
55
54
53
52
51
VSS
PA1/ADTG1
PA0/ADTG0
PB7/AN1-3
PB6/AN1-2
PB5/AN1-1
PB4/AN1-0
PB3/AN0-3
PB2/AN0-2
PB1/AN0-1
PB0/AN0-0
AVSS10
AVRH2
AVCC10
PD1/AN2-9
PD0/AN2-8
PC7/AN2-7
PC6/AN2-6
PC5/AN2-5
PC4/AN2-4
PC3/AN2-3
PC2/AN2-2
PC1/AN2-1
PC0/AN2-0
VCC
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
VCC
PG0/SCK0
PG1/SIN0
PG2/SOT0
PG3/SCK1
PG4/SIN1
PG5/SOT1
PH0/SCK2
PH1/SIN2
PH2/SOT2
PJ0/TIN0
PJ1/TOUT0
PJ2/TIN1
PJ3/TOUT1
PJ4/TIN2
PJ5/TOUT2
PJ6/TIN3
PJ7/TOUT3
P80/INT0
P81/INT1
P82/INT2
P83/INT3
P84/INT4/PPG4
P85/INT5/PPG5
VSS
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
VSS
PA2/ADTG2
INITX
VSS
VCC
PS5/RTO11
PS4/RTO10
PS3/RTO9
PS2/RTO8
PS1/RTO7
PS0/RTO6
X1
X0
MD0
MD1
MD2
C
PR5/DTTI1
PR4/CKI1
PR3/IC7
PR2/IC6
PR1/IC5
PR0/IC4
VSS
VCC
MB91470/480 Series
9
PIN DESCRIPTIONS
(Continued)
Pin no.
Pin name
I/O
circuit
type*4
Function
MB91470
series
MB91480
series
LQFP-
144*1
PFBGA-
144*2
LQFP-
100*3
50 M6 42 MD2 H, K
Mode pin 2
This pin sets the basic operating mode.
Connect this pin to either VCC pin or VSS pin. Use circuit
type K on the Flash memory model.
51 N6 43 MD1 H, K
Mode pin 1
This pin sets the basic operating mode.
Connect this pin to either VCC pin or VSS pin. Use circuit
type K on the Flash memory model.
52 K5 44 MD0 H, K
Mode pin 0
This pin sets the basic operating mode.
Connect this pin to either VCC pin or VSS pin. Use circuit
type K on the Flash memory model.
53 L6 45 X0 A Clock (oscillation) input
54 K6 46 X1 A Clock (oscillation) output
34 L1 48 INITX I External reset input
30 J4 6 NMIX H NMI (Non Maskable Interrupt) input
109 A12 D16 CBit 16 of external data bus I/O pin
P00 General-purpose I/O port
110 B12 D17 CBit 17 of external data bus I/O pin
P01 General-purpose I/O port
111 A11 D18 CBit 18 of external data bus I/O pin
P02 General-purpose I/O port
112 B11 D19 CBit 19 of external data bus I/O pin
P03 General-purpose I/O port
113 C12 D20 CBit 20 of external data bus I/O pin
P04 General-purpose I/O port
114 B10 D21 CBit 21 of external data bus I/O pin
P05 General-purpose I/O port
115 A10 D22 CBit 22 of external data bus I/O pin
P06 General-purpose I/O port
116 C11 D23 CBit 23 of external data bus I/O pin
P07 General-purpose I/O port
117 C10 D24 CBit 24 of external data bus I/O pin
P10 General-purpose I/O port
MB91470/480 Series
10
(Continued)
Pin no.
Pin name
I/O
circuit
type*4
Function
MB91470
series
MB91480
series
LQFP-
144*1
PFBGA-
144*2
LQFP-
100*3
118 B9 D25 CBit 25 of external data bus I/O pin
P11 General-purpose I/O port
119 A9 D26 CBit 26 of external data bus I/O pin
P12 General-purpose I/O port
120 D10 D27 CBit 27 of external data bus I/O pin
P13 General-purpose I/O port
121 C9 D28 CBit 28 of external data bus I/O pin
P14 General-purpose I/O port
122 B8 D29 CBit 29 of external data bus I/O pin
P15 General-purpose I/O port
123 A8 D30 CBit 30 of external data bus I/O pin
P16 General-purpose I/O port
124 D9 D31 CBit 31 of external data bus I/O pin
P17 General-purpose I/O port
127 A7 A00 CBit 0 of external address bus output pin
P20 General-purpose I/O port
128 B7 A01 CBit 1 of external address bus output pin
P21 General-purpose I/O port
129 C7 A02 CBit 2 of external address bus output pin
P22 General-purpose I/O port
130 D7 A03 CBit 3 of external address bus output pin
P23 General-purpose I/O port
131 A6 A04 CBit 4 of external address bus output pin
P24 General-purpose I/O port
132 B6 A05 CBit 5 of external address bus output pin
P25 General-purpose I/O port
133 C6 A06 CBit 6 of external address bus output pin
P26 General-purpose I/O port
134 D6 A07 CBit 7 of external address bus output pin
P27 General-purpose I/O port
135 A5 A08 CBit 8 of external address bus output pin
P30 General-purpose I/O port
MB91470/480 Series
11
(Continued)
Pin no.
Pin name
I/O
circuit
type*4
Function
MB91470
series
MB91480
series
LQFP-
144*1
PFBGA-
144*2
LQFP-
100*3
136 B5 A09 CBit 9 of external address bus output pin
P31 General-purpose I/O port
137 C5 A10 CBit 10 of external address bus output pin
P32 General-purpose I/O port
138 D5 A11 CBit 11 of external address bus output pin
P33 General-purpose I/O port
139 A4 A12 CBit 12 of external address bus output pin
P34 General-purpose I/O port
140 B4 A13 CBit 13 of external address bus output pin
P35 General-purpose I/O port
141 C4 A14 CBit 14 of external address bus output pin
P36 General-purpose I/O port
142 A3 A15 CBit 15 of external address bus output pin
P37 General-purpose I/O port
143 A2 CS0X CExternal chip select 0 output
P50 General-purpose I/O port
2B2CS1X CExternal chip select 1 output
P51 General-purpose I/O port
3C1CS2X CExternal chip select 2 output
P52 General-purpose I/O port
4C2ASX CExternal address strobe output
P53 General-purpose I/O port
5B3RDX CExternal read strobe output
P54 General-purpose I/O port
6D2WR0X C
External write strobe output
Corresponding to bit 31 to bit 24 of external data bus I/O
P55 General-purpose I/O port
7D1WR1X C
External write strobe output
Corresponding to bit 23 to bit 16 of external data bus I/O
P56 General-purpose I/O port
8C3SYSCLK CExternal clock output
P60 General-purpose I/O port
MB91470/480 Series
12
(Continued)
Pin no.
Pin name
I/O
circuit
type*4
Function
MB91470
series
MB91480
series
LQFP-
144*1
PFBGA-
144*2
LQFP-
100*3
9D3RDY CExternal ready input
P61 General-purpose I/O port
20 G2 94 INT0 DExternal interrupt 0 input
P80 General-purpose I/O port
21 G3 95 INT1 DExternal interrupt 1 input
P81 General-purpose I/O port
22 G4 96 INT2 DExternal interrupt 2 input
P82 General-purpose I/O port
23 H1 97 INT3 DExternal interrupt 3 input
P83 General-purpose I/O port
24 H2 98
INT4
D
External interrupt 4 input
PPG4 Output of PPG timer 4
P84 General-purpose I/O port
25 H3 99
INT5
D
External interrupt 5 input
PPG5 Output of PPG timer 5
P85 General-purpose I/O port
26 H4 2
INT6
D
External interrupt 6 input
PPG6 Output of PPG timer 6
P86 General-purpose I/O port
27 J1 3
INT7
D
External interrupt 7 input
PPG7 Output of PPG timer 7
P87 General-purpose I/O port
28 J2 4
INT8
D
External interrupt 8 input
PPG8 Output of PPG timer 8
P90 General-purpose I/O port
29 J3 5
INT9
D
External interrupt 9 input
PPG9 Output of PPG timer 9
P91 General-purpose I/O port
⎯⎯
INT10
D
External interrupt 10 input
PPG10 Output of PPG timer 10
P92 General-purpose I/O port
MB91470/480 Series
13
(Continued)
Pin no.
Pin name
I/O
circuit
type*4
Function
MB91470
series
MB91480
series
LQFP-
144*1
PFBGA-
144*2
LQFP-
100*3
⎯⎯
INT11
D
External interrupt 11 input
PPG11 Output of PPG timer 11
P93 General-purpose I/O port
⎯⎯
INT12
D
External interrupt 12 input
PPG12 Output of PPG timer 12
P94 General-purpose I/O port
⎯⎯
INT13
D
External interrupt 13 input
PPG13 Output of PPG timer 13
P95 General-purpose I/O port
⎯⎯
INT14
D
External interrupt 14 input
PPG14 Output of PPG timer 14
P96 General-purpose I/O port
⎯⎯
INT15
D
External interrupt 15 input
PPG15 Output of PPG timer 15
P97 General-purpose I/O port
⎯⎯ 73 ADTG0 DExternal trigger input of 8/10-bit A/D converter 0
PA0 General-purpose I/O port
⎯⎯ 74 ADTG1 DExternal trigger input of 8/10-bit A/D converter 1
PA1 General-purpose I/O port
65 L9 49 ADTG2 DExternal trigger input of 8/10-bit A/D converter 2
PA2 General-purpose I/O port
66 K9 ADTG3 DExternal trigger input of 12-bit A/D converter 3
PA3 General-purpose I/O port
67 N10 ADTG4 DExternal trigger input of 12-bit A/D converter 4
PA4 General-purpose I/O port
⎯⎯ 65 AN0-0 GAnalog 0 input of 8/10-bit A/D converter 0
PB0 General-purpose I/O port
⎯⎯ 66 AN0-1 GAnalog 1 input of 8/10-bit A/D converter 0
PB1 General-purpose I/O port
⎯⎯ 67 AN0-2 GAnalog 2 input of 8/10-bit A/D converter 0
PB2 General-purpose I/O port
MB91470/480 Series
14
(Continued)
Pin no.
Pin name
I/O
circuit
type*4
Function
MB91470
series
MB91480
series
LQFP-
144*1
PFBGA-
144*2
LQFP-
100*3
⎯⎯ 68 AN0-3 GAnalog 3 input of 8/10-bit A/D converter 0
PB3 General-purpose I/O port
⎯⎯ 69 AN1-0 GAnalog 0 input of 8/10-bit A/D converter 1
PB4 General-purpose I/O port
⎯⎯ 70 AN1-1 GAnalog 1 input of 8/10-bit A/D converter 1
PB5 General-purpose I/O port
⎯⎯ 71 AN1-2 GAnalog 2 input of 8/10-bit A/D converter 1
PB6 General-purpose I/O port
⎯⎯ 72 AN1-3 GAnalog 3 input of 8/10-bit A/D converter 1
PB7 General-purpose I/O port
82 J12 52
AN2-0
G
Analog 0 input of 8/10-bit A/D converter 2
SCK4
(SCL4)
Clock I/O of multi-function serial interface 4 (used in I2C
mode, SCL4)
PC0 General-purpose I/O port
83 J13 53
AN2-1
G
Analog 1 input of 8/10-bit A/D converter 2
SIN4 Data input of multi-function serial interface 4 (not used in
I2C mode)
PC1 General-purpose I/O port
84 K10 54
AN2-2
G
Analog 2 input of 8/10-bit A/D converter 2
SOT4
(SDA4)
Data output of multi-function serial interface 4
(used in I2C mode, SDA4)
PC2 General-purpose I/O port
85 J11 55
AN2-3
G
Analog 3 input of 8/10-bit A/D converter 2
SCK5
(SCL5)
Clock I/O of multi-function serial interface 5
(used in I2C mode, SCL5)
PC3 General-purpose I/O port
86 H12 56
AN2-4
G
Analog 4 input of 8/10-bit A/D converter 2
SIN5 Data input of multi-function serial interface 5 (not used in
I2C mode)
PC4 General-purpose I/O port
87 H13 57
AN2-5
G
Analog 5 input of 8/10-bit A/D converter 2
SOT5
(SDA5)
Data output of multi-function serial interface 5
(used in I2C mode, SDA5)
PC5 General-purpose I/O port
88 J10 58 AN2-6 GAnalog 6 input of 8/10-bit A/D converter 2
PC6 General-purpose I/O port
MB91470/480 Series
15
(Continued)
Pin no.
Pin name
I/O
circuit
type*4
Function
MB91470
series
MB91480
series
LQFP-
144*1
PFBGA-
144*2
LQFP-
100*3
89 H11 59 AN2-7 GAnalog 7 input of 8/10-bit A/D converter 2
PC7 General-purpose I/O port
90 H10 60 AN2-8 GAnalog 8 input of 8/10-bit A/D converter 2
PD0 General-purpose I/O port
91 G13 61 AN2-9 GAnalog 9 input of 8/10-bit A/D converter 2
PD1 General-purpose I/O port
92 G12 AN2-10 GAnalog 10 input of 8/10-bit A/D converter 2
PD2 General-purpose I/O port
93 G11 AN2-11 GAnalog 11 input of 8/10-bit A/D converter 2
PD3 General-purpose I/O port
68 M10
AN3-0/
AN3-0P G
12-bit A/D converter 3 analog 0 input (in single input mode)
12-bit A/D converter 3 analog 0 ( + ) side input (in differential
input mode)
PE0 General-purpose I/O port
69 L10
AN3-1/
AN3-0N G
12-bit A/D converter 3 analog 1 input (in single input mode)
12-bit A/D converter 3 analog 0 ( ) side input (in differential
input mode)
PE1 General-purpose I/O port
70 N11
AN3-2/
AN3-1P G
12-bit A/D converter 3 analog 2 input (in single input mode)
12-bit A/D converter 3 analog 1 ( + ) side input (in differential
input mode)
PE2 General-purpose I/O port
71 N12
AN3-3/
AN3-1N G
12-bit A/D converter 3 analog 3 input (in single input mode)
12-bit A/D converter 3 analog 1 ( ) side input (in differential
input mode)
PE3 General-purpose I/O port
76 L12
AN4-0/
AN4-0P G
12-bit A/D converter 4 analog 0 input (in single input mode)
12-bit A/D converter 4 analog 0 ( + ) side input (in differential
input mode)
PE4 General-purpose I/O port
77 M11
AN4-1/
AN4-0N G
12-bit A/D converter 4 analog 1 input (in single input mode)
12-bit A/D converter 4 analog 0 ( ) side input (in differential
input mode)
PE5 General-purpose I/O port
MB91470/480 Series
16
(Continued)
Pin no.
Pin name
I/O
circuit
type*4
Function
MB91470
series
MB91480
series
LQFP-
144*1
PFBGA-
144*2
LQFP-
100*3
78 K12
AN4-2/
AN4-1P G
12-bit A/D converter 4 analog 2 input (in single input mode)
12-bit A/D converter 4 analog 1 ( + ) side input (in differential
input mode)
PE6 General-purpose I/O port
79 K13
AN4-3/
AN4-1N G
12-bit A/D converter 4 analog 3 input (in single input mode)
12-bit A/D converter 4 analog 1 ( ) side input (in differential
input mode)
PE7 General-purpose I/O port
⎯⎯ 11
CLK-
POUT DClock monitor output
PF0 General-purpose I/O port
⎯⎯ PF1 D General-purpose I/O port
⎯⎯ PF2 D General-purpose I/O port
⎯⎯ PF3 D General-purpose I/O port
⎯⎯ PF4 D General-purpose I/O port
⎯⎯ PF5 D General-purpose I/O port
⎯⎯ PF6 D General-purpose I/O port
⎯⎯ PF7 D General-purpose I/O port
97 F11 77
SCK0
(SCL0) D
Clock I/O of multi-function serial interface 0
(used in I2C mode, SCL0)
PG0 General-purpose I/O port
98 F10 78 SIN0 D
Data input of multi-function serial interface 0 (not used in I2C
mode)
PG1 General-purpose I/O port
99 E13 79
SOT0
(SDA0) D
Data output of multi-function serial interface 0
(used in I2C mode, SDA0)
PG2 General-purpose I/O port
100 E12 80
SCK1
(SCL1) D
Clock I/O of multi-function serial interface 1
(used in I2C mode, SCL1)
PG3 General-purpose I/O port
101 E11 81 SIN1 D
Data input of multi-function serial interface 1 (not used in I2C
mode)
PG4 General-purpose I/O port
MB91470/480 Series
17
(Continued)
Pin no.
Pin name
I/O
circuit
type*4
Function
MB91470
series
MB91480
series
LQFP-
144*1
PFBGA-
144*2
LQFP-
100*3
102 E10 82
SOT1
(SDA1) D
Data output of multi-function serial interface 1
(used in I2C mode, SDA1)
PG5 General-purpose I/O port
103 D13 83
SCK2
(SCL2) D
Clock I/O of multi-function serial interface 2
(used in I2C mode, SCL2)
PH0 General-purpose I/O port
104 D12 84 SIN2 D
Data input of multi-function serial interface 2 (not used in
I2C mode)
PH1 General-purpose I/O port
105 D11 85
SOT2
(SDA2) D
Data output of multi-function serial interface 2
(used in I2C mode, SDA2)
PH2 General-purpose I/O port
106 C13
SCK3
(SCL3) D
Clock I/O of multi-function serial interface 3
(used in I2C mode, SCL3)
PH3 General-purpose I/O port
107 B13 SIN3 D
Data input of multi-function serial interface 3 (not used in
I2C mode)
PH4 General-purpose I/O port
108 A13
SOT3
(SDA3) D
Data output of multi-function serial interface 3
(used in I2C mode, SDA3)
PH5 General-purpose I/O port
10 E2 86 TIN0 DBase timer 0 input
PJ0 General-purpose I/O port
11 E1 87 TOUT0 DBase timer 0 output
PJ1 General-purpose I/O port
12 D4 88 TIN1 DBase timer 1 input
PJ2 General-purpose I/O port
13 E3 89 TOUT1 DBase timer 1 output
PJ3 General-purpose I/O port
14 F2 90 TIN2 DBase timer 2 input
PJ4 General-purpose I/O port
15 F1 91 TOUT2 DBase timer 2 output
PJ5 General-purpose I/O port
MB91470/480 Series
18
(Continued)
Pin no.
Pin name
I/O
circuit
type*4
Function
MB91470
series
MB91480
series
LQFP-
144*1
PFBGA-
144*2
LQFP-
100*3
16 E4 92 TIN3 DBase timer 3 input
PJ6 General-purpose I/O port
17 F3 93 TOUT3 DBase timer 3 output
PJ7 General-purpose I/O port
31 K1 AIN0 D8/16-bit up count input pin for up/down counter 0
PL0 General-purpose I/O port
32 K2 BIN0 D8/16-bit down count input pin for up/down counter 0
PL1 General-purpose I/O port
33 K3 ZIN0 D8/16-bit reset input pin for up/down counter 0
PL2 General-purpose I/O port
61 L8 7 PPG0 DOutput of PPG timer 0
PM0 General-purpose I/O port
62 K8 8 PPG1 DOutput of PPG timer 1
PM1 General-purpose I/O port
63 N9 9 PPG2 DOutput of PPG timer 2
PM2 General-purpose I/O port
64 M9 10 PPG3 DOutput of PPG timer 3
PM3 General-purpose I/O port
46 M5 12 IC0 DTrigger input of input capture 0
PP0 General-purpose I/O port
47 N5 13 IC1 DTrigger input of input capture 1
PP1 General-purpose I/O port
48 K4 14 IC2 DTrigger input of input capture 2
PP2 General-purpose I/O port
49 L5 15 IC3 DTrigger input of input capture 3
PP3 General-purpose I/O port
56 M7 16 CKI0 DExternal clock input pin of free-run timer ch.0 to ch.2
PP4 General-purpose I/O port
57 L7 17 DTTI0 D
Input signal controlling wave form generator outputs RTO0
to RTO5 of multi-function timer 0
PP5 General-purpose I/O port
MB91470/480 Series
19
(Continued)
Pin no.
Pin name
I/O
circuit
type*4
Function
MB91470
series
MB91480
series
LQFP-
144*1
PFBGA-
144*2
LQFP-
100*3
38 M2 20 RTO0 JWave form generator output of multi-function timer 0
PQ0 General-purpose I/O port
39 N3 21 RTO1 JWave form generator output of multi-function timer 0
PQ1 General-purpose I/O port
40 M3 22 RTO2 JWave form generator output of multi-function timer 0
PQ2 General-purpose I/O port
41 L2 23 RTO3 JWave form generator output of multi-function timer 0
PQ3 General-purpose I/O port
42 M4 24 RTO4 JWave form generator output of multi-function timer 0
PQ4 General-purpose I/O port
43 N4 25 RTO5 JWave form generator output of multi-function timer 0
PQ5 General-purpose I/O port
⎯⎯ 36 IC4 DTrigger input of input capture 4
PR0 General-purpose I/O port
⎯⎯ 37 IC5 DTrigger input of input capture 5
PR1 General-purpose I/O port
⎯⎯ 38 IC6 DTrigger input of input capture 6
PR2 General-purpose I/O port
⎯⎯ 39 IC7 DTrigger input of input capture 7
PR3 General-purpose I/O port
⎯⎯ 40 CKI1 DExternal clock input pin of free-run timer ch.3 to ch.5
PR4 General-purpose I/O port
⎯⎯ 41 DTTI1 D
Input signal controlling wave form generator outputs RTO6
to RTO11 of multi-function timer 1
PR5 General-purpose I/O port
⎯⎯ 26 RTO6 JWave form generator output of multi-function timer 1
PS0 General-purpose I/O port
⎯⎯ 27 RTO7 JWave form generator output of multi-function timer 1
PS1 General-purpose I/O port
⎯⎯ 28 RTO8 JWave form generator output of multi-function timer 1
PS2 General-purpose I/O port
MB91470/480 Series
20
(Continued)
*1 : FPT-144P-M12
*2 : BGA-144P-M06
*3 : FPT-100P-M20
*4 : Refer to “ I/O CIRCUIT TYPE” for details on the I/O circuit types.
Pin no.
Pin name
I/O
circuit
type*4
Function
MB91470
series
MB91480
series
LQFP-
144*1
PFBGA-
144*2
LQFP-
100*3
⎯⎯ 29 RTO9 JWave form generator output of multi-function timer 1
PS3 General-purpose I/O port
⎯⎯ 30 RTO10 JWave form generator output of multi-function timer 1
PS4 General-purpose I/O port
⎯⎯ 31 RTO11 JWave form generator output of multi-function timer 1
PS5 General-purpose I/O port
MB91470/480 Series
21
Power supply pins and GND pins
*1 : FPT-144P-M12
*2 : BGA-144P-M06
*3 : FPT-100P-M20
Pin number
Pin name Function
MB91470
series
MB91480
series
LQFP-
144*1
PFBGA-
144*2
LQFP-
100*3
1
18
35
37
44
60
81
126
B1
F4
M1
N2
L3
M8
K11
D8
1
19
32
33
51
76
VCC Power supply pins
Connect all pins to the same potential.
19
36
45
55
59
80
125
144
A1
G1
N1
L4
N7
N8
L11
C8
18
34
47
50
75
100
VSS GND pins
Connect all pins to the same potential.
58 K7 35 C Capacitor coupling pin for internal regulator
94 G10 62 AVCC10 Analog power supply pin for 8/10-bit A/D converter 0/1/2
96 F12 64 AVSS10 Analog GND pin for 8/10-bit A/D converter
74 M12 AVCC12 Analog power supply pin for 12-bit A/D converter 3/4
72 N13 AVSS12 Analog GND pin for 12-bit A/D converter 3/4
⎯⎯ AVRH0 Analog reference power supply pin for 8/10-bit A/D converter 0
⎯⎯ AVRH1 Analog reference power supply pin for 8/10-bit A/D converter 1
95 F13 63 AVRH2 Analog reference power supply pin for 8/10-bit A/D converter 2
73 M13 AVRH3 Analog reference power supply pin for 12-bit A/D converter 3
75 L13 AVRH4 Analog reference power supply pin for 12-bit A/D converter 4
MB91470/480 Series
22
I/O CIRCUIT TYPE
(Continued)
Type Circuit Remarks
A Oscillation feedback resistance for
high speed (main clock oscillation)
approx. 1 M
C •CMOS level output
CMOS level input
With standby control
With pull-up control
D •CMOS level output
CMOS level hysteresis input
With standby control
With pull-up control
X1
X0
Clock input
Standby control
R
P-ch P-ch
N-ch
R
Digital input
Pull-up control
Digital output
Digital output
Standby control
R
P-ch P-ch
N-ch
R
Digital input
Pull-up control
Digital output
Digital output
Standby control
MB91470/480 Series
23
(Continued)
Type Circuit Remarks
G Analog/CMOS level hysteresis I/O pin
•CMOS level output
CMOS level hysteresis input
(with standby control)
Analog input
(Operates as an analog input when the
corresponding AICR register bit is “1”.)
With pull-up control
H CMOS level hysteresis input
Without standby control
I CMOS level hysteresis input
Without standby control
With pull-up resistance
R
P-ch
N-ch
P-ch
R
Analog input
Digital input
Digital output
Digital output
Standby control
Pull-up control
RN-ch
P-ch
Digital input
R
P-ch
P-ch
N-ch
R
Digital input
MB91470/480 Series
24
(Continued)
Type Circuit Remarks
J •CMOS level output
CMOS level hysteresis input
With standby control
With pull-up control
K Flash memory product only
CMOS level input
High voltage control for testing Flash
memory
R
P-ch
N-ch
P-ch
R
Digital output
Digital output
Digital input
Standby control
Pull-up control
R
N-ch
N-ch
N-ch
N-ch
N-ch
Mode input
Control signal
MB91470/480 Series
25
HANDLING DEVICES
Preventing latch-up
Latch-up phenomenon may occur with CMOS IC, when a voltage higher than VCC or lower than VSS is applied
to either the input or output terminals, or when a voltage is applied between VCC pin and VSS pin that exceeds the
rated voltage. When latch-up occurs, a significant power-supply current surge results, which may damage some
elements due to the excess heat, so great care must be taken to ensure that the maximum rating is never
exceeded during use.
Treatment of unused input pins
Do not leave an unused input pin open, since it may cause a malfunction. Handle by, for example, using a
pull-up or pull-down resistor.
Power pins
In products with multiple VCC and VSS pins, the pins of the same potential are internally connected in the device
to avoid abnormal operations including latch-up. However, you must connect the pins to the same potential power
supply and a ground line externally to lower the electro-magnetic emission level, to prevent abnormal operation
of strobe signals caused by the rise in the ground level, and to conform to the total output current rating.
Moreover, connect the current supply source with the VCC and VSS pins of this device at the low impedance.
It is also advisable to connect a ceramic capacitor of approximately 0.1 µF as a bypass capacitor between VCC
and VSS near this device.
Crystal oscillator circuit
Noise near the X0 and X1 pins may cause the device to malfunction. Design the printed circuit board so that X0,
X1, the crystal oscillator (or ceramic oscillator), and the bypass capacitor to ground are located as close to the
device as possible.
It is strongly recommended to design the PC board artwork with the X0 and X1pins surrounded by ground plane
because stable operation can be expected with such a layout. Please ask the crystal maker to evaluate the
oscillational characteristics of the crystal and this device.
About mode pins (MD0 to MD2)
These pins should be connected directly to VCC pin or VSS pin.
Design the printed circuit board such that the pull-up/down resistance stays low, as well as the distance between
the mode pins and power supply or GND pins is as short as possible and the connection impedance is low,
when the pins are pulled-up/down such as for switching the pin level and rewriting the Flash memory data. It is
because of preventing the device erroneously switching to test mode due to noise.
Operation at start-up
Be sure to execute setting initialized reset (INIT) with INITX pin immediately after start-up.
Immediately after that, also, hold the "L"-level input to the INITX pin for the stabilization wait time required for the
oscillator circuit to take the oscillation stabilization wait time for the oscillator circuit and the stabilization wait
time for the regulator (For INIT via the INITX pin, the oscillation stabilization wait time setting is initialized to the
minimum value).
MB91470/480 Series
26
Notes upon power-on sequence
It requires more than 600 µs (between 0.0 V to 5.0 V) to rise voltage upon power on in order to prevent the
device malfunction caused by the overshooting in the built-in voltage step-down circuit.
After the supply voltage is stable (voltage is risen) , it takes 600 µs until internal supply is stable. Hold the input
to the INITX pin during that period.
If it takes less than 600 µs (between 0.0 V to 5.0 V) for power up, it requires 2 ms* until internal supply is stable
after voltage supply is stable (voltage is risen) . Hold the input to the INITX pin during that period.
* : In case of which it takes less than 600 µs (between 0.0 V to 5.0 V) to rise voltage, the time to make internal
power supply stable is proportional to the capacitance value of the bypass capacitor for the pin C.
It takes 2 ms if the pin C = 4.7 µF ; 4 ms if the pin C = 9.4 µF.
CASE : voltage rising time is more than 600 µs (0.0 V to 5.0 V)
CASE : voltage rising time is less than 600 µs (0.0 V to 5.0 V)
V
CC
(V)
5.0
0 t600 (µs)
INITX
Power-on Start operating
Internal power supply
waits until stable
Hold for more than 600 µs
V
CC
(V)
5.0
0 t600 (µs)
INITX
Power-on Start operating
Internal power supply
waits until stable
Hold for more than 2 ms*
MB91470/480 Series
27
Order of power turning ON/OFF
Use the following procedure for turning the power on or off. If not using the A/D converter, connect AVCC =VCC
and AVSS = VSS. Turn on the power supply in the sequence VCC AVCC AVRH, and turn off the power in
the reverse sequence.
Source oscillation input when turning on the power
When turning the power on, maintain the clock input until the device is released from the oscillation stabilization
wait state.
Cautions for operation during PLL clock mode
Even if the oscillator comes off or the clock input stops with the PLL clock selected for MB91470/480 series,
MB91470/480 series may continue to operate at the free-run frequency of the PLLs internal self-oscillating
oscillator circuit.
Performance of this operation, however, cannot be guaranteed.
Using an external clock
When using an external clock, you must always input clock signals with opposite phase from X0 pin to X1 pin
simultaneously. However, as the X1 pin halts with an output at the "H" level during stop mode, insert a resistor
of approximately 1 k externally to prevent a conflict between the two outputs if using stop mode (oscillation
stop mode).
The figure below shows an example of how to use an external clock.
C pin
As MB91470/480 series includes an internal regulator, always connect a bypass capacitor of approximately
4.7 µF to the C pin for use by the regulator.
Software reset on the synchronous mode
Be sure to meet the following two conditions before setting 0 to the SRST bit of STCR (standby control register)
when the software reset is used on the synchronous mode.
Set the interrupt enable flag (I-Flag) to interrupts disabled (I-Flag=0).
Not used NMI
X0
X1
MB91470/480
series
Example of Using an External Clock
C
4.7 µF
GND
VSS
MB91470/480
series
MB91470/480 Series
28
BLOCK DIAGRAM
MB91470 series (144 pins)
32
16
32
32
MD2 to MD0
INITX
X0
X1
AVCC10
AVSS10
AVRH2
ADTG2
AN2-0 to AN2-11
AVRH3
NMIX
INT0 to INT9
AIN0
BIN0
ZIN0
RTO0 to RTO5
DTTI0
CKI0
IC0 to IC3
C
TIN0 to TIN3
TOUT0 to TOUT3
PPG0 to
PPG7
32
ADTG3
AN3-0 to AN3-3
AVRH4
ADTG4
AN4-0 to AN4-3
AVCC12
AVSS12
GPIO
16
SYSCLK
A15 to A00
D31 to D16
ASX
CS0X to CS2X
RDY
RDX
WR0X, WR1X
SCK0 to SCK5
SIN0 to SIN5
SOT0 to SOT5
VCC
VSS
Flash/ROM
(Max 512 Kbytes)
Bus converter
Clock control
1+10
channels
external interrupt
6 channels
multi-function
serial interface
12 channels input
8/10-bit
A/D converter 2
4 channels input
12-bit A/D converter 3
4 channels input
12-bit A/D converter 4
4 channels
base timer
-PWC
-Reload timer
-PWM
-PPG
Interrupt
controller
1 unit
timing generator
Port I/F
3 channels
external
bus
I/F
DMAC 5 channels
D-bus RAM
(Max 28 Kbytes)
MAC
Bit search
FR60 CPU core Watchdog
timer
1 channel
up/down
counter
2 channels
reload timer
8 channels
PPG
F-bus RAM
(Max
4 Kbytes)
3 channels
A/D activating
compare
Multi-function timer
4 channels
input capture
3 channels
free-run timer
6 channels
output compare
6 channels
wave form
generator
Voltage
Regulator
32 16
adapter
MB91470/480 Series
29
MB91480 series (100 pins)
32
16
32
32
MD2 to MD0
INITX
X0
X1
AVCC10
AVSS10
AVRH2
ADTG2
AN2-0 to AN2-9
NMIX
INT0 to INT9
RTO0 to RTO11
DTTI0,DTTI1
CKI0,CKI1
IC0 to IC7
C
TIN0 to TIN3
TOUT0 to TOUT3
PPG0 to
PPG15
32
ADTG0
AN0-0 to AN0-3
ADTG1
AN1-0 to AN1-3
GPIO
16
SCK0 to SCK2
SIN0 to SIN2
SOT0 to SOT2
VCC
VSS
CLKPOUT
FR60 CPU core Watchdog
timer
Bit search
MAC
Bus converter
32 16
adapter
Interrupt
controller
2 units
timing generator
Port I/F
2 channels
reload timer
6 channels
A/D activating
compare
8 channels
input capture
6 channels
free-run timer
12 channels
output compare
12 channels
wave form
generator
3 channels
multi-function
serial interface
1+10 channels
external interrupt
Clock
control
10 channels input
8/10-bit
A/D converter 2
4 channels input
8/10-bit
A/D converter 0
4 channels input
8/10-bit
A/D converter 1
4 channels
base timer
-PWC
-Reload timer
-PWM
-PPG
D-bus RAM
(Max 28 Kbytes)
DMAC 5 channels
Flash/ROM
(Max
512 Kbytes)
F-bus RAM
(Max
4 Kbytes)
16 channels
PPG
Multi-function timer
Voltage
Regulator
Clock monitor
MB91470/480 Series
30
MEMORY SPACE
1. Memory Space
The FR family has 4 Gbytes of logical address space (232 addresses) available to the CPU by linear access.
Direct Addressing Areas
The following address space areas are used as I/O areas.
These areas are called direct addressing areas, in which the address of an operand can be specified directly
by the instruction. The size of directly addressable areas depends on the length of the data being accessed as
shown below.
byte data access : 000H to 0FFH
half word data access : 000H to 1FFH
word data access : 000H to 3FFH
2. Memory Map
MB91470 series
0010 0000H
FFFF FFFFH
I/O
I/O
0020 0000H
0008 0000H
0005 0000H
0004 7000H
0000 0000H
0000 0400H
0003 F000H
0001 0000H
0004 0000H
I/O
I/O
I/O
I/O
F-bus RAM 4 Kbytes
Access prohibited
F-bus RAM 4 Kbytes
Access prohibited
F-bus RAM 4 Kbytes
Access prohibited
Single chip
mode
Internal ROM
external bus mode
External ROM
external bus mode
Access prohibited
D-bus RAM
28 Kbytes
512 Kbytes
Flash/ROM
Access prohibited
Direct addressing
area
Refer to “I/O MAP”
Maximum value
12 Kbytes : 00040000H to
00042FFFH
20 Kbytes : 00040000H to
00044FFFH
28 Kbytes : 00040000H to
00046FFFH
Maximum value
256 Kbytes : 000C0000H to
000FFFFFH
384 Kbytes : 000A0000H to
000FFFFFH
512 Kbytes : 00080000H to
000FFFFFH
144 pins 144 pins 144 pins
Access prohibited
D-bus RAM
28 Kbytes
512 Kbytes
Flash/ROM
External area
Access prohibited
D-bus RAM
28 Kbytes
External area
Access prohibited
MB91470/480 Series
31
MB9480 series
0010 0000H
FFFF FFFFH
I/O
I/O
0020 0000H
0008 0000H
0005 0000H
0004 7000H
0000 0000H
0000 0400H
0003 F000H
0001 0000H
0004 0000H
Single chip
mode
Access prohibited
Access prohibited
F-bus RAM 4 Kbytes
D-bus RAM
28 Kbytes
512 Kbytes
Flash/ROM
Access prohibited
Direct addressing
area
Refer to “I/O MAP”
Maximum value
12 Kbytes : 00040000H to 00042FFFH
28 Kbytes : 00040000H to 00046FFFH
Maximum value
256 Kbytes : 000C0000H to 000FFFFFH
512 Kbytes : 00080000H to 000FFFFFH
100 pins
MB91470/480 Series
32
MODE SETTINGS
The FR family uses mode pins (MD2 to MD0) and mode data to set the operation mode.
1. Mode Pins
The MD2 to MD0 pins specify how the mode vector fetch and reset vector fetch is performed.
Settings other than those shown in the following table are prohibited.
2. Mode data
The data that is written to the internal mode register (MODR) by the mode vector fetch is called mode data.
After the mode register is set, the device runs in the operating mode specified by this register.
The mode data is set by all of the reset sources. User programs cannot set the mode register.
<Details of mode data description>
[bit 23 to bit 19] Reserved bits
Be sure to set these bits to “00000B”.
Operation is not guaranteed if these bits are set to a value other than “00000B”.
[bit 18] ROMA (Internal Flash/ROM enable bit)
This bit configures whether the internal Flash/ROM area (8 0000H to F FFFFH) is enabled.
Mode Pins Mode name Reset vector
access area Remarks
MD2 MD1 MD0
0 0 0 Internal ROM mode vector Internal
0 0 1 External ROM mode vector External The bus width is set
by mode register.
ROMA Function Remarks
0 External ROM mode Internal Flash/ROM area (8 0000H to F FFFFH) is used as an external area.
1 Internal ROM mode Internal Flash/ROM area (8 0000H to F FFFFH) is enabled.
bit23 bit22 bit21 bit20 bit19 bit18 bit17 bit16
0 0 0 0 0 ROMA WTH1 WTH0
Operation mode setting bits
MB91470/480 Series
33
[bit 17, bit 16] WTH1, WTH0 (Bus width specification bit)
These bits configure the bus width in external bus mode.
In external bus mode, this value is set to the DBW1 and DBW0 bits of AWR0 (CS0 area).
3. Note
The mode data set in the mode vector must be stored as byte data at 0x000FFFF8H. The data should be located
in the highest byte from bit 31 to bit 24 because the FR family uses big endian byte ordering.
WTH1 WTH0 Function Remarks
0 0 8-bit bus width External bus mode
0 1 16-bit bus width External bus mode
10 (Setting prohibited)
1 1 Single chip mode Single chip mode
bit 31 24 23 16 15 8 7 0
Incorrect 0x000FFFF8HXXXXXXXX XXXXXXXX XXXXXXXX Mode data
Correct 0x000FFFF8HMode data XXXXXXXX XXXXXXXX XXXXXXXX
0x000FFFFCHReset vector
MB91470/480 Series
34
I/O MAP
[How to read the table]
Note : Initial values of register bits are represented as follows :
“ 1 ” : Initial Value “ 1 ”
“ 0 ” : Initial Value “ 0 ”
“ X ” : Initial Value “ undefined ”
“ - ” : No physical register at this location
Access to addresses where the data access properties have not been documented is prohibited.
Address Register Block
+ 0 + 1 + 2 + 3
000000HPDR0 [R/W] B
XXXXXXXX
PDR1 [R/W] B
XXXXXXXX
PDR2 [R/W] B
XXXXXXXX
PDR3 [R/W] B
XXXXXXXX
T-unit
Port data register
Read/write attribute, Access unit
(B : byte, H : half word, W : word)
Initial value of register after reset
Register name (column 1 of the register is at address 4n, column 2 is
at address 4 n + 1...)
Leftmost register address (For word-length access, column 1 of the
register is the MSB of the data.)
MB91470/480 Series
35
(Continued)
Address Register Block
+0+1+2+3
000000H
PDR0 [R/W]
B, H, W
XXXXXXXX
PDR1 [R/W]
B, H, W
XXXXXXXX
PDR2 [R/W]
B, H, W
XXXXXXXX
PDR3 [R/W]
B, H, W
XXXXXXXX
Port data
register
000004H
PDR5 [R/W]
B, H, W
-XXXXXXX
PDR6 [R/W]
B, H, W
------XX
PDR8 [R/W]
B, H, W
XXXXXXXX
PDR9 [R/W]
B, H, W
XXXXXXXX
000008H
PDRA [R/W]
B, H, W
---XXXXX
PDRB [R/W]
B, H, W
XXXXXXXX
PDRC [R/W]
B, H, W
XXXXXXXX
PDRD [R/W]
B, H, W
----XXXX
00000CH
PDRE [R/W]
B, H, W
XXXXXXXX
PDRF [R/W]
B, H, W
XXXXXXXX
PDRG [R/W]
B, H, W
--XXXXXX
PDRH [R/W]
B, H, W
--XXXXXX
000010H
PDRJ [R/W]
B, H, W
XXXXXXXX
PDRL [R/W]
B, H, W
-----XXX
PDRM [R/W]
B, H, W
----XXXX
000014H
PDRP [R/W]
B, H, W
--XXXXXX
PDRQ [R/W]
B, H, W
--XXXXXX
PDRR [R/W]
B, H, W
--XXXXXX
PDRS [R/W]
B, H, W
--XXXXXX
000018H
to
00003CH
(Reserved)
000040H
EIRR0 [R/W]
B, H, W
00000000
ENIR0 [R/W]
B, H, W
00000000
ELVR0 [R/W] B, H, W
00000000 00000000
External
interrupt
(INT0 to
INT7)
000044HDICR [R/W] B, H, W
-------0
HRCL [R/W, R]
B, H, W
0--11111
Delay
interrupt/
hold request
000048HTMRLR0 [W] H, W
XXXXXXXX XXXXXXXX
TMR0 [R] H, W
XXXXXXXX XXXXXXXX Reload
timer 0
00004CHTMCSR0 [R/W, R] B, H, W
----00-- ---00000
000050HTMRLR1 [W] H, W
XXXXXXXX XXXXXXXX
TMR1 [R] H, W
XXXXXXXX XXXXXXXX Reload
timer 1
000054HTMCSR1 [R/W, R] B, H, W
----00-- ---00000
000058H
to
00005CH
(Reserved)
MB91470/480 Series
36
(Continued)
Address Register Block
+0+1+2+3
000060H
SSR0 [R/W, R]
B, H, W
00000011
ESCR0 [R/W]/
IBSR0 [R/W, R]
B, H, W
00000000
SCR0 [R/W] /
IBCR0 [R/W, R]
B, H, W
00000000
SMR0 [R/W]
B, H, W
000-0000
Multi-
function
serial
interface 0
000064H
BGR01[R/W]
B, H, W
00000000
BGR00 [R/W]
B, H, W
00000000
RDR0 [R]/
TDR0 [W] H, W
-------0 00000000
000068H
ISMK0 [R/W]
B, H, W
01111111
ISBA0 [R/W]
B, H, W
00000000
00006CH
FBYTE02 [R/W]
B, H, W
00000000
FBYTE01 [R/W]
B, H, W
00000000
FCR01 [R/W]
B, H, W
---00100
FCR00 [R/W, R]
B, H, W
-0000000
000070H
SSR1 [R/W, R]
B, H, W
00000011
ESCR1 [R/W]/
IBSR1 [R/W, R]
B, H, W
00000000
SCR1 [R/W] /
IBCR1 [R/W, R]
B, H, W
00000000
SMR1 [R/W]
B, H, W
000-0000
Multi-
function
serial
interface 1
000074H
BGR11 [R/W]
B, H, W
00000000
BGR10 [R/W]
B, H, W
00000000
RDR1 [R]/
TDR1 [W] H, W
-------0 00000000
000078H
ISMK1 [R/W]
B, H, W
01111111
ISBA1 [R/W]
B, H, W
00000000
00007CH
FBYTE21 [R/W]
B, H, W
00000000
FBYTE11 [R/W]
B, H, W
00000000
FCR11 [R/W]
B, H, W
---00100
FCR10 [R/W, R]
B, H, W
-0000000
000080H
SSR2 [R/W, R]
B, H, W
00000011
ESCR2 [R/W]/
IBSR2 [R/W, R]
B, H, W
00000000
SCR2 [R/W] /
IBCR2 [R/W, R]
B, H, W
00000000
SMR2 [R/W]
B, H, W
000-0000
Multi-
function
serial
interface 2
000084H
BGR21 [R/W]
B, H, W
00000000
BGR20 [R/W]
B, H, W
00000000
RDR2 [R]/
TDR2 [W] H, W
-------0 00000000
000088H
ISMK2 [R/W]
B, H, W
01111111
ISBA2 [R/W]
B, H, W
00000000
00008CH
FBYTE22 [R/W]
B, H, W
00000000
FBYTE21 [R/W]
B, H, W
00000000
FCR21 [R/W]
B, H, W
---00100
FCR20 [R/W, R]
B, H, W
-0000000
MB91470/480 Series
37
(Continued)
Address Register Block
+0+1+2+3
000090H
SSR3 [R/W, R]
B, H, W
00000011
ESCR3 [R/W]/
IBSR3 [R/W, R]
B, H, W
00000000
SCR3 [R/W] /
IBCR3 [R/W, R]
B, H, W
00000000
SMR3 [R/W]
B, H, W
000-0000
Multi-
function
serial
interface 3
000094H
BGR31 [R/W]
B, H, W
00000000
BGR30 [R/W]
B, H, W
00000000
RDR3 [R]/
TDR3 [W] H, W
-------0 00000000
000098H
ISMK3 [R/W]
B, H, W
01111111
ISBA3 [R/W]
B, H, W
00000000
00009CH
FBYTE32 [R/W]
B, H, W
00000000
FBYTE31 [R/W]
B, H, W
00000000
FCR31 [R/W]
B, H, W
---00100
FCR30 [R/W, R]
B, H, W
-0000000
0000A0H
OCCPBH0, OCCPBL0 [W]/
OCCPH0, OCCPL0 [R]
H, W
00000000 00000000
OCCPBH1, OCCPBL1 [W]/
OCCPH1, OCCPL1 [R]
H, W
00000000 00000000
OCU0
0000A4H
OCCPBH2, OCCPBL2 [W]/
OCCPH2, OCCPL2 [R]
H, W
00000000 00000000
OCCPBH3, OCCPBL3 [W]/
OCCPH3, OCCPL3 [R]
H, W
00000000 00000000
0000A8H
OCCPBH4, OCCPBL4 [W]/
OCCPH4, OCCPL4 [R]
H, W
00000000 00000000
OCCPBH5, OCCPBL5 [W]/
OCCPH5, OCCPL5 [R]
H, W
00000000 00000000
0000ACH
OCSH1 [R/W]
B, H, W
-110--00
OCSL0 [R/W]
B, H, W
00001100
OCSH3 [R/W]
B, H, W
-110--00
OCSL2 [R/W]
B, H, W
00001100
0000B0H
OCSH5 [R/W]
B, H, W
-110--00
OCSL4 [R/W]
B, H, W
00001100
OCMOD0 [R/W]
B, H, W
--000000
0000B4H
CPCLRBH0, CPCLRBL0 [W]/
CPCLRH0, CPCLRL0 [R] H, W
11111111 11111111
TCDTH0, TCDTL0 [R/W] H, W
00000000 00000000 Free-run
timer 0
0000B8H
TCCSH0 [R/W]
B, H, W
00000000
TCCSL0 [R/W]
B, H, W
01000000
TCCSM0 [R/W]
B, H, W
----0000
ADTRGC0 [R/W]
B, H, W
-000-000
0000BCH
CPCLRBH1, CPCLRBL1 [W] /
CPCLRH1, CPCLRL1 [R] H, W
11111111 11111111
TCDTH1, TCDTL1 [R/W] H, W
00000000 00000000 Free-run
timer 1
0000C0H
TCCSH1 [R/W]
B, H, W
00000000
TCCSL1 [R/W]
B, H, W
01000000
TCCSM1 [R/W]
B, H, W
----0000
ADTRGC1 [R/W]
B, H, W
-000-000
MB91470/480 Series
38
(Continued)
Address Register Block
+0+1+2+3
0000C4H
CPCLRBH2, CPCLRBL2 [W] /
CPCLRH2, CPCLRL2 [R] H, W
11111111 11111111
TCDTH2, TCDTL2 [R/W] H, W
00000000 00000000 Free-run
timer 2
0000C8H
TCCSH2 [R/W]
B, H, W
00000000
TCCSL2 [R/W]
B, H, W
01000000
TCCSM2 [R/W]
B, H, W
----0000
ADTRGC2 [R/W]
B, H, W
-000-000
0000CCHFRS2 [R/W] B, H, W
-000-000
FRS1 [R/W] B, H, W
-000-000
FRS0 [R/W] B, H, W
-000-000 Free-run
timer
selector 0
0000D0HFRS4 [R/W] B, H, W
-000-000
FRS3 [R/W] B, H, W
-000-000
0000D4HIPCPH0, IPCPL0 [R] H, W
XXXXXXXX XXXXXXXX
IPCPH1, IPCPL1 [R] H, W
XXXXXXXX XXXXXXXX
ICU0
0000D8HIPCPH2, IPCPL2 [R] H, W
XXXXXXXX XXXXXXXX
IPCPH3, IPCPL3 [R] H, W
XXXXXXXX XXXXXXXX
0000DCH
PICSH01 [W, R]
B, H, W
00000000
PICSL01 [R/W]
B, H, W
00000000
ICSH23 [R] B, H, W
------00
ICSL23[R/W]
B, H, W
00000000
0000E0HTMRRH0, TMRRL0 [R/W] H, W
XXXXXXXX XXXXXXXX
TMRRH1, TMRRL1 [R/W] H, W
XXXXXXXX XXXXXXXX
Wave form
generator 0
0000E4HTMRRH2, TMRRL2 [R/W] H, W
XXXXXXXX XXXXXXXX
0000E8H
DTCR0 [R/W]
B, H, W
00000000
DTCR1 [R/W]
B, H, W
00000000
DTCR2 [R/W]
B, H, W
00000000
0000ECH
SIGCR10 [R/W]
B, H, W
00000000
SIGCR20 [R/W]
B, H, W
000000-1
0000F0H
ADCOMP0 [W]/
ADCOMPB0 [R] H, W
00000000 00000000
ADCOMPD0 [W]/
ADCOMPDB0 [R] H, W
00000000 00000000
A/D
activating
compare 0
0000F4H
ADCOMP1 [W]/
ADCOMPB1 [R] H, W
00000000 00000000
ADCOMPD1 [W]/
ADCOMPDB1 [R] H, W
00000000 00000000
0000F8H
ADCOMP2 [W]/
ADCOMPB2 [R] H, W
00000000 00000000
ADCOMPD2 [W]/
ADCOMPDB2 [R] H, W
00000000 00000000
0000FCH
ADTGBUF0
[R/W] B, H, W
-000-111
ADTGSEL0
[R/W] B, H, W
--000000
ADTGCE0
[R/W] B, H, W
--000000
MB91470/480 Series
39
(Continued)
Address Register Block
+0+1+2+3
000100H
PRLH0 [R/W]
B, H, W
XXXXXXXX
PRLL0 [R/W]
B, H, W
XXXXXXXX
PRLH1 [R/W]
B, H, W
XXXXXXXX
PRLL1 [R/W]
B, H, W
XXXXXXXX
PPG
000104H
PRLH2 [R/W]
B, H, W
XXXXXXXX
PRLL2 [R/W]
B, H, W
XXXXXXXX
PRLH3 [R/W]
B, H, W
XXXXXXXX
PRLL3 [R/W]
B, H, W
XXXXXXXX
000108H
PPGC0 [R/W]
B, H, W
00000000
PPGC1 [R/W]
B, H, W
00000000
PPGC2 [R/W]
B, H, W
00000000
PPGC3 [R/W]
B, H, W
00000000
00010CH
PRLH4 [R/W]
B, H, W
XXXXXXXX
PRLL4 [R/W]
B, H, W
XXXXXXXX
PRLH5 [R/W]
B, H, W
XXXXXXXX
PRLL5 [R/W]
B, H, W
XXXXXXXX
000110H
PRLH6 [R/W]
B, H, W
XXXXXXXX
PRLL6 [R/W]
B, H, W
XXXXXXXX
PRLH7 [R/W]
B, H, W
XXXXXXXX
PRLL7 [R/W]
B, H, W
XXXXXXXX
000114H
PPGC4 [R/W]
B, H, W
00000000
PPGC5 [R/W]
B, H, W
00000000
PPGC6 [R/W]
B, H, W
00000000
PPGC7 [R/W]
B, H, W
00000000
000118H
PRLH8 [R/W]
B, H, W
XXXXXXXX
PRLL8 [R/W]
B, H, W
XXXXXXXX
PRLH9 [R/W]
B, H, W
XXXXXXXX
PRLL9 [R/W]
B, H, W
XXXXXXXX
00011CH
PRLH10 [R/W]
B, H, W
XXXXXXXX
PRLL10 [R/W]
B, H, W
XXXXXXXX
PRLH11 [R/W]
B, H, W
XXXXXXXX
PRLL11 [R/W]
B, H, W
XXXXXXXX
000120H
PPGC8 [R/W]
B, H, W
00000000
PPGC9 [R/W]
B, H, W
00000000
PPGC10 [R/W]
B, H, W
00000000
PPGC11 [R/W]
B, H, W
00000000
000124H
PRLH12 [R/W]
B, H, W
XXXXXXXX
PRLL12 [R/W]
B, H, W
XXXXXXXX
PRLH13 [R/W]
B, H, W
XXXXXXXX
PRLL13 [R/W]
B, H, W
XXXXXXXX
000128H
PRLH14 [R/W]
B, H, W
XXXXXXXX
PRLL14 [R/W]
B, H, W
XXXXXXXX
PRLH15 [R/W]
B, H, W
XXXXXXXX
PRLL15 [R/W]
B, H, W
XXXXXXXX
00012CH
PPGC12 [R/W]
B, H, W
00000000
PPGC13 [R/W]
B, H, W
00000000
PPGC14 [R/W]
B, H, W
00000000
PPGC15 [R/W]
B, H, W
00000000
000130HTRG [R/W] B, H
00000000 00000000 GATEC0 [R/W] B
--00--00
000134HREVC [R/W] B, H
00000000 00000000 GATEC4 [R/W] B
------00
000138HGATEC8 [R/W] B
--00--00
MB91470/480 Series
40
(Continued)
Address Register Block
+0+1+2+3
00013CHGATEC12 [R/W] B
------00 PPG
000140H (Reserved)
000144H
TTCR0 [R/W, W, R]
B, H, W
11110000
Timing
generator 0
000148H
COMP0 [R/W]
B, H, W
00000000
COMP2 [R/W]
B, H, W
00000000
COMP4 [R/W]
B, H, W
00000000
COMP6 [R/W]
B, H, W
00000000
00014CH
TTCR1 [R/W, W, R]
B, H, W
11110000
Timing
generator 1
000150H
COMP1 [R/W]
B, H, W
00000000
COMP3 [R/W]
B, H, W
00000000
COMP5 [R/W]
B, H, W
00000000
COMP7 [R/W]
B, H, W
00000000
000154H
EIRR1 [R/W]
B, H, W
00000000
ENIR1 [R/W]
B, H, W
00000000
ELVR1 [R/W] B, H, W
00000000 00000000
External
interrupt
(INT8 to
INT15)
000158H (Reserved)
00015CHCMCLKR [R/W] B
----0000 Clock monitor
000160HBT0TMR [R] B, H, W
00000000 00000000
BT0TMCR [R/W] B, H, W
-0000000 00000000
Base timer 0
000164HBT0STC [R/W] B
00000000
000168H
BT0PCSR/BT0PRLL [R/W]
H, W
XXXXXXXX XXXXXXXX
BT0PDUT/BT0PRLH/BT0DTBF [R/W]
H, W
XXXXXXXX XXXXXXXX
00016CH (Reserved)
000170HAICR2 [R/W] B, H, W
----1111 11111111
8/10-bit
A/D converter
2
(12 channels)
000174H
ADCS2 [R/W, W]
B, H, W
0000000-
ADCH2 [R/W]
B, H, W
00000000
ADMD2 [R/W]
B, H, W
00001111
000178HADCD002 [R] B, H, W
10----XX XXXXXXXX
ADCD012 [R] B, H, W
10----XX XXXXXXXX
00017CHADCD022 [R] B, H, W
10----XX XXXXXXXX
ADCD032 [R] B, H, W
10----XX XXXXXXXX
MB91470/480 Series
41
(Continued)
Address Register Block
+0+1+2+3
000180HADCD042 [R] B, H, W
10----XX XXXXXXXX
ADCD052 [R] B, H, W
10----XX XXXXXXXX
8/10-bit
A/D
converter 2
(12 channels)
000184HADCD062 [R] B, H, W
10----XX XXXXXXXX
ADCD072 [R] B, H, W
10----XX XXXXXXXX
000188HADCD082 [R] B, H, W
10----XX XXXXXXXX
ADCD092 [R] B, H, W
10----XX XXXXXXXX
00018CHADCD102 [R] B, H, W
10----XX XXXXXXXX
ADCD112 [R] B, H, W
10----XX XXXXXXXX
000190H
to
00019CH
(Reserved)
0001A0H
OCCPBH6, OCCPBL6 [W]/
OCCPH6, OCCPL6 [R]
H, W
00000000 00000000
OCCPBH7, OCCPBL7 [W]/
OCCPH7, OCCPL7 [R]
H, W
00000000 00000000
OCU1
0001A4H
OCCPBH8, OCCPBL8 [W]/
OCCPH8, OCCPL8 [R]
H, W
00000000 00000000
OCCPBH9, OCCPBL9 [W]/
OCCPH9, OCCPL9 [R]
H, W
00000000 00000000
0001A8H
OCCPBH10, OCCPBL10 [W]/
OCCPH10, OCCPL10 [R]
H, W
00000000 00000000
OCCPBH11, OCCPBL11 [W]/
OCCPH11, OCCPL11 [R]
H, W
00000000 00000000
0001ACH
OCSH7 [R/W]
B, H, W
-110--00
OCSL6 [R/W]
B, H, W
00001100
OCSH9 [R/W]
B, H, W
-110--00
OCSL8 [R/W]
B, H, W
00001100
0001B0H
OCSH11 [R/W]
B, H, W
-110--00
OCSL10 [R/W]
B, H, W
00001100
OCMOD1 [R/W]
B, H, W
--000000
0001B4H
CPCLRBH3, CPCLRBL3 [W]/
CPCLRH3, CPCLRL3 [R] H, W
11111111 11111111
TCDTH3, TCDTL3 [R/W] H, W
00000000 00000000 Free-run
timer 3
0001B8H
TCCSH3 [R/W]
B, H, W
00000000
TCCSL3 [R/W]
B, H, W
01000000
TCCSM3 [R/W]
B, H, W
----0000
ADTRGC3 [R/W]
B, H, W
-000-000
0001BCH
CPCLRBH4, CPCLRBL4 [W] /
CPCLRH4, CPCLRL4 [R] H, W
11111111 11111111
TCDTH4, TCDTL4 [R/W] H, W
00000000 00000000 Free-run
timer 4
0001C0H
TCCSH4 [R/W]
B, H, W
00000000
TCCSL4 [R/W]
B, H, W
01000000
TCCSM4 [R/W]
B, H, W
----0000
ADTRGC4 [R/W]
B, H, W
-000-000
MB91470/480 Series
42
(Continued)
Address Register Block
+0+1+2+3
0001C4H
CPCLRBH5, CPCLRBL5 [W] /
CPCLRH5, CPCLRL 5 [R] H, W
11111111 11111111
TCDTH5, TCDTL5 [R/W] H, W
00000000 00000000 Free-run
timer 5
0001C8H
TCCSH5 [R/W]
B, H, W
00000000
TCCSL5 [R/W]
B, H, W
01000000
TCCSM5 [R/W]
B, H, W
----0000
ADTRGC5 [R/W]
B, H, W
-000-000
0001CCHFRS7 [R/W] B, H, W
-011-011
FRS6 [R/W] B, H, W
-011-011
FRS5 [R/W] B, H, W
-011-011 Free-run
timer
selector 1
0001D0HFRS9 [R/W] B, H, W
-011-011
FRS8 [R/W] B, H, W
-011-011
0001D4HIPCPH4, IPCPL4 [R] H, W
XXXXXXXX XXXXXXXX
IPCPH5, IPCPL5 [R] H, W
XXXXXXXX XXXXXXXX
ICU1
0001D8HIPCPH6, IPCPL6 [R] H, W
XXXXXXXX XXXXXXXX
IPCPH7, IPCPL7 [R] H, W
XXXXXXXX XXXXXXXX
0001DCH
PICSH45 [W, R]
B, H, W
00000000
PICSL45 [R/W]
B, H, W
00000000
ICSH67 [R]
B, H, W
------00
ICSL67 [R/W]
B, H, W
00000000
0001E0HTMRRH3, TMRRL3 [R/W] H, W
XXXXXXXX XXXXXXXX
TMRRH4, TMRRL4 [R/W] H, W
XXXXXXXX XXXXXXXX
Wave form
generator
1
0001E4HTMRRH5, TMRRL5 [R/W] H, W
XXXXXXXX XXXXXXXX
0001E8H
DTCR3 [R/W]
B, H, W
00000000
DTCR4 [R/W]
B, H, W
00000000
DTCR5 [R/W]
B, H, W
00000000
0001ECH
SIGCR11 [R/W]
B, H, W
00000000
SIGCR21 [R/W]
B, H, W
000000-1
0001F0H
ADCOMP3 [W]/
ADCOMPB3 [R] H, W
00000000 00000000
ADCOMPD3 [W]/
ADCOMPDB3 [R] H, W
00000000 00000000
A/D
activating
compare 1
0001F4H
ADCOMP4 [W]/
ADCOMPB4 [R] H, W
00000000 00000000
ADCOMPD4 [W]/
ADCOMPDB4 [R] H, W
00000000 00000000
0001F8H
ADCOMP5 [W]/
ADCOMPB5 [R] H, W
00000000 00000000
ADCOMPD5 [W]/
ADCOMPDB5 [R] H, W
00000000 00000000
0001FCH
ADTGBUF1 [R/W]
B, H, W
-000-111
ADTGSEL1 [R/W]
B, H, W
--000000
ADTGCE1[R/W]
B, H, W
--000000
MB91470/480 Series
43
(Continued)
Address Register Block
+0+1+2+3
000200HDMACA0 [R/W] B, H, W *1
00000000 ----XXXX XXXXXXXX XXXXXXXX
DMAC
000204HDMACB0 [R/W] B, H, W
00000000 00000000 XXXXXXXX XXXXXXXX
000208HDMACA1 [R/W] B, H, W *1
00000000 ----XXXX XXXXXXXX XXXXXXXX
00020CHDMACB1 [R/W] B, H, W
00000000 00000000 XXXXXXXX XXXXXXXX
000210HDMACA2 [R/W] B, H, W *1
00000000 ----XXXX XXXXXXXX XXXXXXXX
000214HDMACB2 [R/W] B, H, W
00000000 00000000 XXXXXXXX XXXXXXXX
000218HDMACA3 [R/W] B, H, W *1
00000000 ----XXXX XXXXXXXX XXXXXXXX
00021CHDMACB3 [R/W] B, H, W
00000000 00000000 XXXXXXXX XXXXXXXX
000220HDMACA4 [R/W] B, H, W *1
00000000 ----XXXX XXXXXXXX XXXXXXXX
000224HDMACB4 [R/W] B, H, W
00000000 00000000 XXXXXXXX XXXXXXXX
000228H
to
00023CH
(Reserved)
000240HDMACR [R/W] B, H, W
0--00000 -------- -------- -------- DMAC
000244H
to
00039CH
(Reserved)
0003A0H
DSP-PC [R/W]
B, H, W
000000-0
DSP-CSR [R/W, R,
W] B, H, W
00000000
MAC
0003A4HDSP-LY [R/W], W
XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX
0003A8HDSP-OT0 [R], W
XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX
0003ACHDSP-OT1 [R], W
XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX
0003B0HDSP-OT2 [R], W
XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX
0003B4HDSP-OT3 [R], W
XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX
MB91470/480 Series
44
(Continued)
Address Register Block
+0+1+2+3
0003B8HDSP-OT4 [R], W
XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX
MAC
0003BCHDSP-OT5 [R], W
XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX
0003C0HDSP-OT6 [R], W
XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX
0003C4HDSP-OT7 [R], W
XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX
0003C8HDSP-AC0 [R], W
-------- -------- -------- 00000000
0003CCHDSP-AC1 [R], W
00000000 00000000 00000000 00000000
0003D0HDSP-AC2 [R], W
00000000 00000000 00000000 00000000
0003D4H
to
0003ECH
(Reserved)
0003F0HBSD0 [W] W
XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX
Bit search
module
0003F4HBSD1 [R/W] W
XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX
0003F8HBSDC [W] W
XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX
0003FCHBSRR [R] W
XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX
000400H
DDR0 [R/W]
B, H, W
00000000
DDR1 [R/W]
B, H, W
00000000
DDR2 [R/W]
B, H, W
00000000
DDR3 [R/W]
B, H, W
00000000
Port
direction
register
000404H
DDR5 [R/W]
B, H, W
-0000000
DDR6 [R/W]
B, H, W
------00
DDR8 [R/W]
B, H, W
00000000
DDR9 [R/W]
B, H, W
00000000
000408H
DDRA [R/W]
B, H, W
---00000
DDRB [R/W]
B, H, W
00000000
DDRC [R/W]
B, H, W
00000000
DDRD [R/W]
B, H, W
----0000
00040CH
DDRE [R/W]
B, H, W
00000000
DDRF [R/W]
B, H, W
00000000
DDRG [R/W]
B, H, W
--000000
DDRH [R/W]
B, H, W
--000000
000410H
DDRJ [R/W]
B, H, W
00000000
DDRL [R/W]
B, H, W
-----000
DDRM [R/W]
B, H, W
----0000
MB91470/480 Series
45
(Continued)
Address Register Block
+0+1+2+3
000414H
DDRP [R/W]
B, H, W
--000000
DDRQ [R/W]
B, H, W
--000000
DDRR [R/W]
B, H, W
--000000
DDRS [R/W]
B, H, W
--000000
Port
direction
register
000418H,
00041CH (Reserved)
000420HPFR0 [R/W] B, H, W
11111111
PFR1 [R/W] B, H, W
11111111
PFR2 [R/W] B, H, W
11111111
PFR3 [R/W] B, H, W
11111111
Port
function
register
000424HPFR5 [R/W] B, H, W
-1111111
PFR6 [R/W] B, H, W
------11
PFR8 [R/W] B, H, W
0000----
PFR9 [R/W] B, H, W
00000000
000428HPFRC [R/W] B, H, W
--0-00-0
00042CH
PFRF [R/W]
B, H, W
-------0
PFRG [R/W]
B, H, W
--0-00-0
PFRH [R/W]
B, H, W
--0-00-0
000430H
PFRJ [R/W]
B, H, W
0-0-0-0-
PFRM [R/W]
B, H, W
----0000
000434H
PFRQ [R/W]
B, H, W
--000000
PFRS [R/W]
B, H, W
--000000
000438H,
00043CH (Reserved)
000440H
ICR00 [R/W, R]
B, H, W
---11111
ICR01 [R/W, R]
B, H, W
---11111
ICR02 [R/W, R]
B, H, W
---11111
ICR03 [R/W, R]
B, H, W
---11111
Interrupt
controller
000444H
ICR04 [R/W, R]
B, H, W
---11111
ICR05 [R/W, R]
B, H, W
---11111
ICR06 [R/W, R]
B, H, W
---11111
ICR07 [R/W, R]
B, H, W
---11111
000448H
ICR08 [R/W, R]
B, H, W
---11111
ICR09 [R/W, R]
B, H, W
---11111
ICR10 [R/W, R]
B, H, W
---11111
ICR11 [R/W, R]
B, H, W
---11111
00044CH
ICR12 [R/W, R]
B, H, W
---11111
ICR13 [R/W, R]
B, H, W
---11111
ICR14 [R/W, R]
B, H, W
---11111
ICR15 [R/W, R]
B, H, W
---11111
000450H
ICR16 [R/W, R]
B, H, W
---11111
ICR17 [R/W, R]
B, H, W
---11111
ICR18 [R/W, R]
B, H, W
---11111
ICR19 [R/W, R]
B, H, W
---11111
000454H
ICR20 [R/W, R]
B, H, W
---11111
ICR21 [R/W, R]
B, H, W
---11111
ICR22 [R/W, R]
B, H, W
---11111
ICR23 [R/W, R]
B, H, W
---11111
MB91470/480 Series
46
(Continued)
Address Register Block
+0+1+2+3
000458H
ICR24 [R/W, R]
B, H, W
---11111
ICR25 [R/W, R]
B, H, W
---11111
ICR26 [R/W, R]
B, H, W
---11111
ICR27 [R/W, R]
B, H, W
---11111
Interrupt
controller
00045CH
ICR28 [R/W, R]
B, H, W
---11111
ICR29 [R/W, R]
B, H, W
---11111
ICR30 [R/W, R]
B, H, W
---11111
ICR31 [R/W, R]
B, H, W
---11111
000460H
ICR32 [R/W, R]
B, H, W
---11111
ICR33 [R/W, R]
B, H, W
---11111
ICR34 [R/W, R]
B, H, W
---11111
ICR35 [R/W, R]
B, H, W
---11111
000464H
ICR36 [R/W, R]
B, H, W
---11111
ICR37 [R/W, R]
B, H, W
---11111
ICR38 [R/W, R]
B, H, W
---11111
ICR39 [R/W, R]
B, H, W
---11111
000468H
ICR40 [R/W, R]
B, H, W
---11111
ICR41 [R/W, R]
B, H, W
---11111
ICR42 [R/W, R]
B, H, W
---11111
ICR43 [R/W, R]
B, H, W
---11111
00046CH
ICR44 [R/W, R]
B, H, W
---11111
ICR45 [R/W, R]
B, H, W
---11111
ICR46 [R/W, R]
B, H, W
---11111
ICR47 [R/W, R]
B, H, W
---11111
000470H
to
00047CH
(Reserved)
000480H
RSRR [R/W]
B, H, W
1-0-0-00
STCR [R/W]
B, H, W
001100-1
TBCR [R/W]
B, H, W
00XXX-00
CTBR [W]
B, H, W
XXXXXXXX Clock
control
block
000484H
CLKR [R/W]
B, H, W
-000-000
DIVR0 [R/W]
B, H, W
00000011
DIVR1 [R/W]
B, H, W
00000000
000488H
to
0004FCH
(Reserved)
000500H
AICR0 [R/W]
B, H, W
----1111
8/10-bit
A/D
converter 0
(4 channels)
000504H
ADCS0 [R/W, W]
B, H, W
0000000-
ADCH0 [R/W]
B, H, W
--00--00
ADMD0 [R/W]
B, H, W
00001111
000508HADCD000 [R] B, H, W
10----XX XXXXXXXX
ADCD010 [R] B, H, W
10----XX XXXXXXXX
00050CHADCD020 [R] B, H, W
10----XX XXXXXXXX
ADCD030 [R] B, H, W
10----XX XXXXXXXX
MB91470/480 Series
47
(Continued)
Address Register Block
+0+1+2+3
000510H
AICR1 [R/W]
B, H, W
----1111
8/10-bit
A/D
converter 1
(4 channels)
000514H
ADCS1 [R/W, W]
B, H, W
0000000-
ADCH1 [R/W]
B, H, W
--00--00
ADMD1 [R/W]
B, H, W
00001111
000518HADCD001 [R] B, H, W
10----XX XXXXXXXX
ADCD011 [R] B, H, W
10----XX XXXXXXXX
00051CHADCD021 [R] B, H, W
10----XX XXXXXXXX
ADCD031 [R] B, H, W
10----XX XXXXXXXX
000520H
AICR3 [R/W]
B, H, W
----1111
12-bit
A/D
converter 3
(4 channels)
000524H
ADCS3 [R/W, W]
B, H, W
0000000-
ADCH3 [R/W]
B, H, W
--00--00
ADMD3 [R/W]
B, H, W
00001111
000528HADCD003 [R] B, H, W
10--XXXX XXXXXXXX
ADCD013 [R] B, H, W
10--XXXX XXXXXXXX
00052CHADCD023 [R] B, H, W
10--XXXX XXXXXXXX
ADCD033 [R] B, H, W
10--XXXX XXXXXXXX
000530H
AICR4 [R/W]
B, H, W
----1111
12-bit
A/D
converter 4
(4 channels)
000534H
ADCS4 [R/W, W]
B, H, W
0000000-
ADCH4 [R/W]
B, H, W
--00--00
ADMD4 [R/W]
B, H, W
00001111
000538HADCD004 [R] B, H, W
10--XXXX XXXXXXXX
ADCD014 [R] B, H, W
10--XXXX XXXXXXXX
00053CHADCD024 [R] B, H, W
10--XXXX XXXXXXXX
ADCD034 [R] B, H, W
10--XXXX XXXXXXXX
000540HRCR10 [W] B, H, W
XXXXXXXX
RCR00 [W] B, H, W
XXXXXXXX
UDCR10 [R]
B, H, W
00000000
UDCR00 [R]
B, H, W
00000000 Up/down
counter 0
000544H
CCRH0 [R/W]
B, H, W
00000000
CCRL0 [R/W, R]
B, H, W
-0001000
CSR0 [R/W, R]
B, H, W
00000000
000548H
to
00055CH
(Reserved)
MB91470/480 Series
48
(Continued)
Address Register Block
+0+1+2+3
000560H
SSR4 [R/W, R]
B, H, W
00000011
ESCR4 [R/W]/
IBSR4 [R/W, R]
B, H, W
00000000
SCR4 [R/W] /
IBCR4 [R/W, R]
B, H, W
00000000
SMR4 [R/W]
B, H, W
000-0000
Multi-
function
serial
interface 4
000564H
BGR41 [R/W]
B, H, W
00000000
BGR40 [R/W]
B, H, W
00000000
RDR4 [R]/TDR4 [W]H, W
-------0 00000000
000568H
ISMK4 [R/W]
B, H, W
01111111
ISBA4 [R/W]
B, H, W
00000000
00056CH
FBYTE42 [R/W]
B, H, W
00000000
FBYTE41 [R/W]
B, H, W
00000000
FCR41 [R/W]
B, H, W
---00100
FCR40 [R/W, R]
B, H, W
-0000000
000570H
SSR5 [R/W, R]
B, H, W
00000011
ESCR5 [R/W]/
IBSR5 [R/W, R]
B, H, W
00000000
SCR5 [R/W] /
IBCR5 [R/W, R]
B, H, W
00000000
SMR5 [R/W]
B, H, W
000-0000
Multi-
function
serial
interface 5
000574H
BGR51 [R/W]
B, H, W
00000000
BGR50 [R/W]
B, H, W
00000000
RDR5 [R]/TDR5 [W]H, W
-------0 00000000
000578H
ISMK5 [R/W]
B, H, W
01111111
ISBA5 [R/W]
B, H, W
00000000
00057CH
FBYTE52 [R/W]
B, H, W
00000000
FBYTE51 [R/W]
B, H, W
00000000
FCR51 [R/W]
B, H, W
---00100
FCR50 [R/W, R]
B, H, W
-0000000
000580HBT1TMR [R] B, H, W
00000000 00000000
BT1TMCR [R/W] B, H, W
-0000000 00000000
Base timer 1
000584HBT1STC [R/W] B
00000000
000588H
BT1PCSR/BT1PRLL [R/W]
H, W
XXXXXXXX XXXXXXXX
BT1PDUT/BT1PRLH/BT1DTBF [R/W]
H, W
XXXXXXXX XXXXXXXX
00058CH (Reserved)
000590HBT2TMR [R] B, H, W
00000000 00000000
BT2TMCR [R/W] B, H, W
-0000000 00000000
Base timer 2
000594HBT2STC [R/W] B
00000000
000598H
BT2PCSR/BT2PRLL [R/W]
H, W
XXXXXXXX XXXXXXXX
BT2PDUT/BT2PRLH/BT2DTBF [R/W]
H, W
XXXXXXXX XXXXXXXX
00059CH (Reserved)
MB91470/480 Series
49
(Continued)
Address Register Block
+0+1+2+3
0005A0HBT3TMR [R] B, H, W
00000000 00000000
BT3TMCR [R/W] B, H, W
-0000000 00000000
Base timer 3
0005A4HBT3STC [R/W] B
00000000
0005A8H
BT3PCSR/BT3PRLL [R/W]
H, W
XXXXXXXX XXXXXXXX
BT3PDUT/BT3PRLH/BT3DTBF [R/W]
H, W
XXXXXXXX XXXXXXXX
0005ACH (Reserved)
0005B0H
to
0005FCH
(Reserved)
000600H
PCR0 [R/W]
B, H, W
00000000
PCR1 [R/W]
B, H, W
00000000
PCR2 [R/W]
B, H, W
00000000
PCR3 [R/W]
B, H, W
00000000
Pull-up
resistor
control
register
000604H
PCR5 [R/W]
B, H, W
-0000000
PCR6 [R/W]
B, H, W
------00
PCR8 [R/W]
B, H, W
00000000
PCR9 [R/W]
B, H, W
00000000
000608H
PCRA [R/W]
B, H, W
---00000
PCRB [R/W]
B, H, W
00000000
PCRC [R/W]
B, H, W
00000000
PCRD [R/W]
B, H, W
----0000
00060CH
PCRE [R/W]
B, H, W
00000000
PCRF [R/W]
B, H, W
00000000
PCRG [R/W]
B, H, W
--000000
PCRH [R/W]
B, H, W
--000000
000610H
PCRJ [R/W]
B, H, W
00000000
PCRL [R/W]
B, H, W
-----000
PCRM [R/W]
B, H, W
----0000
000614H
PCRP [R/W]
B, H, W
--000000
PCRQ [R/W]
B, H, W
--000000
PCRR [R/W]
B, H, W
--000000
PCRS [R/W]
B, H, W
--000000
000618H
to
00063CH
(Reserved)
000640HASR0 [R/W] H, W
00000000 00000000 *2
ACR0 [R/W] H, W
1111XX-- --000000 *2
External bus
interface
000644HASR1 [R/W] H, W
XXXXXXXX XXXXXXXX *2
ACR1 [R/W] H, W
XXXXXX-- --XXXXXX *2
000648HASR2 [R/W] H, W
XXXXXXXX XXXXXXXX *2
ACR2 [R/W] H, W
XXXXXX-- --XXXXXX *2
00064CH
MB91470/480 Series
50
(Continued)
Address Register Block
+0+1+2+3
000650H
to
00065CH
External bus
interface
000660HAWR0 [R/W] H, W
0111---- 1111-111 *2
AWR1 [R/W] H, W
XXXX---- XXXX-XXX *2
000664HAWR2 [R/W] H, W
XXXX---- XXXX-XXX *2
000668H
to
00067CH
000680HCSER [R/W] B, H
-----001
000684H
to
0007F8H
(Reserved)
0007FCHMODR [W]
XXXXXXXX Mode
register
000800H
to
000FFCH
(Reserved)
001000HDMASA0 [R/W] W
XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX
DMAC
001004HDMADA0 [R/W] W
XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX
001008HDMASA1 [R/W] W
XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX
00100CHDMADA1 [R/W] W
XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX
001010HDMASA2 [R/W] W
XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX
001014HDMADA2 [R/W] W
XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX
001018HDMASA3 [R/W] W
XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX
MB91470/480 Series
51
(Continued)
Address Register Block
+0+1+2+3
00101CHDMADA3 [R/W] W
XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX
DMAC001020HDMASA4 [R/W] W
XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX
001024HDMADA4 [R/W] W
XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX
001028H
to
006FFCH
(Reserved)
007000HFLCR [R/W, R] B
----X-0-
Flash
memory
007004HFLWC [R/W] B
-----011
007008H
to
007010H
007014H
to
00701CH
(Reserved)
007020HWREN [R/W] H
00000000 00000000
Wild
register
control
block
007024H
to
00702CH
007030HWA00 [R/W] W
-------- ----XXXX XXXXXXXX XXXXXX--
007034HWD00 [R/W] W
XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX
007038HWA01 [R/W] W
-------- ----XXXX XXXXXXXX XXXXXX--
00703CHWD01 [R/W] W
XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX
007040HWA02 [R/W] W
-------- ----XXXX XXXXXXXX XXXXXX--
007044HWD02 [R/W] W
XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX
007048HWA03 [R/W] W
-------- ----XXXX XXXXXXXX XXXXXX--
00704CHWD03 [R/W] W
XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX
MB91470/480 Series
52
(Continued)
Address Register Block
+0+1+2+3
007050HWA04 [R/W] W
-------- ----XXXX XXXXXXXX XXXXXX--
Wild
register
control
block
007054HWD04 [R/W] W
XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX
007058HWA05 [R/W] W
-------- ----XXXX XXXXXXXX XXXXXX--
00705CHWD05 [R/W] W
XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX
007060HWA06 [R/W] W
-------- ----XXXX XXXXXXXX XXXXXX--
007064HWD06 [R/W] W
XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX
007068HWA07 [R/W] W
-------- ----XXXX XXXXXXXX XXXXXX--
00706CHWD07 [R/W] W
XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX
007070HWA08 [R/W] W
-------- ----XXXX XXXXXXXX XXXXXX--
007074HWD08 [R/W] W
XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX
007078HWA09 [R/W] W
-------- ----XXXX XXXXXXXX XXXXXX--
00707CHWD09 [R/W] W
XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX
007080HWA10 [R/W] W
-------- ----XXXX XXXXXXXX XXXXXX--
007084HWD10 [R/W] W
XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX
007088HWA11 [R/W] W
-------- ----XXXX XXXXXXXX XXXXXX--
00708CHWD11 [R/W] W
XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX
007090HWA12 [R/W] W
-------- ----XXXX XXXXXXXX XXXXXX--
007094HWD12 [R/W] W
XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX
007098HWA13 [R/W] W
-------- ----XXXX XXXXXXXX XXXXXX--
00709CHWD13 [R/W] W
XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX
MB91470/480 Series
53
(Continued)
*1 : The lower 16 bits (DTC15 to DTC0) of DMACA0 to DMACA4 cannot be accessed as bytes.
*2 : Register whose initial value depends on the reset level. The initial values shown are for INITX = “L”.
Notes : Data is undefined in reserved or () area.
Do not execute read modify write (RMW) instruction on registers having a write-only bit.
The initial values are varied depending on the product series. Please refer to the hardware manual of
MB91470/480 for more details.
Address Register Block
+0+1+2+3
0070A0HWA14 [R/W] W
-------- ----XXXX XXXXXXXX XXXXXX--
Wild
register
control
block
0070A4HWD14 [R/W] W
XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX
0070A8HWA15 [R/W] W
-------- ----XXXX XXXXXXXX XXXXXX--
0070ACHWD15 [R/W] W
XXXXXXXX XXXXXXXX XXXXXXXX XXXXXXXX
0070B0H
to
00BFFCH
(Reserved)
00C000H
to
00C0FCH
X-RAM (coefficient RAM) [R/W]
64 × 32-bit
MAC
00C100H
to
00C1FCH
Y-RAM (variable RAM) [R/W]
64 × 32-bit
00C200H
to
00C3FCH
I-RAM (instruction RAM) [R/W]
128 × 32-bit
00C400H
to
00FFFCH
(Reserved)
010000H
to
0FFFFCH
(Reserved)
MB91470/480 Series
54
INTERRUPT VECTOR
(Continued)
Interrupt source
Interrupt number Interrupt
level Offset TBR default
address
Decimal Hexa-
decimal
Reset 0 00 3FCH000FFFFCH
Mode vector 1 01 3F8H000FFFF8H
System reserved 2 02 3F4H000FFFF4H
System reserved 3 03 3F0H000FFFF0H
System reserved 4 04 3ECH000FFFECH
System reserved 5 05 3E8H000FFFE8H
System reserved 6 06 3E4H000FFFE4H
Coprocessor absent trap 7 07 3E0H000FFFE0H
Coprocessor error trap 8 08 3DCH000FFFDCH
INTE instruction 9 09 3D8H000FFFD8H
System reserved 10 0A 3D4H000FFFD4H
System reserved 11 0B 3D0H000FFFD0H
Step trace trap 12 0C 3CCH000FFFCCH
NMI request (tool) 13 0D 3C8H000FFFC8H
Undefined instruction exception 14 0E 3C4H000FFFC4H
NMI request 15 0F 3C0H000FFFC0H
External interrupt 0 16 10 ICR00 3BCH000FFFBCH
External interrupt 1 17 11 ICR01 3B8H000FFFB8H
External interrupt 2 18 12 ICR02 3B4H000FFFB4H
External interrupt 3 19 13 ICR03 3B0H000FFFB0H
External interrupt 4 20 14 ICR04 3ACH000FFFACH
External interrupt 5 21 15 ICR05 3A8H000FFFA8H
External interrupt 6 22 16 ICR06 3A4H000FFFA4H
External interrupt 7 23 17 ICR07 3A0H000FFFA0H
Reload timer 0 24 18 ICR08 39CH000FFF9CH
Reload timer 1 25 19 ICR09 398H000FFF98H
Base timer 0 (source 0/source 1) 26 1A ICR10 394H000FFF94H
Multi-function serial interface 0
(UART transmission completed/reception
completed/I2C status)
27 1B ICR11 390H000FFF90H
Multi-function serial interface 1
(UART transmission completed/reception
completed/I2C status)
28 1C ICR12 38CH000FFF8CH
Base timer 1 (source 0/source 1) 29 1D ICR13 388H000FFF88H
MB91470/480 Series
55
(Continued)
Interrupt source
Interrupt number Interrupt
level Offset TBR default
address
Decimal Hexa-
decimal
Base timer 2/3 (source 0/source 1)
Up/down counter 0 30 1E ICR14 384H000FFF84H
DTTI0/DTTI1 31 1F ICR15 380H000FFF80H
DMAC0 (end/error) 32 20 ICR16 37CH000FFF7CH
DMAC1 (end/error) 33 21 ICR17 378H000FFF78H
DMAC2/3/4 (end/error) 34 22 ICR18 374H000FFF74H
Multi-function serial interface 2
(UART transmission completed/reception
completed/I2C status)
35 23 ICR19 370H000FFF70H
Multi-function serial interface 3
(UART transmission completed/reception
completed/I2C status)
36 24 ICR20 36CH000FFF6CH
Multi-function serial interface 4
(UART transmission completed/reception
completed/I2C status)
37 25 ICR21 368H000FFF68H
Multi-function serial interface 5
(UART transmission completed/reception
completed/I2C status)
38 26 ICR22 364H000FFF64H
MAC 39 27 ICR23 360H000FFF60H
PPG0/PPG1 40 28 ICR24 35CH000FFF5CH
PPG2/PPG3/PPG8/PPG9 41 29 ICR25 358H000FFF58H
PPG4/PPG5/PPG10/PPG11 42 2A ICR26 354H000FFF54H
PPG6/PPG7/PPG12/PPG13/PPG14/PPG15 43 2B ICR27 350H000FFF50H
Wave form generator 0/3 (underflow) 44 2C ICR28 34CH000FFF4CH
Wave form generator 1/4 (underflow) 45 2D ICR29 348H000FFF48H
Wave form generator 2/5 (underflow) 46 2E ICR30 344H000FFF44H
Timebase timer overflow 47 2F ICR31 340H000FFF40H
External interrupt 8/9/10/11/12/13/14/15 48 30 ICR32 33CH000FFF3CH
Free-run timer 0/3 (compare clear) 49 31 ICR33 338H000FFF38H
Free-run timer 0/3 (zero detection) 50 32 ICR34 334H000FFF34H
Free-run timer 1/4 (compare clear) 51 33 ICR35 330H000FFF30H
Free-run timer 1/4 (zero detection) 52 34 ICR36 32CH000FFF2CH
Free-run timer 2/5 (compare clear) 53 35 ICR37 328H000FFF28H
Free-run timer 2/5 (zero detection) 54 36 ICR38 324H000FFF24H
8/10-bit A/D converter 2 55 37 ICR39 320H000FFF20H
8/10-bit A/D converter 0/
12-bit A/D converter 3 56 38 ICR40 31CH000FFF1CH
MB91470/480 Series
56
(Continued)
Interrupt source
Interrupt number Interrupt
level Offset TBR default
address
Decimal Hexa-
decimal
8/10-bit A/D converter 1/
12-bit A/D converter 4 57 39 ICR41 318H000FFF18H
ICU0/ICU1/ICU4/ICU5 (capture) 58 3A ICR42 314H000FFF14H
ICU2/ICU3/ICU6/ICU7 (capture) 59 3B ICR43 310H000FFF10H
OCU0/OCU1/OCU6/OCU7 (match) 60 3C ICR44 30CH000FFF0CH
OCU2/OCU3/OCU8/OCU9 (match) 61 3D ICR45 308H000FFF08H
OCU4/OCU5/OCU10/OCU11 (match) 62 3E ICR46 304H000FFF04H
Interrupt delay source bit 63 3F ICR47 300H000FFF00H
System reserved (Used by REALOS) 64 40 2FCH000FFEFCH
System reserved (Used by REALOS) 65 41 2F8H000FFEF8H
System reserved 66 42 2F4H000FFEF4H
System reserved 67 43 2F0H000FFEF0H
System reserved 68 44 2ECH000FFEECH
System reserved 69 45 2E8H000FFEE8H
System reserved 70 46 2E4H000FFEE4H
System reserved 71 47 2E0H000FFEE0H
System reserved 72 48 2DCH000FFEDCH
System reserved 73 49 2D8H000FFED8H
System reserved 74 4A 2D4H000FFED4H
System reserved 75 4B 2D0H000FFED0H
System reserved 76 4C 2CCH000FFECCH
System reserved 77 4D 2C8H000FFEC8H
System reserved 78 4E 2C4H000FFEC4H
System reserved 79 4F 2C0H000FFEC0H
Used by INT instruction
80
to
255
50
to
FF
2BCH
to
000H
000FFEBCH
to
000FFC00H
MB91470/480 Series
57
PIN STATUS IN EACH CPU STATE
Terms used as the status of pins mean as follows.
Input enabled
Means that the input function can be used.
Input disabled
Indicates that the input function cannot be used.
Input fixed to “0”
A state of a pin, in which "0" is transmitted to internal circuitry, with the external input shut off by the input gate
adjacent to the pin.
Output Hi-Z
Means to place a pin in a high impedance state by disabling the pin driving transistor from driving.
Preserving the previous state
Means to output the state existing immediately prior to entering this mode.
That is, to output according to an internal resource with an output when it is operating or to preserve an output
when the output is provided, for example, as a port.
Input enabled when external interrupt function selected and enabled
Inputs are allowed only when the pin is configured as an external interrupt request input pin and the external
interrupt request is enabled.
MB91470/480 Series
58
List of pin status
(Continued)
Pin name Function During initialization In sleep mode In stop mode
INITX = “L”*1INITX = “H”*2HIZ = 0 HIZ = 1
P00 to P07 D16 to D23
Output Hi-Z/
Input disabled
Output Hi-Z/
Input enabled
Retention of the
immediately
prior state
Retention of the
immediately
prior state
Output Hi-Z/
Input “0” fixed
P10 to P17 D24 to D31
P20 to P27 A00 to A07
P30 to P37 A08 to A15
P50 to P52 CS0X to CS2X
P53 ASX
P54 RDX
P55, P56 WR0X, WR1X
P60 SYSCLK
P61 RDY
NMIX NMIX Input enabled Input enabled Input enabled Input enabled Input enabled
P80 to P83 INT0 to INT3
Output Hi-Z/
Input disabled
Output Hi-Z/
Input enabled Input enabled Input enabled
Output Hi-Z/
Input “0” fixed
Input enabled
when interrupt
function
selected
and
enabled
P84 INT4/PPG4
P85 INT5/PPG5
P86 INT6/PPG6
P87 INT7/PPG7
P90 INT8/PPG8
P91 INT9/PPG9
P92 INT10/PPG10
P93 INT11/PPG11
P94 INT12/PPG12
P95 INT13/PPG13
P96 INT14/PPG14
P97 INT15/PPG15
PA0 to PA4
ADTG0
to
ADTG4
Output Hi-Z/
Input disabled
Output Hi-Z/
Input enabled
Retention of the
immediately
prior state
Retention of the
immediately
prior state
Output Hi-Z/
Input “0” fixed
PB0 to PB3 AN0-0 to AN0-3
Output Hi-Z/
Input disabled
Output Hi-Z/
Input “0” fixed
Retention of the
immediately
prior state
Retention of the
immediately
prior state
Output Hi-Z/
Input “0” fixed
PB4 to PB7 AN1-0 to AN1-3
PC0 AN2-0/SCK4
PC1 AN2-1/SIN4
PC2 AN2-2/SOT4
PC3 AN2-3/SCK5
PC4 AN2-4/SIN5
PC5 AN2-5/SOT5
PC6, PC7 AN2-6, AN2-7
MB91470/480 Series
59
(Continued)
*1 : INITX = “L” : Indicates the pin status with INITX remaining at the “L” level.
*2 : INITX = “H” : Indicates the pin status existing immediately after INITX transition from “L” to “H” level.
Pin name Function During initialization In sleep mode In stop mode
INITX = “L”*1INITX = “H”*2HIZ = 0HIZ = 1
PD0 to PD3 AN2-8 to AN2-11
Output Hi-Z/
Input disabled
Output Hi-Z/
Input "0" fixed
Retention of the
immediately
prior state
Retention of the
immediately
prior state
Output Hi-Z/
Input “0” fixed
PE0 to PE3 AN3-0 to AN3-3
PE4 to PE7 AN4-0 to AN4-3
PF0 CLKPOUT Output Hi-Z/
Input disabled
Output Hi-Z/
Input enabled
Retention of the
immediately
prior state
Retention of the
immediately
prior state
Output Hi-Z/
Input “0” fixed
PF1 to PF6 GPIO
PG0, PG3 SCK0, SCK1
Output Hi-Z/
Input disabled
Output Hi-Z/
Input enabled
Retention of the
immediately
prior state
Retention of the
immediately
prior state
Output Hi-Z/
Input “0” fixed
PG1, PG4 SIN0, SIN1
PG2, PG5 SOT0, SOT1
PH0, PH3 SCK2, SCK3
PH1, PH4 SIN2, SIN3
PH2, PH5 SOT2, SOT3
PJ0, PJ2,
PJ4, PJ6 TIN0 to TIN3 Output Hi-Z/
Input disabled
Output Hi-Z/
Input enabled
Retention of the
immediately
prior state
Retention of the
immediately
prior state
Output Hi-Z/
Input “0” fixed
PJ1, PJ3,
PJ5, PJ7
TOUT0 to
TOUT3
PL0 AIN0
Output Hi-Z/
Input disabled
Output Hi-Z/
Input enabled
Retention of the
immediately
prior state
Retention of the
immediately
prior state
Output Hi-Z/
Input “0” fixed
PL1 BIN0
PL2 ZIN0
PM0 to PM3 PPG0 to PPG3 Output Hi-Z/
Input disabled
Output Hi-Z/
Input enabled
Retention of the
immediately
prior state
Retention of the
immediately
prior state
Output Hi-Z/
Input “0” fixed
PP0 to PP3 IC0 to IC3
Output Hi-Z/
Input disabled
Output Hi-Z/
Input enabled
Retention of the
immediately
prior state
Retention of the
immediately
prior state
Output Hi-Z/
Input “0” fixed
PP4 CKI0
PP5 DTTI0
PQ0 to PQ5 RTO0 to RTO5
PR0 to PR3 IC4 to IC7
Output Hi-Z/
Input disabled
Output Hi-Z/
Input enabled
Retention of the
immediately
prior state
Retention of the
immediately
prior state
Output Hi-Z/
Input “0” fixed
PR4 CKI1
PR5 DTTI1
PS0 to PS5 RTO6 to RTO11
MB91470/480 Series
60
List of pin status (external bus mode)
*1 : INITX = “L” : Indicates the pin status with INITX remaining at the “L” level.
*2 : INITX = “H” : Indicates the pin status existing immediately after INITX transition from “L” to “H” level.
Pin name Function During initialization In sleep mode In stop mode
INITX = “L”*1INITX = “H”*2HIZ = 0HIZ = 1
P00 to P07 D16 to D23
Output Hi-Z Output Hi-Z Retention of the
immediately
prior state
Retention of the
immediately
prior state
Output Hi-Z
P10 to P17 D24 to D31
P20 to P27 A00 to A07
P30 to P37 A08 to A15
P50 to P52 CS0X to CS2X
P53 ASX
P54 RDX
P55, P56 WR0X, WR1X
P60 SYSCLK
P61 RDY Input disabled Input disabled Input “0”
fixed
MB91470/480 Series
61
ELECTRICAL CHARACTERISTICS
1. Absolute Maximum Ratings
*1 : The parameter is based on VSS = AVSS10 = AVSS12 = 0 V.
*2 : Be careful not to exceed VCC + 0.3 V, for example, when the power is turned on.
Be careful to set AVCC10, AVCC12 equal VCC, for example, when the power is turned on.
*3 : The maximum output current is the peak value for a single pin.
*4 : The average output is the average current for a single pin over a period of 100 ms.
*5 : The total average output current is the average current for all pins over a period of 100 ms.
*6 : AVCC10 is the analog supply voltage for the 8/10-bit A/D converter, and AVCC12 is the analog supply voltage
for the 12-bit A/D converter.
*7 : AVRHn=AVRH0/AVRH1/AVRH2 are the analog reference voltage for the 8/10-bit A/D converter, and AVRH3/
AVRH4 are the analog reference voltage for the 12-bit A/D converter.
WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current,
temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings.
Parameter Symbol Rating Unit Remarks
Min Max
Power supply voltage*1VCC VSS 0.5 VSS + 6.0 V
Analog power supply
voltage*1,*2,*6
AVCC10
AVCC12 VSS 0.5 VSS + 6.0 V
Analog reference voltage*7AVRHn VSS 0.5 VSS + 6.0 V
Input voltage*1VIVSS 0.3 VCC + 0.3 V
Analog pin input voltage*1VIA VSS 0.3 AVCC + 0.3 V
Output voltage*1VOVSS 0.3 VCC + 0.3 V
L” level maximum output
current*3IOL 10 mA
“L” level average output
current*4IOLAV 4 mA Except port Q0 to Q5 and S0 to S5
12 mA Port Q0 to Q5 and S0 to S5
“L” level total maximum
output current ΣIOL 100 mA
“L” level total average output
current*5ΣIOLAV 50 mA
“H” level maximum output
current*3IOH ⎯−10 mA
“H” level average output
current *4IOHAV 4 mA Except port Q0 to Q5 and S0 to S5
12 mA Port Q0 to Q5 and S0 to S5
“H” level total maximum
output current ΣIOH ⎯−100 mA
“H” level total average
output current*5ΣIOHAV ⎯−50 mA
Power consumption PD800 mW
Storage temperature TSTG 55 +125 °C
MB91470/480 Series
62
2. Recommended Operating Conditions
(VSS = AVSS10 = AVSS12 = 0.0 V)
* : The remaining rating values assume four-layer PCB.
Note : During power-on, it takes approximately 600 µs for the internal power supply to stabilize after the VCC power
supply has stabilized. Continue to assert the INITX pin during this period.
WARNING: The recommended operating conditions are required in order to ensure the normal operation of the
semiconductor device. All of the device’s electrical characteristics are warranted when the device is
operated within these ranges.
Always use semiconductor devices within their recommended operating condition ranges. Operation
outside these ranges may adversely affect reliability and could result in device failure.
No warranty is made with respect to uses, operating conditions, or combinations not represented on
the data sheet. Users considering application outside the listed conditions are advised to contact their
representatives beforehand.
Parameter Symbol Value Unit Remarks
Min Max
Power supply voltage VCC 4.0 5.5 V
Analog power supply voltage
AVCC10 VSS + 4.0 VSS + 5.5 V For all 8/10-bit A/D converter
(common use)
AVCC12 VSS + 4.0 VSS + 5.5 V For all 12-bit A/D converter
(common use)
Analog reference voltage
AVRH0 AVSS10 AVCC10 V For 8/10-bit A/D converter 0
AVRH1 AVSS10 AVCC10 V For 8/10-bit A/D converter 1
AVRH2 AVSS10 AVCC10 V For 8/10-bit A/D converter 2
AVRH3 AVSS12 AVCC12 V For 12-bit A/D converter 3
AVRH4 AVSS12 AVCC12 V For 12-bit A/D converter 4
(-) Analog input signal voltage
range ANINN AVSS12 AVCC12/2 V
For all 12-bit A/D converters
(common use)
(under differential mode)
(+) Analog input signal
voltage range ANINP AVSS12 AVCC12 V
ANINN-ANINP voltage
difference
ANINN
ANINP AVCC12/4 V
Operating temperature TA 40
+ 70
°C
When mounted on single-layer
PCB*
+ 85 When mounted on four-layer
PCB*
MB91470/480 Series
63
3. DC Characteristics
(VCC = 4.0 V to 5.5 V, VSS = AVSS10 = AVSS12 = 0.0 V)
(Continued)
Parameter Symbol Pin Name Condition Value Unit Remarks
Min Typ Max
“H” level input
voltage
VIH CMOS
input pin VCC × 0.7 VCC V
VIHS
CMOS
hysteresis
input pin
VCC × 0.8 VCC V
“L” level input
voltage
VIL CMOS
input pin VSS VCC × 0.3 V
VILS
CMOS
hysteresis
input pin
VSS VCC × 0.2 V
“H” level
output voltage
VOH1
Except port
Q0 to Q5 and
port S0 to S5
VCC = 5.0 V,
IOH = 4 mA VCC 0.5 ⎯⎯V
VOH2
Port Q0 to
Q5 and port
S0 to S5
VCC = 5.0 V,
IOH = 12 mA VCC 0.5 ⎯⎯V
“L” level output
voltage
VOL1
Except port
Q0 to Q5 and
port S0 to S5
VCC = 5.0 V,
IOL = 4 mA ⎯⎯VSS + 0.4 V
VOL2
Port Q0 to
Q5 and port
S0 to S5
VCC = 5.0 V,
IOL = 12 mA ⎯⎯VSS + 0.4 V
Input leak
current ILI VCC = 5.0 V,
VSS < VI < VCC 5 ⎯⎯µA
Pull-up
resistance RPULL INITX,
pull-up pin ⎯⎯50 k
Power
supply
current
ICC VCC
Flash memory
VCC = 5.0 V,
fC = 20 MHz,
PLL × 4,
CLKB = 80 MHz
CLKP = 40 MHz
CLKT = 40 MHz
⎯⎯100 mA
When the
multiply and
accumulate
unit is not
used.
⎯⎯140 mA
When the
multiply and
accumulate
unit is used.
MB91470/480 Series
64
(Continued)
(VCC = 4.0 V to 5.5 V, VSS = AVSS10 = AVSS12 = 0.0 V)
Parameter Symbol Pin Name Condition Value Unit Remarks
Min Typ Max
Power
supply
current
ICC VCC
MASK ROM
VCC = 5.0 V,
fC = 20 MHz,
PLL × 4,
CLKB = 80 MHz
CLKP = 40 MHz
CLKT = 40 MHz
⎯⎯65 mA
When the
multiply and
accumulate
unit is not
used.
⎯⎯105 mA
When the
multiply and
accumulate
unit is used.
ICCS VCC
VCC = 5.0 V,
fC = 20 MHz,
PLL × 4,
CLKB = 80 MHz
CLKP = 40 MHz
CLKT = 40 MHz
⎯⎯50 mA
In sleep
mode
(When
multiplication
and addition
calculator
circuit is not
used.)
⎯⎯80 mA
In sleep
mode
(When
multiplication
and addition
calculator
circuit is
used.)
ICCH VCC
VCC = 5.0 V,
TA = + 25 °C⎯⎯350 µA In stop mode
VCC = 5.0 V,
TA = + 85 °C⎯⎯1500 µA In stop mode
Input
capacitance CIN
Other than
VCC, VSS,
AVSS12, AVSS10,
AVCC12, AVCC10,
AVRH0, AVRH1,
AVRH2, AVRH3,
AVRH4
⎯⎯515pF
MB91470/480 Series
65
4. Flash Memory Write/Erase Characteristics
Parameter Condition Value Unit Remarks
Min Typ Max
Sector erase time
(8 Kbytes sectors)
VCC = 5.0 V,
TA = + 25 °C0.5 2.0 s Not including time for internal
writing before deletion.
Word write time VCC = 5.0 V,
TA = + 25 °C6 100 µsNot including system-level
overhead time.
Chip write time VCC = 5.0 V,
TA = + 25 °C1.8 29.5 s Not including system-level
overhead time.
Erase/write cycle 10000 ⎯⎯cycle
Flash memory data
hold time 10 ⎯⎯year
MB91470/480 Series
66
5. AC Characteristics
(1) Clock Timing
(VCC = 4.0 V to 5.5 V, VSS = AVSS10 = AVSS12 = 0.0 V)
*1 : The values assume a gear cycle of 1/16.
*2 : When the PLL is used, the PLL multiplication rate varies depending on the frequency of the clock input
to the X0 and X1 pins. Set the PLL multiplication rate so that the PLL output clock frequency is in the
range between 40 MHz and 80 MHz.
Conditions for measuring the clock timing ratings
Parameter Sym-
bol
Pin
Name Condition Value Unit Remarks
Min Typ Max
Clock frequency fCX0
X1
10*220 MHz
When using the
PLL within the
self-oscillating
range, set the
multiplier so that
the internal clock
does not exceed
the internal oper-
ating clock fre-
quency.
Clock cycle time tCX0
X1 100 50*2ns
Internal operating
clock frequency
fCPB
When 20 MHz is
input as the X0
clock frequency and
the oscillator circuit
PLL system is set to
× 4 multiplication
5*180 MHz CPU
fCPP 5*140 MHz Peripheral
fCPT 5*140 MHz External bus
Internal operating
clock cycle time
tCPB
12.5 200 ns CPU
tCPP 25 200 ns Peripheral
tCPT 25 200 ns External bus
PLL Multiplication Rate 1 2 3 4 5 6 7 8
PLL output clock frequency
when X0 = 10 MHz (Setting not allowed) 40 MHz 50 MHz 60 MHz 70 MHz 80 MHz
PLL output clock frequency
when X0 = 20 MHz
(Setting
not
allowed)
40 MHz 60 MHz 80 MHz (Setting not allowed)
0.8 V
CC
t
C
C = 50 pF
Output pin
MB91470/480 Series
67
Operation assurance range
Internal clock setting range
0
5.5
4.0
f
CPB
(MHz)
800.31
V
CC
(V)
Internal clock
Power supply voltage
but the upper limit of fCPT/fCPP is 40 MHz.
80
(MHz)
40
5
16 :16 2 : 2 1 : 2
CPU (CLKB) :
Peripheral (CLKP)
External bus (CLKT) :
Internal clock
Notes : When the PLL is used, the external clock input should be in the range of 10 MHz to 20 MHz.
Treat the PLL oscillation stabilization time as > 600 µs
Set the internal clock gear setting to within the values shown in the “(1) Clock Timing” ratings table.
Oscillation input clock fC = 20 MHz
CPU : Divided ratio for
peripherals/external bus.
(PLL multiplied by 4)
MB91470/480 Series
68
(2) Clock Output Timing
(VCC = 4.0 V to 5.5 V, VSS = AVSS10 = AVSS12 = 0.0 V, TA = 40 °C to + 85 °C)
*1 : tCYC is the frequency of one clock cycle including the gear cycle.
*2 : The following ratings are for the gear ratio set to × 2. For the ratings when the gear ratio is set to 1/4 and 1/8,
can be calculated by substituting 1/4 or 1/8 for n respectively in the following equation.
(1/2 × 1/n) × tCYC-5
Note : For tCPT (internal clock cycle time) , refer to “(1) Clock Timing”.
(3) PLL Oscillation stabilization time (LOCK UP TIME)
(VCC = 4.0 V to 5.5 V, VSS = AVSS10 = AVSS12 = 0.0 V, TA = 40 °C to + 85 °C)
* : The length of time to wait for the PLL oscillations to stabilize.
Parameter Symbol Pin Name Condi-
tion
Value Unit Remarks
Min Max
Cycle time tCYC
SYSCLK
tCPT ns *1
SYSCLK↑→ SYCSCLKtCHCL tCYC/2 5tCYC/2 + 5ns*2
SYSCLK↓→ SYCSCLKtCLCH tCYC/2 5tCYC/2 + 5ns
Parameter Symbol Pin Name Condition Value Unit
Min Max
PLL Oscillation stabilization wait time
(LOCK UP TIME) tLOCK*⎯⎯600 ⎯µs
VOH
tCHCL
tCYC
tCLCH
VOH
VOL
SYSCLK
MB91470/480 Series
69
(4) Reset Input Ratings
(VCC = 4.0 V to 5.5 V, VSS = AVSS10 = AVSS12 = 0.0 V, TA = 40 °C to + 85 °C)
Notes : It takes approximately 600 µs for the internal power to stabilize after the power supply has stabilized.
Continue to input “L” level to the INITX pin during this period.
For tCPT (internal clock cycle time) , refer to “(1) Clock Timing”.
(5) Power on Rise Time Ratings
(VCC = 4.0 V to 5.5 V, VSS = AVSS10 = AVSS12 = 0.0 V, TA = 40 °C to + 85 °C)
Parameter Symbol Pin Name Condition Value Unit
Min Max
INITX input time
(at power-on and stop mode) tINTL INITX
Oscillation time of oscillator +
tc × 10 ns
INITX input time
(other than the above) tc × 10 ns
Parameter Symbol Pin Name Condition Value Unit
Min Max
Power on rise time tPON VCC 600 ⎯µs
INITX
0.2 V
CC
t
INTL
VCC
0.0 V
5.0 V
tPON
MB91470/480 Series
70
(6) Normal Bus Access Read/Write Operation
(VCC = 4.0 V to 5.5 V, VSS = AVSS10 = AVSS12 = 0.0 V, TA = 40 °C to + 85 °C)
(Continued)
Parameter Symbol Pin Name Condi-
tion
Value Unit Remarks
Min Max
ASX setup tASLCH SYSCLK
ASX 3ns
ASX hold tCHASH 31/2 × tCYC + 10 ns
CS0X to CS2X setup tCSLCH SYSCLK
CS0X to CS2X 3ns
CS0X to CS2X hold tCHCSH 31/2 × tCYC + 10 ns
Address setup
tASCH SYSCLK
A15 to A00
3ns
tASRL RDX
A15 to A00 3ns
tASWL WR0X, WR1X
A15 to A00 3ns
Address hold
tCHAX SYSCLK
A15 to A00
31/2 × tCYC + 10 ns
tRHAX RDX
A15 to A00 3ns
tWHAX WR0X, WR1X
A15 to A00 3ns
Valid address
Valid data input time tAVDV A15 to A00
D31 to D16 ⎯⎯3/2 × tCYC 7ns
*1
*2
RDX delay time tCHRL SYSCLK
RDX
⎯⎯ 10 ns
tCHRH ⎯⎯ 10 ns
RDX
Valid data input time tRLDV
RDX
D31 to D16
tCYC 5ns*1
Data setup
RDX time tDSRH 18 ns
RDX
Data hold time tRHDX 0ns
RDX minimum pulse width tRLRH RDX tCYC 5 ns
WR0X, WR1X delay time tCHWL SYSCLK
RDX 10 ns
tCHWH 10 ns
Data setup
WR0X, WR1X time tDSWH WR0X, WR1X
D31 to D16
tCYC ns
WR0X, WR1X
Data hold time tWHDX 3ns
WR0X, WR1X minimum pulse
width tWLWH WR0X, WR1X tCYC 5 ns
MB91470/480 Series
71
(Continued)
*1 : When the bus timing is delayed by an automatic wait instruction or RDY input, add the time (tCYC × the number
of delay cycles added) to this rating.
*2 : The following ratings are for the gear ratio set to × 2. For the ratings when the gear ratio is set to between 1/3
and 1/16, substitute the value between 1/3 and 1/16 for n in the following equation.
Formula : 3/ (2n) × tCYC15
Note : Load capacitance C = 50 pF
V
OH
SYSCLK V
OH
ASX
CS0X to CS2X
A15 to A00
RDX
D31 to D16
(Read)
WR0X,
WR1X
D31 to D16
(Write)
V
OH
V
OH
V
OH
V
OH
V
OH
V
OH
t
ASLCH
t
CHASH
t
CSLCH
t
CHCSH
t
ASCH
t
CHAX
t
CHRL
t
CYC
t
RLRH
t
CHRH
t
RHAX
t
RLDV
t
DSRH
t
ASRL
t
AVDV
t
CHWL
t
WLWH
t
CHWH
t
ASWL
t
WHAX
t
WHDX
t
DSWH
V
OH
V
OH
V
OL
V
OL
V
OL
V
OL
V
OL
V
OL
V
OL
V
OH
V
OL
t
RHDX
V
OH
V
OL
MB91470/480 Series
72
(7) Multiplex Bus Access Read/Write Operation
(VCC = 4.0 V to 5.5 V, VSS = AVSS10 = AVSS12 = 0.0 V, TA = 40 °C to + 85 °C)
Notes : This rating is not guaranteed when the CSX RDX/WRX Setup Delay setting by AWR : bit1 is “0”.
Normal bus interface ratings are applicable except this rating.
For tCYC (cycle time), refer to “(2) Clock Output Timing”.
Parameter Symbol Pin Name Condition Value Unit
Min Max
A15 to A00 address
setup time SYSCLK tASCH SYSCLK,
D31 to D16
3ns
SYSCLK A15 to A00 address
hold Time tCHAX 31/2 × tCYC + 10 ns
A15 to A00 address
setup time ASX tASASH ASX,
D31 to D16
12 ns
ASX A15 to A00 address
hold time tASHAX tCYC 5tCYC + 5ns
tCYC
SYSCLK
AS
D31 to D16
(A15 to A00)
tASASH
tCHAXtASCH
tASHAX
VOH VOH
VOL
VOH
VOH
VOL
MB91470/480 Series
73
(8) Ready Input Timing
(VCC = 4.0 V to 5.5 V, VSS = AVSS10 = AVSS12 = 0.0 V, TA = 40 °C to + 85 °C)
Parameter Symbol Pin Name Condition Value Unit
Min Max
RDY setup time
SYSCLK tRDYS SYSCLK,
RDY
18 ns
SYSCLK
RDY hold time tRDYH 0ns
SYSCLK
V
OH
V
OH
V
OL
V
OL
V
OL
V
OH
V
OL
V
OH
V
OH
V
OL
V
OH
V
OL
t
RDYH
t
RDYH
RDY
RDY
t
CYC
t
RDYS
t
RDYS
(When WAIT is used)
(When WAIT is not used)
MB91470/480 Series
74
(9) UART Timing
(VCC = 4.0 V to 5.5 V, VSS = AVSS10 = AVSS12 = 0.0 V, TA = 40 °C to + 85 °C)
Notes : The above ratings are the AC characteristics for CLK synchronous mode.
tCYCP indicates the peripheral clock cycle time.
Parameter Symbol Pin Name Condition Value Unit
Min Max
Serial clock cycle time tSCYC SCK0 to SCK5
Internal shift
clock mode
4tCYCP ns
SCK↓→SOT delay time tSLOV SCK0 to SCK5
SOT0 to SOT5 20 + 20 ns
Valid SINSCKtIVSH SCK0 to SCK5
SIN0 to SIN5 30 ns
SCK↑→
Valid SIN hold time tSHIX SCK0 to SCK5
SIN0 to SIN5 0ns
Serial clock “H” pulse width tSHSL SCK0 to SCK5
External shift
clock mode
2 × tCYCP 10 ns
Serial clock “L” pulse width tSLSH SCK0 to SCK5 tCYCP + 10 ns
SCK↓→SOT delay time tSLOV SCK0 to SCK5
SOT0 to SOT5 25 ns
Valid SINSCKtIVSH SCK0 to SCK5
SIN0 to SIN5 10 ns
SCK↑→ Valid SIN hold time tSHIX SCK0 to SCK5
SIN0 to SIN5 20 ns
MB91470/480 Series
75
Internal shift clock mode
External shift clock mode
SCK0 to SCK5
tSCYC
tSLOV
tIVSH tSHIX
VOL VOL
VOH
VOH
VOL
VOH
VOL
VOH
VOL
SOT0 to SOT5
SIN0 to SIN5
tSLSH
tSLOV
tIVSH tSHIX
tSHSL
VOH
VOL
VOH
VOL
VOH
VOL
VOH
VOL VOL VOL
SCK0 to SCK5
SOT0 to SOT5
SIN0 to SIN5
MB91470/480 Series
76
(10) Free-run Timer Clock, Up/Down Counter, Base Timer, and External Interrupt Input Timing
(VCC = 4.0 V to 5.5 V, VSS = AVSS10 = AVSS12 = 0.0 V, TA = 40 °C to + 85 °C)
Note : tCYCP indicates the peripheral clock cycle time.
Parameter Symbol Pin Name Condition Value Unit
Min Max
Free-run timer
input clock pulse width
tTIWH
tTIWL
CKI0, CKI1
4 × tCYCP ns
Up-down counter
input pulse width
AIN0
BIN0
ZIN0
4 × tCYCP ns
Base timer
input pulse width TIN0 to TIN3 4 × tCYCP ns
External interrupt
input pulse width INT0 to INT15 4 × tCYCP ns
1.0 µs
tTIWL
tTIWH
VOHVOH
VOLVOL
CKI0, CKI1
AIN0, BIN0, ZIN0
TIN0 to TIN3
INT0 to INT15
MB91470/480 Series
77
(11) Trigger Input Timing
(VCC = 4.0 V to 5.5 V, VSS = AVSS10 = AVSS12 = 0.0 V, TA = 40 °C to + 85 °C)
Note : tCYCP indicates the peripheral clock cycle time.
Parameter Symbol Pin Name Condition Value Unit
Min Max
Input Capture trigger input tICWH
tICWL IC0 to IC7
5 × tCYCP ns
Base timer trigger input tTGINWH
tTGINWL TIN0 to TIN3 4 × tCYCP ns
A/D activation trigger input tADTGWH
tADTGWL ADTG0 to ADTG4 5 × tCYCP ns
IC0 to IC7
TIN0 to TIN3
ADTG0 to ADTG4
tICWH
tTGINWH
tADTGWH
tICWL
tTGINWL
tADTGWL
VOH VOH
VOLVOL
MB91470/480 Series
78
(12) I2C Timing
a. Master Mode
(VCC = 4.0 V to 5.5 V, VSS = AVSS10 = AVSS12 = 0.0 V, TA = 40 °C to + 85 °C)
*1 : tCYCP indicates the peripheral clock cycle time.
*2 : A Fast-mode I2C-bus device can be used in a Standard-mode I2C-bus system, but the requirement
tSUDAT 250 ns must then be met.
If a device does not extend the “L” period of the SCL signal, it is necessary to output the next piece of data to
the SDA line 1250 ns (SDA and SCL rising Max time + tSUDAT) before the SCL line is released.
*3 : For use at over 100 kHz, set the peripheral clock to at least 6 MHz.
*4 : R and C are the pull-up resistance and load capacitance of the SCL and SDA lines.
Parameter Sym-
bol
Pin
name Condition Standard Mode Fast Mode*3
Unit Remarks
Min Max Min Max
SCL clock
frequency fSCL
SDAn,
SCLn
R=1 k,
C=50 pF*4
01000400kHz
“L” width of
the SCL clock tLOW 4.7 1.3 ⎯µs
“H” width of the
SCL clock tHIGH 4.0 0.6 ⎯µs
Bus free time
between STOP
and START
conditions
tBUS 4.7 1.3 ⎯µs
SCL↓→
SDA output
delay time
tDLDAT 5 × tCYCP*15 × tCYCP*1ns
Setup time for a
repeated START
condition
SCL↑→SDA
tSUSTA 4.7 0.6 ⎯µs
Hold time for a re-
peated START
condition
SDA↓→SCL
tHDSTA 4.0 0.6 ⎯µs
The first
clock pulse
is generated
after this.
Setup time for
STOP condition
SCL↑→SDA
tSUSTO 4.0 0.6 ⎯µs
SDA Data input
hold time
(vs. SCL)
tHDDAT 2 × tCYCP *12 × tCYCP *1⎯µs
SDA Data input
setup time
(vs. SCL)
tSUDAT 250 100 *2ns
MB91470/480 Series
79
b. Slave Mode
(VCC = 4.0 V to 5.5 V, VSS = AVSS10 = AVSS12 = 0.0 V, TA = 40 °C to + 85 °C)
*1 : tCYCP indicates the peripheral clock cycle time.
*2 : A Fast-mode I2C-bus device can be used in a Standard-mode I2C-bus system, but the requirement
tSUDAT 250 ns must then be met.
If a device does not extend the “L” period of the SCL signal, it is necessary to output the next piece of data to
the SDA line 1250 ns (SDA and SCL rising Max time + tSUDAT) before the SCL line is released.
*3 : For use at over 100 kHz, set the peripheral clock to at least 6 MHz.
*4 : R and C are pull-up resistance and load capacitance of the SCL and SDA lines.
Parameter Sym-
bol
Pin
name Condition Standard Mode Fast Mode*3
Unit Remarks
Min Max Min Max
SCL clock
frequency fSCL
SDAn,
SCLn
R=1 k,
C=50 pF*4
0 100 0 400 kHz
“L” width of the
SCL clock tLOW 4.7 1.3 ⎯µs
“H” width of the
SCL clock tHIGH 4.0 0.6 ⎯µs
Bus free time
between STOP
and START
conditions
tBUS 4.7 1.3 ⎯µs
SCL SDA
output delay time tDLDAT 5 × tCYCP *15 × tCYCP *1ns
Setup time for a
repeated START
condition
SCL SDA
tSUSTA 4.7 0.6 ⎯µs
Hold time for a
repeated START
condition
SDA SCL
tHDSTA 4.0 0.6 ⎯µs
The first
clock pulse
is generated
after this.
Setup time for
STOP condition
SCL SDA
tSUSTO 4.0 0.6 ⎯µs
SDA Data input
hold time
(vs. SCL )
tHDDAT 2 × tCYCP *12 × tCYCP *1⎯µs
SDA Data input
setup time
(vs. SCL )
tSUDAT 250 100 *2ns
MB91470/480 Series
80
6. Electrical Characteristics for the A/D Converter
(1) 8/10-bit A/D Converter
(VCC = 4.0 V to 5.5 V, AVRHn = 4.0 V to 5.5 V, VSS = AVSS10 = 0 V, TA = 40 °C to + 85 °C)
*1 : When VCC = AVCC10 = 5.0 V and peripheral clock = 33 MHz
*2 : The current when the CPU is in stop mode and the A/D converter is not operating (at VCC = AVCC10 =
AVRHn = 5.0 V) .
Notes : The above figures do not guarantee the accuracy between each unit.
Output impedance of the external circuit 2 k.
AVRHn = AVRH0, AVRH1, and AVRH2
Parameter Sym-
bol Pin Name Value Unit Remarks
Min Typ Max
Resolution ⎯⎯ 10 bit
Total error ⎯⎯ 4 + 4LSB
When AVRHn =
5.0 V
Linearity error ⎯⎯ 3.5 + 3.5 LSB
Differential
linearity error ⎯⎯ 3 + 3LSB
Zero transition
voltage VOT
AN0-0 to AN0-3
AN1-0 to AN1-3
AN2-0 to AN2-11
AVSS103.5 AVSS10+0.5 AVSS10+4.5 LSB
Full-scale
transition voltage VFST
AN0-0 to AN0-3
AN1-0 to AN1-3
AN2-0 to AN2-11
AVRHn5.5 AVRHn1.5 AVRHn+2.5 LSB
Conversion time*1⎯⎯ 1.2 ⎯⎯µs
Analog port input
current IAIN
AN0-0 to AN0-3
AN1-0 to AN1-3
AN2-0 to AN2-11
⎯⎯10 µA
Analog input
voltage VAIN
AN0-0 to AN0-3
AN1-0 to AN1-3
AN2-0 to AN2-11
AVSS10 AVRHn V
Reference voltage AVRHn AVSS10 AVCC10 V
Power supply
current
(Analog + digital)
IAAVCC10 2mA
For each 1 unit
IAH*2AVCC10 ⎯⎯ 5µA
Reference voltage
supply current
(between AVRH
and AVSS)
IRAVRHn 1mA
For each 1 unit,
at AVRHn = 5.0 V
AVSS10 = 0 V
IRH*2AVRHn ⎯⎯ 5µAFor each 1 unit,
at stop mode
Analog input
capacitance ⎯⎯ 12.5 pF
Interchannel
disparity
AN0-0 to AN0-3
AN1-0 to AN1-3
AN2-0 to AN2-11
⎯⎯ 4LSB
MB91470/480 Series
81
(2) 12-bit A/D Converter
(VCC = 4.0 V to 5.5 V, AVRHn = 4.0 V to 5.5 V, VSS = AVSS12 = 0 V, TA = 40 °C to + 85 °C)
* : The current when the CPU is in stop mode and the A/D converter is not operating (at VCC = AVCC10 =
AVRHn = 5.0 V) .
Notes : The above figures do not guarantee the accuracy between each unit.
Output impedance of the external circuit 2 k
AVRHn = AVRH3, AVRH4
Parameter Symbol Pin Name Value Unit Remarks
Min Typ Max
Resolution ⎯⎯ 12 bit
Linearity error ⎯⎯ 3.6 + 3.6 LSB
When AVRHn =
5.0 V
Differential
linearity error ⎯⎯ 3 + 3LSB
Zero transition
voltage VOT AN3-0 to AN3-3
AN4-0 to AN4-3
Typ
20 mV
AVSS12 +
0.5 LSB
Typ +
20 mV
Full-scale
transition voltage VFST AN3-0 to AN3-3
AN4-0 to AN4-3
Typ
20 mV
AVRHn
1.5 LSB
Typ +
20 mV
Conversion time ⎯⎯
2.0 ⎯⎯µsWhen peripheral
clock = 33 MHz
2.2 ⎯⎯µsWhen peripheral
clock = 40 MHz
Analog port
input current IAIN AN3-0 to AN3-3
AN4-0 to AN4-3 ⎯⎯10 µA
Analog input
voltage VAIN AN3-0 to AN3-3
AN4-0 to AN4-3 AVSS12 AVRHn V
Reference
voltage AVRHn AVSS12 AVCC12 V
Analog supply
current
(analog + digital)
IAAVCC12 2mA
For each unit
IAH*AVCC12 ⎯⎯ 5µA
Reference
voltage supply
current
(between AVRH
and AVSS)
IRAVRHn 1mA
For each unit,
at AVRHn = 5.0 V,
AVSS12 = 0 V
IRH* AVRHn ⎯⎯ 5µAFor each unit,
at stop mode
Analog input
capacitance ⎯⎯ 18 pF
Interchannel
disparity AN3-0 to AN3-3
AN4-0 to AN4-3 ⎯⎯ 4LSB
MB91470/480 Series
82
External impedance and sampling time of analog inputs
The A/D converter is fitted with a sample and hold circuit. If the external impedance is so high that there is not
sufficient time for sampling, the internal sample and hold capacitor will not fully charge to the analog voltage,
and the precision of the A/D conversion will be adversely affected. Therefore, in order to satisfy the A/D
conversion precision specifications, either adjust the register values and operating frequency or reduce the
external impedance so that the sampling time is greater than the minimum value as given by the relationship
between external impedance and minimum sampling time. If you are still unable to hold enough sampling time,
connect a capacitor of about 0.1 µF to the analog input pin.
About errors
The relative error increases as the value of |AVRH AVSS| decreases.
R
C
Comparator
8/10-bit A/D converter
12-bit A/D converter
R
4.6 k
1.0 k
C
12.5 pF
18.0 pF
Analog input circuit schematic
During sampling : ON
Analog input
Note : The values are reference values.
8/10-bit A/D converter
12-bit A/D converter
100
90
80
70
60
50
40
30
20
10
0
8/10-bit A/D converter
12-bit A/D converter
20
18
16
14
12
10
8
6
4
2
0
024 14121086 0 0.4 0.8 2.82.42.01.61.2 3.2
The relationship between the external impedance and minimum sampling time
(External impedance = 0 k to 100 k) (External impedance = 0 k to 20 k)
External impedance [k]
Minimum sampling time [µs]
External impedance [k]
Minimum sampling time [µs]
MB91470/480 Series
83
Definition of 8/10-bit A/D Converter Terms
Resolution : Analog variation that is recognized by the A/D converter.
Linearity error : Deviation between the line connecting zero transition point
(0000000000←→0000000001) and full-scale transition point
(1111111110←→1111111111) and actual conversion characteristics.
Differential linear error : Deviation from the ideal value of input voltage necessary to change the output code
by ILSB.
Total Error : This error is the difference between actual and ideal values, including the zero
transition error/full-scale transition error/linearity error.
(Continued)
FFFH
FFEH
FFDH
004H
003H
002H
001H
AVSS AVRH
{1 LSB (N 1) + V
OT
}
AVSS AVRH
(N 2)H
(N 1)H
NH
(N + 1)H
Actual conversion
characteristic
V
FST
(Measurement
value)
V
NT
V
OT
V
(N+1)T
V
NT
Actual conversion
characteristic
Actual conversion
characteristic
Actual conversion
characteristic
(Measurement
value)
(Measurement value)
(Measurement
value)
(Measurement value)
Ideal characteristic
Ideal characteristic
Linearity error Differential linear error
Digital output
Digital output
Analog input Analog input
N : A/D converter digital output value
VOT : Voltage at which digital output changes from 000H to 001H.
VFST : Voltage at which digital output changes from 3FEH to 3FFH.
VNT : Voltage at which digital output changes from (N 1) H to NH.
Linear error in digital output N = VNT {1 LSB × (N 1) + VOT} [LSB]
1 LSB
Differential linear error in digital output N = V (N+1) T VNT 1 [LSB]
1 LSB
1 LSB = VFST VOT
1022
MB91470/480 Series
84
(Continued)
3FFH
3FEH
3FDH
004H
003H
002H
001H
AVSS AVRH
1.5 LSB'
0.5 LSB'
{1 LSB' (N 1) + 0.5 LSB'}
VNT
Actual conversion
characteristic
Actual conversion
characteristic
(Measurement value)
Ideal characteristic
Total error
Digital output
Analog input
N : A/D converter digital output value
VNT : Voltage at which digital output changes from (N + 1) H to NH.
VOT (ideal value) = AVSS + 0.5 LSB’ [V]
VFST’ (ideal value) = AVRH 1.5 LSB’ [V]
1 LSB’ (ideal value) = AVRH AVSS [V]
1024
Total error of digital output N = VNT {1 LSB’ × (N 1) + 0.5 LSB’}
1 LSB’
MB91470/480 Series
85
Definition of 12-bit A/D Converter Terms
Resolution : Analog variation that is recognized by the A/D converter.
Linearity error : Deviation between the line connecting zero transition point
(000000000000←→000000000001) and full-scale transition point
(111111111110←→111111111111) and actual conversion characteristics.
Differential linear error : Deviation from the ideal value of input voltage necessary to the output code by ILSB.
FFFH
FFEH
FFDH
004H
003H
002H
001H
AVSS AVRH
{1 LSB (N 1) + V
OT
}
AVSS AVRH
(N 2)H
(N 1)H
NH
(N + 1)H
Actual conversion
characteristic
V
FST
(Measurement
value)
V
NT
V
OT
V
(N+1)T
V
NT
Actual conversion
characteristic
Actual conversion
characteristic
Actual conversion
characteristic
(Measurement
value)
(Measurement value)
(Measurement
value)
(Measurement value)
Ideal characteristic
Ideal characteristic
Linearity error Differential linear error
Digital output
Digital output
Analog input Analog input
N : A/D converter digital output value
VOT : Voltage at which digital output changes from 000H to 001H.
VFST : Voltage at which digital output changes from FFEH to FFFH.
VNT : Voltage at which digital output changes from (N 1)H to NH.
Linear error in digital output N = VNT {1 LSB’ × (N 1) + VOT} [LSB]
1 LSB’
Differential linear error in digital output N = V (N+1) T VNT 1 [LSB]
1 LSB’
1 LSB = VFST VOT
4094
MB91470/480 Series
86
ORDERING INFORMATION
Part No. Package
MB91F475PMC1-GE1 FPT-144P-M12
MB91F475BGL-GE1 BGA-144P-M06
MB91F478PMC1-GE1 FPT-144P-M12
MB91F478BGL-GE1 BGA-144P-M06
MB91F479PMC1-GE1 FPT-144P-M12
MB91F479BGL-GE1 BGA-144P-M06
MB91F487PMC-GE1
FPT-100P-M20MB91F482PMC-GE1
MB91482PMC-GE1
MB91470/480 Series
87
PACKAGE DIMENSIONS
Please confirm the latest Package dimension by following URL.
http://edevice.fujitsu.com/package/en-search/
(Continued)
100-pin plastic LQFP Lead pitch 0.50 mm
Package width ×
package length 14.0 mm × 14.0 mm
Lead shape Gullwing
Sealing method Plastic mold
Mounting height
1.70 mm Max
Weight 0.65 g
Code
(Reference) P-LFQFP100-14×14-0.50
100-pin plastic LQFP
(FPT-100P-M20)
(FPT-100P-M20)
C
2005 FUJITSU LIMITED F100031S-c-2-1
14.00±0.10(.551±.004)SQ
16.00±0.20(.630±.008)SQ
125
26
51
76 50
75
100
0.50(.020) 0.20±0.05
(.008±.002) M
0.08(.003)0.145±0.055
(.0057±.0022)
0.08(.003)
"A"
INDEX .059
.004
+.008
0.10
+0.20
1.50
(Mounting height)
0˚~8˚
(0.50(.020))
(.024±.006)
0.60±0.15
0.25(.010)
0.10±0.10
(.004±.004)
Details of "A" part
(Stand off)
*
Dimensions in mm (inches).
Note: The values in parentheses are reference values
Note 1) * : These dimensions do not include resin protrusion.
Note 2) Pins width and pins thickness include plating thickness.
Note 3)Pins width do not include tie bar cutting remainder.
MB91470/480 Series
88
Please confirm the latest Package dimension by following URL.
http://edevice.fujitsu.com/package/en-search/
(Continued)
144-pin plastic LQFP Lead pitch 0.40 mm
Package width ×
package length 16.0 × 16.0 mm
Lead shape Gullwing
Sealing method Plastic mold
Mounting height 1.70 mm MAX
Weight 0.88 g
Code
(Reference) P-LFQFP144-16×16-0.40
144-pin plastic LQFP
(FPT-144P-M12)
(FPT-144P-M12)
C
2003 FUJITSU LIMITED F144024S-c-3-3
.059 .004
+.008
0.10
+0.20
1.50
Details of "A" part
0~8˚
(Mounting height)
0.60±0.15
(.024±.006)
0.25(.010)
(.004±.002)
0.10±0.05
(Stand off)
0.08(.003)
0.145 –0.03
+.002
.001
.006
+0.05
"A"
.007±.001
0.18±0.035M
0.07(.003)
36
37
1
LEAD No.
0.40(.016)
INDEX
144
109
108
18.00±0.20(.709±.008)SQ
SQ16.00
73
72
*.630.004
+.016
0.10
+0.40
Dimensions in mm (inches).
Note: The values in parentheses are reference values.
Note 1) * : These dimensions include resin protrusion.
Resin protrusion is +0.25(.010)Max(each side).
Note 2) Pins width and pins thickness include plating thickness.
Note 3)Pins width do not include tie bar cutting remainder.
MB91470/480 Series
89
(Continued)
Please confirm the latest Package dimension by following URL.
http://edevice.fujitsu.com/package/en-search/
144-ball plastic PFBGA Ball pitch 0.80 mm
Package width ×
package length 12.00 × 12.00 mm
Lead shape Soldering ball
Sealing method Plastic mold
Ball size 0.45 mm
Mounting height 1.45 mm Max.
Weight 0.32 g
144-ball plastic PFBGA
(BGA-144P-M06)
(BGA-144P-M06)
C
2003 FUJITSU LIMITED B144006S-c-1-1
12.00±0.10
(.472±.004)
ABCDEFGHJKLM
1
2
3
4
5
6
7
8
MSAB
B
REF
0.80(.031)
9
10
N
A
0.80(.031)
REF
144-ø0.45±0.10
(144-ø.018±.004) ø0.08(.003)
0.20(.008)SA
(INDEX AREA)
S
S0.10(.004)
(Stand off)
(.014±.004)
0.35±0.10
(Seated height)
1.25±0.20
(.049±.008)
0.20(.008)SB
12.00±0.10(.472±.004)
13
12
11
INDEX
Dimensions in mm (inches).
Note: The values in parentheses are reference values.
MB91470/480 Series
90
MAIN CHANGES IN THIS EDITION
(Continued)
Page Section Change Results
⎯⎯Added the part number; MB91F482.
2
FEATURES Changed for the 8/10-bit A/D Converter (Successive comparison type);
minimum conversion time for 33 MHz system clock
minimum conversion time for 40 MHz system clock
minimum conversion time for 33 MHz peripheral clock
minimum conversion time for 40 MHz peripheral clock
3
Changed for the 12-bit A/D Converter (successive approximation type);
minimum conversion time for 33 MHz system clock
minimum conversion time for 40 MHz system clock
minimum conversion time for 33 MHz peripheral clock
minimum conversion time for 40 MHz peripheral clock
12, 14 PIN DESCRIPTIONS Deleted the“(MB91480 series only)”
14
Changed the pin names and added the conditions in the function;
PC0/AN2-0/SCK4PC0/AN2-0/SCK4 (SCL4), (used in I2C mode, SCL4)
PC2/AN2-2/SOT4PC2/AN2-2/SOT4 (SDA4), (used in I2C mode, SDA4)
PC3/AN2-3/SCK5PC3/AN2-3/SCK5 (SCL5), (used in I2C mode, SCL5)
PC5/AN2-5/SOT5PC5/AN2-5/SOT5 (SDA5), (used in I2C mode, SDA5)
16
Changed the pin names and added the conditions in the function;
PG0/SCK0PG0/SCK0 (SCL0), (used in I2C mode, SCL0)
PG2/SOT0PG2/SOT0 (SDA0), (used in I2C mode, SDA0)
PG3/SCK1PG3/SCK1 (SCL1), (used in I2C mode, SCL1)
17
Changed the pin names and added the conditions in the function;
PG5/SOT1PG5/SOT1 (SDA1), (used in I2C mode, SDA1)
PH0/SCK2PH0/SCK2 (SCL2), (used in I2C mode, SCL2)
PH2/SOT2PH2/SOT2 (SDA2), (used in I2C mode, SDA2)
PH3/SCK3PH3/SCK3 (SCL3), (used in I2C mode, SCL3)
PH5/SOT3PH5/SOT3 (SDA3), (used in I2C mode, SDA3)
21 Added the *1,*2 and *3 in the “power supply pins and GND pins”.
22 I/O CIRCUIT TYPE Changed the figure of the circuit type of “C” and “D”.
23 Changed the figure of the circuit type of “G” and “I”.
24 Changed the figure of the circuit type of “J”.
25 HANDLING DEVICES Changed the description of About mode pins (MD0 to MD2).
28 BLOCK DIAGRAM Changed in the figure : MB91470 series (144 pins)
Downconversion circuit Voltage Regulator
29 Changed in the figure : MB91480 series (100 pins)
Downconversion circuit Voltage Regulator
MB91470/480 Series
91
(Continued)
Page Section Change Results
35 I/O MAP Changed as follows the register of address 000044H.
HCRLHRCL
37
Changed the register's initial values after the reset of address 0000ACH.
OCSH1“-1100000” OCSH1“-110--00”,
OCSH3“-1100000” OCSH3“-110--00”
Changed the register's initial values after the reset of address 0000B0H.
OCSH5“-1100000” OCSH5“-110--00”
40 Changed the register's initial values after the reset of address 000160H.
BT0TMCR“00000000 00000000”BT0TMCR“-0000000 00000000”
41
Changed the register's initial values after the reset of address 0001ACH.
OCSH7“-1100000” OCSH7“-110--00”,
OCSH9“-1100000” OCSH9“-110--00”
Changed the register's initial values after the reset of address 0001B0H.
OCSH11“-1100000” OCSH11“-110--00”
48
Changed the register's initial values after the reset of address 000580H.
BT1TMCR“00000000 00000000” BT1TMCR“-0000000 00000000”
Changed the register's initial values after the reset of address 000590H.
BT2TMCR “00000000 00000000” BT2TMCR “-0000000 00000000”
49 Changed the register's initial values after the reset of address 0005A0H.
BT3TMCR “00000000 00000000” BT3TMCR “-0000000 00000000”
51 Changed the register's initial values after the reset of address 007004H.
FLWC “--11-011” FLWC “-----011”
58, 59
PIN STATUS IN EACH
CPU STATE
Changed the pin status; Input disabled Input enabled
for the pins P00 to P07, P10 to P17, P20 to P27, P30 to P37, P50 to P56,
P60, P61, P80 to P87, P90 to P97, PA0 to PA4,
PB0 to PB7, PC0 to PC7, PD0 to PD3, PE0 to PE7, for the INITX = "H"
during initialization.
Changed the pin status as follows for the pins P80 to P87, P90 to P97;
Input enabled for HIZ = 1 in stop mode (when external interrupt is en-
abled only) Output Hi-Z/Input “0” fixed Input enabled when interrupt
function selected and enabled.
Changed for INITX="H" during initialization;
Input disabled Input enabled
63, 64
ELECTRICAL CHARAC-
TERISTICS
3. DC Characteristics
Changed the power supply current;
Typ value Max value
MB91470/480 Series
92
(Continued)
The vertical lines marked in the left side of the page show the changes.
Page Section Change Results
69 ELECTRICAL
CHARACTERISTICS
5. AC Characteristics
Changed the ratings of the (4) Reset Input Ratings.
Oscillation time of oscillator tc × 10
Oscillation time of oscillator + tc × 10
Added the (5) Power on Rise Time Ratings
74 Changed the ratings of the (9) UART Timing.
78 Changed the standard, fast mode and unit for the master mode in the
(12) I2C Timing.
79 Changed the standard and fast mode for the slave mode in the
(12) I2C Timing.
82 6. Electrical Characteristics
for the A/D Converter
(2) 12-bit A/D Converter
Changed the “ External impedance and sampling time of analog inputs”
Deleted the follows:
To satisfy the A/D conversion precision standard, consider the
relationship between the external impedance and minimum sampling time
and either adjust the resistor value and operating frequency or decrease
the external impedance so that the sampling time is longer than the
minimum value.
86 ORDERING
INFORMATION Changed the “ ORDERING INFORMATION”.
MB91470/480 Series
93
MEMO
MB91470/480 Series
94
MEMO
MB91470/480 Series
95
MEMO
MB91470/480 Series
FUJITSU MICROELECTRONICS LIMITED
Shinjuku Dai-Ichi Seimei Bldg. 7-1, Nishishinjuku 2-chome, Shinjuku-ku,
Tokyo 163-0722, Japan Tel: +81-3-5322-3347 Fax: +81-3-5322-3387
http://jp.fujitsu.com/fml/en/
For further information please contact:
North and South America
FUJITSU MICROELECTRONICS AMERICA, INC.
1250 E. Arques Avenue, M/S 333
Sunnyvale, CA 94085-5401, U.S.A.
Tel: +1-408-737-5600 Fax: +1-408-737-5999
http://www.fma.fujitsu.com/
Europe
FUJITSU MICROELECTRONICS EUROPE GmbH
Pittlerstrasse 47, 63225 Langen,
Germany
Tel: +49-6103-690-0 Fax: +49-6103-690-122
http://emea.fujitsu.com/microelectronics/
Korea
FUJITSU MICROELECTRONICS KOREA LTD.
206 KOSMO TOWER, 1002 Daechi-Dong,
Kangnam-Gu,Seoul 135-280
Korea
Tel: +82-2-3484-7100 Fax: +82-2-3484-7111
http://www.fmk.fujitsu.com/
Asia Pacific
FUJITSU MICROELECTRONICS ASIA PTE LTD.
151 Lorong Chuan, #05-08 New Tech Park,
Singapore 556741
Tel: +65-6281-0770 Fax: +65-6281-0220
http://www.fujitsu.com/sg/services/micro/semiconductor/
FUJITSU MICROELECTRONICS SHANGHAI CO., LTD.
Rm.3102, Bund Center, No.222 Yan An Road(E),
Shanghai 200002, China
Tel: +86-21-6335-1560 Fax: +86-21-6335-1605
http://cn.fujitsu.com/fmc/
FUJITSU MICROELECTRONICS PACIFIC ASIA LTD.
10/F., World Commerce Centre, 11 Canton Road
Tsimshatsui, Kowloon
Hong Kong
Tel: +852-2377-0226 Fax: +852-2376-3269
http://cn.fujitsu.com/fmc/tw
All Rights Reserved.
The contents of this document are subject to change without notice.
Customers are advised to consult with sales representatives before ordering.
The information, such as descriptions of function and application circuit examples, in this document are presented solely for the purpose
of reference to show examples of operations and uses of FUJITSU MICROELECTRONICS device; FUJITSU MICROELECTRONICS
does not warrant proper operation of the device with respect to use based on such information. When you develop equipment incorporat-
ing the device based on such information, you must assume any responsibility arising out of such use of the information.
FUJITSU MICROELECTRONICS assumes no liability for any damages whatsoever arising out of the use of the information.
Any information in this document, including descriptions of function and schematic diagrams, shall not be construed as license of the use
or exercise of any intellectual property right, such as patent right or copyright, or any other right of FUJITSU MICROELECTRONICS
or any third party or does FUJITSU MICROELECTRONICS warrant non-infringement of any third-party's intellectual property right or
other right by using such information. FUJITSU MICROELECTRONICS assumes no liability for any infringement of the intellectual
property rights or other rights of third parties which would result from the use of information contained herein.
The products described in this document are designed, developed and manufactured as contemplated for general use, including without
limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured
as contemplated (1) for use accompanying fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect
to the public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in
nuclear facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in
weapon system), or (2) for use requiring extremely high reliability (i.e., submersible repeater and artificial satellite).
Please note that FUJITSU MICROELECTRONICS will not be liable against you and/or any third party for any claims or damages arising
in connection with above-mentioned uses of the products.
Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by
incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current
levels and other abnormal operating conditions.
Exportation/release of any products described in this document may require necessary procedures in accordance with the regulations of
the Foreign Exchange and Foreign Trade Control Law of Japan and/or US export control laws.
The company names and brand names herein are the trademarks or registered trademarks of their respective owners.
Edited Strategic Business Development Dept.