NJU26208
-
-
Ver.2008-12-01
Pin Description
Table 1 Pin Descripti on
Pin No.
SSOP44 Symbol I/O Description
6, 15, 24, 33, 41 VDDIO - I/O Power Supply +3.3V
7 BCKI I Bit Clock Input
14, 23, 42 VSSIO - I/O GND
8, 19, 43 VSS - Core GND
9, 20, 44 VDD - Core Power Supply +1.8V
10 TEST I for test (connected to VSSIO through 3.3kΩ resistance.)
11 MUTEb * I Master Volume level, After Reset DSP (“1” : 0dB , “0” : Mute)
12 WDC * OD Clock for Watch Dog Timer (Open Drain Output)
13 PROC * I After Reset DSP. ( “1” : Normal , “0” : Wait from Command )
16 SEL I Select I2C or Serial bus ( ‘1’ : Serial , ‘0’ : I2C-Bus)
17 VDDPLL - PLL Analog Power Supply +1.8V
18 VSSPLL - PLL Analog GND
21 CLKOUT O OSC Output
22 CLK I X’tal Clock Input (12.288MHz)
25 RESETb I Reset (RESETb=’0’ : DSP Reset)
26 TEST I for Test (Connect to VDDIO)
27, 28 TEST I for Test (Connect to VSSIO)
29 AD1/SDIN I I2C Address / Serial Input
30 AD2/SSb I I2C Address / Serial Enable
31 SCL/SCK I I2C Clock / Serial Clock
32 SDA/SDOUT I/O
I2C I/O (Open Drain output) / Serial Output (CMOS output)
I2C Bus mode : SDA pin requires a pull-up resistance.
4-wire Serial mode : SDOUT does not require a pull-up resistance.
34 MCK O Master Clock Output (buffer output of a CLK pin)
35 BCKO O Bit Clock Output
36 LRO O LR Clock Output
37 SDO3 O Audio Data Output 3 ( Rear Lch / Rch )
38 SDO2 O
Audio Data Output 2 ( Center / Subwoofer )
39 SDO1 O Audio Data Output 1 ( Front Lch / Rch )
40 SDO0 O for Test ( Not connected : OPEN )
1 SDI3 I Audio Data Input 3 ( SL / SR )
2 SDI2 I Audio Data Input 2 ( Center / Subwoofer)
3 SDI1 I Audio Data Input 1 ( Front Lch / Rch )
4 SDI0 I Audio Data Input 0 ( Front Lch / Rch )
5 LRI I LR Clock Input
I : Input
O : Output
OD : Open Drain Output
I/O : Bi-directional
Note : Pins symbol with * : Connect with VDDIO or VSSIO through 3.3kΩ resistance