High Speed Super Low Power SRAM
8K-Word By 8 Bit
CS18LV00640
12 Rev. 1.0
Chiplus reserves the right to change product or specification without notice.
NOTES:
1. /WE must be high during address transitions.
2. The internal write time of the memory is defined by the overlap of /CE and /WE low. All signals must be active
to initiate a write and any one signal can terminate a write by going inactive. The data input setup and hold
timing should be referenced to the second transition edge of the signal that terminates the write.
3. T
WR
is measured from the earlier of /CE or /WE going high at the end of write cycle.
4. During this period, DQ pins are in the output state so that the input signals of opposite phase to the outputs
must not be applied.
5. If the /CE low transition occurs simultaneously with the /WE low transitions or after the /WE transition, output
remain in a high impedance state.
6. It’s recommended to keep /OE at high (/OE = VIH ) as /WE Controlled WRITE CYCLE.
7. D
OUT
is the read data of next address.
8. If /CE is low during this period, DQ pins are in the output state. Then the data input signals of opposite phase
to the outputs must not be applied to them.
9. Test conditions assume signal transition times of 5ns or less, timing reference levels of 0.5VCC, input pulse
levels of 0V to VCC and output loading specified in Figure 1A.
10. Transition is measured ±500mV from steady state with C
L
= 5pF as shown in Figure 1B. The parameter is
guaranteed but not 100% tested.
11. T
CW
is measured from the later of /CE going low to the end of write.
ORDER INFORMATION
Note: Package material code “R” meets ROHS