SY89871U 2.5GHz Any Diff. In-To-LVPECL Programmable Clock Divider/Fanout Buffer w/ Internal Termination General Description The SY89871U is a 2.5V/3.3V LVPECL output precision clock divider capable of accepting a high-speed differential clock input (AC or DC-coupled) CML, LVPECL, HSTL or LVDS clock input signal and dividing down the frequency using a programmable divider ratio to create a frequencylocked lower speed version of the input clock (Bank B). Available divider ratios are 2, 4, 8, and 16. In a typical 622MHz clock system this would provide availability of 311MHz, 115MHz, 77MHz, or 38MHz auxiliary clock components. The differential input buffer has a unique internal termination design that allows access to the termination network through a VT pin. This feature allows the device to easily interface to different logic standards. A VREF-AC reference is included for AC-coupled applications. The SY89871U includes two phase-matched output banks. Bank A (QA) is a frequency-matched copy of the input. Bank B (QB0, QB1) is a divided down output of the input frequency. Bank A and Bank B maintain a matched delay independent of the divider setting. Data sheets and support documentation can be found on Micrel's web site at: www.micrel.com. Typical Performance Precision Edge Features Two matched-delay outputs: - Bank A: undivided pass-through (QA) - Bank B: programmable divide by 2, 4, 8, 16 (QB0, QB1) Matched delay: all outputs have matched delay, independent of divider setting Guaranteed AC performance: - >2.5GHz fMAX - <250ps tr/tf - <670ps tpd (matched delay) - <15ps within-device skew Low jitter design - 231fs RMS phase jitter (Typ) Power supply 3.3V or 2.5V Unique patent-pending input termination and VT pin for DC- and AC- coupled inputs: any differential inputs (LVPECL, LVDS, CML, HSTL) TTL/CMOS inputs for select and reset 100K EP compatible LVPECL outputs Parallel programming capability Wide operating temperature range: -40C to +85C Available in 16-pin (3mm x 3mm) QFN package Applications OC-3 to OC-192 SONET/SDH applications Transponders Oscillators SONET/SDH line cards Precision Edge is a registered trademark of Micrel, Inc Micrel Inc. * 2180 Fortune Drive * San Jose, CA 95131 * USA * tel +1 (408) 944-0800 * fax + 1 (408) 474-1000 * http://www.micrel.com Oct. 1, 2013 (R) M9999-010512-F hbwhelp@micrel.com or (408) 955-1690 Functional Block Diagram Ordering Information Part Number SY89871UMG (2) SY89871UMGTR (1,2) Package Type Operating Range Package Marking Lead Finish QFN-16 Industrial 871U with Pb-Free bar line indicator NiPdAu Pb-Free QFN-16 Industrial 871U with Pb-Free bar line indicator NiPdAu Pb-Free Note: 1. Contact factory for die availability. Dice are guaranteed at TA = 25C, DC Electricals only. 2. Tape and Reel. Oct. 1, 2013 2 M9999-010512-F hbwhelp@micrel.com or (408) 955-1690 Micrel, Inc. SY89871U Pin Configuration Pin Description Pin Number Pin Name Pin Function 1, 2, 3, 4 QB0, /QB0 QB1, /QB1 Differential Buffered Output Clocks: The differential output is a divided-down version of the input frequency and has a matched output delay with Bank A. Divided by 2, 4, 8, or 16. See "Truth Table." Unused output pairs may be left floating. 5, 6 QA, /QA 7, 14 VCC 8 /RESET 12, 9 IN, /IN 10 VREF-AC 11 VT 13 GND 15, 16 S1, S0 Differential Buffered Undivided Output Clock. Positive Power Supply: Bypass with 0.1F and 0.01F low ESR capacitors. Output Reset: Internal 25K pull-up. Logic LOW will reset the divider select. See "Truth Table." Input threshold is VCC/2. Differential Input: Internal 50 termination resistors to VT input. See "Input Interface Applications" section. Reference Voltage: Equal to VCC-1.4V (approx.), and used for AC-coupled applications. For DC-coupled applications, VREF-AC is normally left floating. Maximum sink/source current is 0.5mA. See "Input Interface Applications" section. Input Termination Center-Tap: Each side of differential input pair terminates to this pin. The VT pin provides a center tap to a termination network for maximum interface flexibility. For CML and LVDS inputs, leave this pin floating. See "Input Interface Application" section. Ground. Select Pins: See "Truth Table." LVTTL/CMOS logic levels. Internal 25K pull-up resistor. Logic HIGH if left unconnected (divided by 16 mode). S0 = LSB. Input threshold is V CC/2. Truth Table /RESET S1 S0 Bank A Output Bank B Outputs 1 0 0 Input Clock Input Clock 2 1 0 1 Input Clock Input Clock 4 1 1 0 Input Clock Input Clock 8 1 1 1 Input Clock Input Clock 16 0 X X Input Clock QB = LOW, /QB = HIGH Oct. 1, 2013 3 M9999-010512-F hbwhelp@micrel.com or (408) 955-1690 Micrel, Inc. SY89871U Absolute Maximum Ratings(1) Operating Ratings(2) Supply Voltage (VCC) .................................... -0.5V to +4.0V Input Voltage (VIN) .................................. -0.5V to VCC+0.3V PECL Output Current (IOUT) Continuous. ........................................................... 50mA Surge .................................................................. 100mA VT Current (IVT) ........................................................ 100mA Input Current IN, /IN (IIN) ........................................... 50mA RREF-AC Sink/Source Current (IVREF-AC) ......................... 2mA Lead Temperature (soldering, 20 sec.) ...................... 260C Storage Temperature (TS) ........................... -65C to 150C Supply Voltage (VCC) .............................. +2.375V to +3.63V Ambient Temperature (TA) .......................... -40C to +85C (3) Package Thermal Resistance QFN (JA) Still-Air ............................................................ 60C/W 500lfpm ........................................................... 54C/W QFN (JB) Junction-to-board ........................................... 38C/W DC Electrical Characteristics(4) TA = -40C to +85C, unless otherwise stated. Symbol Parameter Condition Min VCC Power Supply Voltage ICC Power Supply Current RIN Differential Input Resistance, (IN-to-/IN) VIH Input HIGH Voltage, (IN-to-/IN) VIL Input LOW Voltage, (IN-to-/IN) VIN Input Voltage Swing Note 5 0.1 VDIFF_IN Differential Input Voltage Swing Notes 5, 6 0.2 |IIN| Input Current, (IN-to-/IN) Note 7 VREF_AC Reference Voltage Typ 2.37 Max Units 3.60 V 50 75 mA 100 110 0.1 VCC+0.3 V -0.3 VIH-0.1 V VCC V No load, max VCC. 90 VCC-1.525 V VCC-1.425 45 mA VCC-1.325 V Notes: 1. Permanent device damage may occur if ratings in the "Absolute Maximum Ratings" sections are exceeded. This is a stress rating only and functional operation is not implied for conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum ratings conditions for extended periods may affect device reliability. 2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings. 3. Junction-to-board resistance assumes exposed pad is soldered (or equivalent) to the device's most Negative potential on the PCB. 4. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. 5. See "Timing Diagram" for VIN definition. VIN (max.) is specified when VT is floating. 6. See "Typical Operating Characteristics" section for VDIFF definition. 7. Due to the internal termination (see "Input Buffer Structure" section) the input current depends on the applied voltages at IN, /IN and VT inputs. Do not apply a combination of voltages that causes the input current to exceed the maximum limit. Oct. 1, 2013 4 M9999-010512-F hbwhelp@micrel.com or (408) 955-1690 Micrel, Inc. SY89871U (100KEP) LVPECL DC Electrical Characteristics(8) VCC = 3.3V 10% or 2.5V 5%; TA = -40C to +85C, RL = 50 to VCC -2V, unless otherwise stated. Symbol Parameter VOH Condition Min Typ Max Units Output HIGH Voltage VCC-1.145 VCC-1.020 VCC-0.895 V VOL Output LOW Voltage VCC-1.945 VCC-1.820 VCC-1.695 V VOUT Output Voltage Swing 550 800 1050 mV VDIFF_OUT Differential Output Voltage Swing 1.10 1.6 2.1 V VCC = 3.3V 10% or 2.5V 5%; TA = -40C to +85C. Symbol Parameter Condition Min Typ Max Units VIH Input HIGH Voltage 2.0 VIL Input LOW Voltage IIH Input HIGH Current IIL Input LOW Current LVTTL/ LVCMOS DC Electrical Characteristics(8) -125 V 0.8 V 20 A -300 A Note: 8. The circuit is designed to meet the DC specification s shown in the above table after thermal equilibrium has been established. Parameters are for VCC = 2.5V. They vary 1:1 with VCC. Oct. 1, 2013 5 M9999-010512-F hbwhelp@micrel.com or (408) 955-1690 Micrel, Inc. SY89871U AC Electrical Characteristics(9) VCC = 3.3V 10% or 2.5V 5%; TA = -40C to +85C, unless otherwise stated. Symbol Parameter Condition Min fMAX Maximum Output Toggle Frequency Output Swing 400mV 2.5 Maximum Input Frequency Note10 3.2 Differential Propagation Delay IN-to_QA or QB Input Swing < 400mV 460 580 710 ps Input Swing 400mV 420 550 670 ps Within-Device Skew (Differential) QB0-to-QB1 Note 11 7 15 ps Within-Device Skew (Differential) QA-to-QB Note 11 12 30 ps Part-to-Part Skew (Differential) Note 11 250 ps tJITTER RMS Phase Jitter Output = 622MHz Integration Range 1.875MHz - 20MHz tRR Reset Recovery Time 600 tr, tf Output Rise/Fall Times (20% to 80%) 70 tPD tSKEW Typ Max Units GHz GHz 231 fs Ps 150 250 ps Notes: 9. Measured with 400mV input signal, 50% duty cycle, all loading with 50 to VCC-2V, unless otherwise stated. 10. Bank A (pass-through) maximum frequency is limited by the output stage. Bank B (input-0to-iinput 2, 4, 8, 16) can accept an input frequency >3GHz, while Bank A will be slew rate limited. 11. Skew is measured between outputs under identical transitions. Timing Diagram Oct. 1, 2013 6 M9999-010512-F hbwhelp@micrel.com or (408) 955-1690 Micrel, Inc. SY89871U Typical Operating Characteristics VCC = 3.3V, VIN = 400mV, TA = 25C, RL = 50 to VCC-2V, unless otherwise stated. Oct. 1, 2013 7 M9999-010512-F hbwhelp@micrel.com or (408) 955-1690 Micrel, Inc. SY89871U Definition of Single-Ended and Differential Swing Figure 1a. Single-Ended Swing Figure 1b. Differential Swing Input Buffer Structure Figure 2a. Simplified Differential Input Buffer Oct. 1, 2013 Figure 2b. Simplified TTL/CMOS Input Buffer 8 M9999-010512-F hbwhelp@micrel.com or (408) 955-1690 Micrel, Inc. SY89871U Input Interface Applications Figure 3a. DC-Coupled CML Input Interface Figure 3b. AC-Coupled CML Input Interface Figure 3c. DC-Coupled PECL Input Interface Figure 3d. AC-Coupled PECL Input Interface Figure 3e. LVDS Input Interface Figure 3f. HSTL Input Interface Related Product and Support Documentation Function Data Sheet Link SY89874U Part Number 2.5GHz Any Diff. In-to-LVPECL Programmable Clock Divider and 1:2 Fanout Buffer w/Internal Termination http://www.micrel.com/product-info/products/sy8987u.shtml HBW Solutions New Products and Applications http://www.micrel.com/product-info/products/solutions.shtml Oct. 1, 2013 9 M9999-010512-F hbwhelp@micrel.com or (408) 955-1690 Micrel, Inc. SY89871U LVPECL Output Termination Recommendations Figure 4a. Parallel Termination-Thevenin Equivalent Figure 4b. Three-Resistor "Y-Termination" Notes: 1. Power-saving alternative to Thevenin termination. 2. Place termination resistors as close to destination inputs as possible. 3. Rb resistor sets the DC bias voltage, equal to VT. For +3.3V systems Rb = 46to 50. For +2.5V systems Rb = 19. 4. C1 is an optional bypass capacitor intended to compensate for any tr/tf mismatches. Oct. 1, 2013 10 M9999-010512-F hbwhelp@micrel.com or (408) 955-1690 Micrel, Inc. SY89871U Figure 4c. Terminating Unused I/O Notes: 1. Unused output (/Q) must be terminated to balance the output. 2. For +2.5V systems: R1 = 250, R2 = 62.5, R3 = 1.25k, R4 = 1.2k. Oct. 1, 2013 11 M9999-010512-F hbwhelp@micrel.com or (408) 955-1690 Micrel, Inc. SY89871U Package Information 16-Pin Package Type (QFN) MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com Micrel makes no representations or warranties with respect to the accuracy or completeness of the information furnished in this data sheet. This information is not intended as a warranty and Micrel does not assume responsibility for its use. Micrel reserves the right to change circuitry, specifications and descriptions at any time without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Micrel's terms and conditions of sale for such products, Micrel assumes no liability whatsoever, and Micrel disclaims any express or implied warranty relating to the sale and/or use of Micrel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product Oct. 1, 2013be expected to result in personal injury. Life support devices or 12systems are devices or systems that (a) are intendedM9999-010512-F can reasonably for surgical implant hbwhelp@micrel.com or (408) into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the955-1690 user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale. (c) 2012 Micrel, Incorporated. Micrel, Inc. SY89871U Revision Template History Date Change Description/Edits by: 8/4/10 Added new paragraph to disclaimer in boiler plate. Per Colin Sturt. M.Galvan Oct. 1, 2013 Rev. 13 14 M9999-010512-F hbwhelp@micrel.com or (408) 955-1690