© Semiconductor Components Industries, LLC, 2017
March, 2017 − Rev. 7 1Publication Order Number:
NCP1246/D
NCP1246
Fixed Frequency Current
Mode Controller for Flyback
Converters
The NCP1246 is a new fixed−frequency current−mode controller
featuring the Dynamic Self−Supply. This function greatly simplifies
the design of the auxiliary supply and the VCC capacitor by activating
the internal startup current source to supply the controller during
start−up, transients, latch, stand−by etc. This device contains a special
HV detector which detect the application unplug from the AC input
line and triggers the X2 discharge current. This HV structure allows
the brown−out detection as well.
It features a timer−based fault detection that ensures the detection of
overload and an adjustable compensation to help keep the maximum
power independent of the input voltage.
Due to frequency foldback, the controller exhibits excellent
efficiency in light load condition while still achieving very low
standby power consumption. Internal frequency jittering, ramp
compensation, and a versatile latch input make this controller an
excellent candidate for the robust power supply designs.
A dedicated Off mode allows to reach the extremely low no load
input power consumption via “sleeping” whole device and thus
minimize the power consumption of the control circuitry.
Features
Fixed−Frequency Current−Mode Operation (65 kHz and 100 kHz
frequency options)
Frequency Foldback then Skip Mode for Maximized Performance in
Light Load and Standby Conditions
Timer−Based Overload Protection with Latched (Option A) or
Auto−Recovery (Option B) Operation
High−voltage Current Source with Brown−Out Detection and
Dynamic Self−Supply, Simplifying the Design of the VCC Circuitry
Frequency Modulation for Softened EMI Signature
Adjustable Overpower Protection Dependant on the Bulk Voltage
Latch−off Input Combined with the Overpower Protection Sensing
Input
VCC Operation up to 28 V, With Overvoltage Detection
500/800 mA Source/Sink Drive Peak Current Capability
10 ms Soft−Start, 4 ms Soft−Start (AL/BL Versions)
Internal Thermal Shutdown
No−Load Standby Power < 30 mW
X2 Capacitor in EMI Filter Discharging Feature
These Devices are Pb−Free, Halogen Free/BFR Free
and are RoHS Compliant
Typical Applications
AC−DC Adapters for Notebooks, LCD, and Printers
Offline Battery Chargers
Consumer Electronic Power Supplies
Auxiliary/Housekeeping Power Supplies
Offline Adapters for Notebooks
SOIC−7
CASE 751U
MARKING
DIAGRAM
www.onsemi.com
46XXfff
ALYWX
G
1
8
46XXfff= Specific Device Code
XX = A, B or AL
fff = 065 or 100
A = Assembly Location
L = Wafer Lot
Y = Year
W = Work Week
G= Pb−Free Package
See detailed ordering and shipping information in the package
dimensions section on page 38 of this data sheet.
ORDERING INFORMATION
18
5
3
4
(Top View)
Latch
CS
HV
PIN CONNECTIONS
6
2
FB
GND DRV
VCC
NCP1246
www.onsemi.com
2
TYPICAL APPLICATION EXAMPLE
Figure 1. Flyback Converter Application Using the NCP1246
PIN FUNCTION DESCRIPTION
Pin No Pin Name Function Pin Description
1 LATCH Latch−Off Input Pull the pin up or down to latch−off the controller. An internal current source
allows the direct connection of an NTC for over temperature detection.
2 FB Feedback + Shutdown pin An optocoupler collector to ground controls the output regulation. The part
goes to the low consumption Off mode if the FB input pin is pulled to GND.
3 CS Current Sense This Input senses the Primary Current for current−mode operation, and
offers an overpower compensation adjustment.
4 GND The controller ground
5 DRV Drive output Drives external MOSFET
6 VCC VCC input This supply pin accepts up to 28 Vdc, with overvoltage detection. The pin is
connected to an external auxiliary voltage. It is not allowed to connect
another circuit to this pin to keep low input power consumption.
8 HV High−voltage pin Connects to the rectified AC line to perform the functions of Start−up
Current Source, Self−Supply, brown−out detection and X2 capacitor
discharge function and the HV sensing for the overpower protection
purposes. It is not allowed to connect this pin to DC voltage.
NCP1246
www.onsemi.com
3
SIMPLIFIED INTERNAL BLOCK SCHEMATIC
Figure 2. Simplified Internal Block Schematic
LATCH
ON_CMP
NCP1246
www.onsemi.com
4
MAXIMUM RATINGS
Rating Symbol Value Unit
DRV
(pin 5) Maximum voltage on DRV pin
(Dc−Current self−limited if operated within the allowed range) (Note 1) –0.3 to 20
±1000 (peak) V
mA
VCC
(pin 6) VCCPower Supply voltage, VCC pin, continuous voltage
Power Supply voltage, VCC pin, continuous voltage (Note 1) –0.3 to 28
±30 (peak) V
mA
HV
(pin 8) Maximum voltage on HV pin
(Dc−Current self−limited if operated within the allowed range) –0.3 to 500
±20 V
mA
Vmax Maximum voltage on low power pins (except pin 5, pin 6 and pin 8)
(Dc−Current self−limited if operated within the allowed range) (Note 1) –0.3 to 10
±10 (peak) V
mA
RqJ−A Thermal Resistance SOIC−7
Junction-to-Air, low conductivity PCB (Note 2)
Junction-to-Air, medium conductivity PCB (Note 3)
Junction-to-Air, high conductivity PCB (Note 4)
162
147
115
°C/W
RqJ−C Thermal Resistance Junction−to−Case 73 °C/W
TJMAX Operating Junction Temperature −40 to +150 °C
TSTRGMAX Storage Temperature Range −60 to +150 °C
ESD Capability, HBM model (All pins except HV) per JEDEC Standard JESD22, Method A114E > 2000 V
ESD Capability, HBM model (HV pin) per JEDEC Standard JESD22, Method A114E > 1000 V
ESD Capability, Machine Model per JEDEC Standard JESD22, Method A115A > 200 V
ESD Capability, Charged Device Model per JEDEC Standard JESD22−C101D > 1000 V
Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality
should not be assumed, damage may occur and reliability may be af fected.
1. This device contains latch-up protection and exceeds 100 mA per JEDEC Standard JESD78.
2. As mounted on a 80 x 100 x 1.5 mm FR4 substrate with a single layer of 50 mm2 of 2 oz copper traces and heat spreading area. As specified
for a JEDEC 51-1 conductivity test PCB. Test conditions were under natural convection or zero air flow.
3. As mounted on a 80 x 100 x 1.5 mm FR4 substrate with a single layer of 100 mm2 of 2 oz copper traces and heat spreading area. As specified
for a JEDEC 51-2 conductivity test PCB. Test conditions were under natural convection or zero air flow.
4. As mounted on a 80 x 100 x 1.5 mm FR4 substrate with a single layer of 650 mm2 of 2 oz copper traces and heat spreading area. As specified
for a JEDEC 51-3 conductivity test PCB. Test conditions were under natural convection or zero air flow.
NCP1246
www.onsemi.com
5
ELECTRICAL CHARACTERISTICS (For typical values TJ = 25°C, for min/max values TJ = −40°C to +125°C, VHV = 125 V,
VCC = 11 V unless otherwise noted)
Characteristics Test Condition Symbol Min Typ Max Unit
HIGH VOLTAGE CURRENT SOURCE
Minimum voltage for current source
operation VHV(min) 30 40 V
Current flowing out of VCC pin VCC = 0 V
VCC = VCC(on) − 0.5 V Istart1
Istart2 0.2
50.5
80.8
11 mA
Off−state leakage current VHV = 500 V, VCC = 15 V Istart(off) 10 25 50 mA
Off−mode HV supply current VHV = 141 V,
VHV = 325 V,
VCC loaded by 4.7 mF cap
IHV(off)
45
50 60
70 mA
SUPPLY
HV current source regulation threshold VCC(reg) 811 V
T urn−on threshold level, VCC going up
HV current source stop threshold VCC(on) 11.0 12.0 13.0 V
HV current source restart threshold VCC(min) 9.5 10.5 11.5 V
Turn−off threshold VCC(off) 8.5 8.9 9.3 V
Overvoltage threshold VCC(ovp) 25 26.5 28 V
Blanking duration on VCC(off) and VCC(ovp)
detection tVCC(blank) 10 ms
VCC decreasing level at which the internal
logic resets VCC(reset) 4.8 7.0 7.7 V
VCC level for ISTART1 to ISTART2 transition VCC(inhibit) 0.2 0.8 1.25 V
Internal current consumption (Note 5) DRV open, VFB = 3 V, 65 kHz
DRV open, VFB = 3 V, 100 kHz
Cdrv = 1 nF, VFB = 3 V, 65 kHz
Cdrv = 1 nF, VFB = 3 V, 100 kHz
Off mode (skip or before start−up)
Fault mode (fault or latch)
ICC1
ICC1
ICC2
ICC2
ICC3
ICC4
1.3
1.3
1.8
2.3
0.67
0.3
1.85
1.85
2.6
2.9
0.9
0.6
2.2
2.2
3.0
3.5
1.13
0.9
mA
BROWN−OUT
Brown−Out thresholds VHV going up
VHV going down VHV(start)
VHV(stop) 102
94 111
103 120
112 V
Brown−Out thresholds (AL/BL Versions) VHV going up
VHV going down VHV(start)
VHV(stop) 92
84 101
93 110
102 V
Timer duration for line cycle drop−out tHV 43 86 ms
X2 DISCHARGE
Comparator hysteresis observed at HV pin VHV(hyst) 1.5 3.5 5 V
HV signal sampling period Tsample 1.0 ms
Timer duration for no line detection tDET 21 32 43 ms
Discharge timer duration tDIS 21 32 43 ms
OSCILLATOR
Oscillator frequency fOSC 58
87 65
100 72
109 kHz
Maximum on time for TJ = 25°C to +125°C
only fOSC = 65 kHz
fOSC = 100 kHz tONmax(65kHz)
tONmax(100kHz) 11.5
7.5 12.3
8.0 13.1
8.5 ms
5. Internal supply current only, currents sourced via FB pin is not included (current is flowing in GND pin only).
6. Guaranteed by design.
7. CS pin source current is a sum of Ibias and IOPC, thus at VHV = 125 V is observed the Ibias only, because IOPC is switched off.
NCP1246
www.onsemi.com
6
ELECTRICAL CHARACTERISTICS (For typical values TJ = 25°C, for min/max values TJ = −40°C to +125°C, VHV = 125 V,
VCC = 11 V unless otherwise noted)
Characteristics UnitMaxTypMinSymbolTest Condition
OSCILLATOR
Maximum on time fOSC = 65 kHz
fOSC = 100 kHz tONmax(65kHz)
tONmax(100kHz) 11.3
7.4 12.3
8.0 13.1
8.5 ms
Maximum duty cycle (corresponding to
maximum on time at maximum switching
frequency)
fOSC = 65 kHz
fOSC = 100 kHz DMAX 80 %
Frequency jittering amplitude, in percentage
of FOSC Ajitter ±4±6±8 %
Frequency jittering modulation frequency Fjitter 85 125 165 Hz
FREQUENCY FOLDBACK
Feedback voltage threshold below which
frequency foldback starts VFB(foldS) 1.8 2.0 2.2 V
Feedback voltage threshold below which
frequency foldback is complete VFB(foldE) 0.8 0.9 1.0 V
Minimum switching frequency VFB = Vskip(in) + 0.1 fOSC(min) 23 27 32 kHz
OUTPUT DRIVER
Rise time, 10 to 90% of VCC VCC = VCC(min) + 0.2 V,
CDRV = 1 nF trise 40 70 ns
Fall time, 90 to 10% of VCC VCC = VCC(min) + 0.2 V,
CDRV = 1 nF tfall 40 70 ns
Current capability VCC = VCC(min) + 0.2 V,
CDRV = 1 nF
DRV high, VDRV = 0 V
DRV low, VDRV = VCC IDRV(source)
IDRV(sink)
500
800
mA
Clamping voltage (maximum gate voltage) VCC = VCCmax – 0.2 V, DRV high,
RDRV = 33 kW, Cload = 220 pF VDRV(clamp) 11 13.5 16 V
High−state voltage drop VCC = VCC(min) + 0.2 V,
RDRV = 33 kW, DRV high VDRV(drop) 1 V
CURRENT SENSE
Input Pull−up Current VCS = 0.7 V Ibias 1 mA
Maximum internal current setpoint VFB > 3.5 V VILIM 0.66 0.70 0.74 V
Propagation delay from VIlimit detection to
DRV off VCS = VILIM tdelay 80 110 ns
Leading Edge Blanking Duration for VILIM tLEB 200 250 320 ns
Threshold for immediate fault protection
activation VCS(stop) 0.95 1.05 1.15 V
Leading Edge Blanking Duration for VCS(stop)
(Note 6) tBCS 90 120 150 ns
Soft−start duration From 1st pulse to VCS = VILIM
AL/BL Versions tSSTART 8
2.8 11
4.0 14
5.2 ms
Frozen current setpoint VI(freeze) 275 300 325 mV
INTERNAL SLOPE COMPENSATION
Slope of the compensation ramp Scomp(65kHz)
Scomp(100kHz)
−32.5
−50
mV /
ms
FEEDBACK
Internal pull−up resistor TJ = 25°C RFB(up) 15 20 25 kW
5. Internal supply current only, currents sourced via FB pin is not included (current is flowing in GND pin only).
6. Guaranteed by design.
7. CS pin source current is a sum of Ibias and IOPC, thus at VHV = 125 V is observed the Ibias only, because IOPC is switched off.
NCP1246
www.onsemi.com
7
ELECTRICAL CHARACTERISTICS (For typical values TJ = 25°C, for min/max values TJ = −40°C to +125°C, VHV = 125 V,
VCC = 11 V unless otherwise noted)
Characteristics UnitMaxTypMinSymbolTest Condition
FEEDBACK
VFB to internal current setpoint division ratio KFB 4.7 5 5.3
Internal pull−up voltage on the FB pin
(Note 6) VFB(ref) 4.5 5 5.5 V
Feedback voltage below which the peak
current is frozen VFB(freeze) 1.35 1.5 1.65 V
SKIP CYCLE MODE
Feedback voltage thresholds for skip mode VFB going down
VFB going up Vskip(in)
Vskip(out) 0.63
0.72 0.70
0.80 0.77
0.88 V
REMOTE CONTROL ON FB PIN
The voltage above which the part enters the
on mode VCC > VCC(off), VHV = 60 V VON 2.2 V
The voltage below which the part enters the
off mode VCC > VCC(off) VOFF 0.35 0.40 0.45 V
Minimum hysteresis between the VON and
VOFF VCC > VCC(off), VHV = 60 V VHYST 500 mV
Pull−up current in off mode VCC > VCC(off) IOFF 5 mA
Go To Off mode timer VCC > VCC(off) tGTOM 100 150 300 ms
OVERLOAD PROTECTION
Fault timer duration tfault 108 128 178 ms
Autorecovery mode latch−off time duration tautorec 0.85 1.00 1.35 s
OVERPOWER PROTECTION
VHV to IOPC conversion ratio KOPC 0.54 mA / V
Current flowing out of CS pin (Note 7) VHV = 125 V
VHV = 162 V
VHV = 325 V
VHV = 365 V
IOPC(125)
IOPC(162)
IOPC(325)
IOPC(365)
105
0
20
110
130
150
mA
FB voltage above which IOPC is applied VHV = 365 V VFB(OPCF) 2.12 2.35 2.58 V
FB voltage below which is no IOPC applied VHV = 365 V VFB(OPCE) 2.15 V
LATCH−OFF INPUT
High threshold VLatch going up VOVP 2.35 2.5 2.65 V
Low threshold VLatch going down VOTP 0.76 0.8 0.84 V
Current source for direct NTC connection
During normal operation
During soft−start
VLatch = 0 V INTC
INTC(SSTART) 65
130 95
190 105
210
mA
Blanking duration on high latch detection 65 kHz version
100 kHz version tLatch(OVP) 35
20 50
35 70
50 ms
Blanking duration on low latch detection tLatch(OTP) 350 ms
Clamping voltage ILatch = 0 mA
ILatch = 1 mA Vclamp0(Latch)
Vclamp1(Latch) 1.0
1.8 1.2
2.4 1.4
3.0 V
TEMPERATURE SHUTDOWN
Temperature shutdown TJ going up TTSD 150 °C
Temperature shutdown hysteresis TJ going down TTSD(HYS) 30 °C
5. Internal supply current only, currents sourced via FB pin is not included (current is flowing in GND pin only).
6. Guaranteed by design.
7. CS pin source current is a sum of Ibias and IOPC, thus at VHV = 125 V is observed the Ibias only, because IOPC is switched off.
Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product
performance may not be indicated by the Electrical Characteristics if operated under different conditions.
NCP1246
www.onsemi.com
8
TYPICAL CHARACTERISTIC
20
22
24
26
28
30
32
34
36
38
40
−50 25 0 25 50 75 100 125
TEMPERATURE (°C)
Figure 3. Minimum Current Source Operation
VHV(min)
VHV(min) (V)
20
22
24
26
28
30
32
−50 −25 0 25 50 75 100 125
TEMPERATURE (°C)
Figure 4. Off−State Leakage Current Istart(off)
Istart(off) (mA)
20
25
30
35
40
45
50
TEMPERATURE (°C)
Figure 5. Off−Mode HV Supply Current IHV(off)
IHV(off) (mA)
−50 25 0 25 50 75 100 125
IHV(off) @ VHV = 325 V
IHV(off) @ VHV = 141 V
8.1
8.2
8.3
8.4
8.5
8.6
8.7
8.8
TEMPERATURE (°C)
Figure 6. High Voltage Startup Current
Flowing Out of VCC Pin Istart2
−50 −25 0 25 50 75 100 125
Istart2 (mA)
100
102
104
106
108
110
112
114
116
118
120
TEMPERATURE (°C)
Figure 7. Brown−out Device Start Threshold
VHV(start)
VHV(start) (V)
−50 −25 0 25 50 75 100 125 100
102
104
106
108
110
112
114
116
118
120
TEMPERATURE (°C)
Figure 8. Brown−out Device Stop Threshold
VHV(stop)
−50 −25 0 25 50 75 100 125
VHV(stop) (V)
NCP1246
www.onsemi.com
9
TYPICAL CHARACTERISTIC
0.65
0.66
0.67
0.68
0.69
0.70
0.71
0.72
0.73
0.74
0.75
TEMPERATURE (°C)
Figure 9. Maximum Internal Current Setpoint
VILIM
VILIM (V)
−50 25 0 25 50 75 100 125 290
292
294
296
298
300
302
304
306
308
310
TEMPERATURE (°C)
Figure 10. Frozen Current Setpoint VI(freeze) for
the Light Load Operation
VI(freeze) (mV)
−50 −25 0 25 50 75 100 125
0.95
0.97
0.99
1.01
1.03
1.05
1.07
1.09
1.11
1.13
1.15
TEMPERATURE (°C)
Figure 11. Threshold for Immediate Fault
Protection Activation VCS(stop)
VCS(stop) (V)
−50 25 0 25 50 75 100 125 40
50
60
70
80
90
100
110
TEMPERATURE (°C)
Figure 12. Propagation Delay tdelay
tdelay (ns)
−50 −25 0 25 50 75 100 125
200
210
220
230
240
250
260
270
280
290
300
TEMPERATURE (°C)
Figure 13. Leading Edge Blanking Duaration
tLEB
tLEB (ns)
−50 25 0 25 50 75 100 125 100
105
110
115
120
125
130
TEMPERATURE (°C)
Figure 14. Maximum Overpower
Compensating Current IOPC(365) Flowing Out
of CS Pin
IOPC(365) (mA)
−50 −25 0 25 50 75 100 125
NCP1246
www.onsemi.com
10
TYPICAL CHARACTERISTIC
15
16
17
18
19
20
21
22
23
24
TEMPERATURE (°C)
Figure 15. FB Pin Internal Pull−up Resistor
RFB(up)
RFB(up) (kW)
−50 25 0 25 50 75 100 125 4.70
4.75
4.80
4.85
4.90
4.95
5.00
5.05
5.10
5.15
5.20
TEMPERATURE (°C)
Figure 16. FB Pin Open Voltage VFB(ref)
VFB(ref) (V)
−50 −25 0 25 50 75 100 125
2.35
2.40
2.45
2.50
2.55
2.60
2.65
TEMPERATURE (°C)
Figure 17. Latch Pin High Threshold VOVP
VOVP (V)
−50 25 0 25 50 75 100 125 0.75
0.76
0.77
0.78
0.79
0.80
0.81
0.82
0.83
0.84
0.85
TEMPERATURE (°C)
Figure 18. Latch Pin Low Threshold VOTP
VOTP (V)
−50 −25 0 25 50 75 100 125
70
75
80
85
90
95
100
105
110
TEMPERATURE (°C)
Figure 19. Current INTC Sourced from the
Latch Pin, Allowing Direct NTC Connection
INTC (mA)
−50 25 0 25 50 75 100 125 140
150
160
170
180
190
200
210
220
TEMPERATURE (°C)
Figure 20. Current INTC(SSTART) Sourced from
the Latch Pin, During Soft−Start
INTC(SSTART) (mA)
−50 −25 0 25 50 75 100 125
NCP1246
www.onsemi.com
11
TYPICAL CHARACTERISTIC
60
61
62
63
64
65
66
67
68
69
70
TEMPERATURE (°C)
Figure 21. Oscillator fOSC for the 65 kHz
Version
fOSC (kHz)
−50 25 0 25 50 75 100 125 90
91
92
93
94
95
96
97
98
99
100
Figure 22. Oscillator fOSC for the 100 kHz
Version
fOSC (kHz)
−50 −25 0 25 50 75 100 125
TEMPERATURE (°C)
11.9
12.0
12.1
12.2
12.3
12.4
12.5
12.6
12.7
12.8
TEMPERATURE (°C)
Figure 23. Maximum ON Time tONmax for the
65 kHz Version
tONmax (ms)
−50 25 0 25 50 75 100 125 7.8
7.9
8.0
8.1
8.2
8.3
8.4
tONmax (ms)
TEMPERATURE (°C)
Figure 24. Maximum ON Time tONmax for the
100 kHz Version
−50 −25 0 25 50 75 100 125
75
76
77
78
79
80
81
82
83
84
85
TEMPERATURE (°C)
Figure 25. Maximum Duty Ratio DMAX
DMAX (%)
−50 25 0 25 50 75 100 125 22
23
24
25
26
27
28
29
30
fOSC(min) (ms)
TEMPERATURE (°C)
Figure 26. Minimum Switching Frequency
fOSC(min)
−50 −25 0 25 50 75 100 125
NCP1246
www.onsemi.com
12
TYPICAL CHARACTERISTIC
1.80
1.85
1.90
1.95
2.00
2.05
2.10
2.15
2.20
TEMPERATURE (°C)
Figure 27. FB Pin Voltage Below Which
Frequency Foldback Starts VFB(foldS)
VFB(foldS) (V)
−50 25 0 25 50 75 100 125 0.80
0.82
0.84
0.86
0.88
0.90
0.92
0.94
0.96
0.98
1.00
TEMPERATURE (°C)
Figure 28. FB Pin Voltage Below Which
Frequency Foldback Complete VFB(foldE)
VFB(foldE) (V)
−50 −25 0 25 50 75 100 125
0.63
0.65
0.67
0.69
0.71
0.73
0.75
0.77
TEMPERATURE (°C)
Figure 29. FB Pin Skip−In Level Vskip(in)
Vskip(in) (V)
−50 25 0 25 50 75 100 125 0.72
0.74
0.76
0.78
0.80
0.82
0.84
0.86
0.88
TEMPERATURE (°C)
Figure 30. FB Pin Skip−Out Level Vskip(out)
Vskip(on) (V)
−50 −25 0 25 50 75 100 125
Figure 31. FB Pin Level VFB(OPCF) Above
Which is the Overpower Compensation
Applied
1.90
1.95
2.00
2.05
2.10
2.15
2.20
2.25
2.30
2.35
2.40
TEMPERATURE (°C)
VFB(OPCF) (V)
−50 −25 0 25 50 75 100 125
Figure 32. FB Pin Level VFB(OPCE) Below
Which is No Overpower Compensation
Applied
VFB(OPCE) (V)
TEMPERATURE (°C)
2.10
2.15
2.20
2.25
2.30
2.35
2.40
2.45
2.50
2.55
2.60
−50 25 0 25 50 75 100 125
NCP1246
www.onsemi.com
13
TYPICAL CHARACTERISTIC
11.0
11.2
11.4
11.6
11.8
12.0
12.2
12.4
12.6
12.8
13.0
Figure 33. VCC Turn−on Threshold Level, VCC
Going Up HV Current Source Stop Threshold
VCC(on)
VCC(on) (V)
TEMPERATURE (°C)
−50 25 0 25 50 75 100 125 9.5
9.7
9.9
10.1
10.3
10.5
10.7
10.9
11.1
11.3
11.5
−50 −25 0 25 50 75 100 125
Figure 34. HV Current Source Restart
Threshold VCC(min)
VCC(min) (V)
TEMPERATURE (°C)
8.0
8.2
8.4
8.6
8.8
9.0
9.2
9.4
Figure 35. VCC Turn−off Threshold (UVLO)
VCC(off)
VCC(off) (V)
TEMPERATURE (°C)
−50 25 0 25 50 75 100 125 6.4
6.5
6.6
6.7
6.8
6.9
7.0
7.1
7.2
7.3
−50 −25 0 25 50 75 100 125
Figure 36. VCC Decreasing Level at Which the
Internal Logic Resets VCC(reset)
VCC(reset) (V)
TEMPERATURE (°C)
1.7
1.7
1.8
1.8
1.9
1.9
2.0
Figure 37. Internal Current Consumption when
DRV Pin is Unloaded
ICC1 (mA)
TEMPERATURE (°C)
−50 25 0 25 50 75 100 125
ICC1(100kHz)
ICC1(65kHz)
2.0
2.2
2.4
2.6
2.8
3.0
3.2
ICC2 (mA)
Figure 38. Internal Current Consumption when
DRV Pin is Loaded by 1 nF
TEMPERATURE (°C)
ICC2(100kHz)
ICC2(65kHz)
−50 −25 0 25 50 75 100 125
NCP1246
www.onsemi.com
14
TYPICAL CHARACTERISTIC
3.2
3.3
3.4
3.5
3.6
3.7
3.8
3.9
4.0
Figure 39. X2 Discharge Comparator
Hysteresis Observed at HV Pin VHV(hyst)
VHV(hyst) (V)
TEMPERATURE (°C)
−50 25 0 25 50 75 100 125 0.90
0.92
0.94
0.96
0.98
1.00
1.02
1.04
1.06
1.08
1.10
−50 −25 0 25 50 75 100 125
Figure 40. HV Signal Sampling Period Tsample
TEMPERATURE (°C)
Tsample (ms)
2.2
2.3
2.3
2.4
2.4
2.5
2.5
2.6
2.6
−50 25 0 25 50 75 100 125
Figure 41. FB Pin Voltage Level Above Which
is Entered On Mode VON
VON (V)
TEMPERATURE (°C)
0.35
0.36
0.37
0.38
0.39
0.40
0.41
0.42
0.43
0.44
0.45
−50 25 0 25 50 75 100 125
Figure 42. FB Pin Voltage Level Below Which
is Entered Off Mode VOFF
VOFF (V)
TEMPERATURE (°C)
120
125
130
135
140
145
150
−50 25 0 25 50 75 100 125
Figure 43. Fault Timer Duration tfault
tfault (ms)
TEMPERATURE (°C)
100
120
140
160
180
200
220
240
260
280
300
−50 25 0 25 50 75 100 125
Figure 44. Go To Off Mode Timer Duration
tGTOM
tGTOM (ms)
TEMPERATURE (°C)
NCP1246
www.onsemi.com
15
APPLICATION INFORMATION
Functional Description
The NCP1246 includes all necessary features to build a
safe and ef ficient power supply based on a fixed−frequency
flyback converter. The NCP1246 is a multimode controller
as illustrated in Figure 45. The mode of operation depends
upon line and load condition. Under all modes of operation,
the NCP1246 terminates the DRV signal based on the switch
current. Thus, the NCP1246 always operates in current
mode control so that the power MOSFET current is always
limited.
Under normal operating conditions, the FB pin commands
the operating mode of the NCP1246 at the voltage
thresholds shown in Figure 45. At normal rated operating
loads (from 100% to approximately 33% full rated power)
the NCP1246 controls the converter in fixed frequency
PWM mode. It can operate in the continuous conduction
mode (CCM) or discontinuous conduction mode (DCM)
depending upon the input voltage and loading conditions. If
the controller is used in CCM with a wide input voltage
range, the duty−ratio may increase up to 50%. The build−in
slope compensation prevents the appearance of
sub−harmonic oscillations in this operating area.
For loads that are between approximately 32% and 10%
of full rated power, the converter operates in frequency
foldback mode (FFM). If the feedback pin voltage is lower
than 1.5 V the peak switch current is kept constant and the
output voltage is regulated by modulating the switching
frequency for a given and fixed input voltage VHV.
Effectively, operation in FFM results in the application of
constant volt−seconds to the flyback transformer each
switching cycle. Voltage regulation in FFM is achieved by
varying the switching frequency in the range from 65 kHz
(or 100 kHz) to 27 kHz. For extremely light loads (below
approximately 6% full rated power), the converter is
controlled using bursts of 27 kHz pulses. This mode is called
as skip mode. The FFM, keeping constant peak current and
skip mode allows design of the power supplies with
increased efficiency under the light loading conditions.
Keep in mind that the aforementioned boundaries of
steady−state operation are approximate because they are
subject to converter design parameters.
Figure 45. Mode Control with FB pin voltage
VFB
3.5 V
2.2 V2.0 V1.5V1.1 V
0.8 V
0.7 V0.4 V
FFM PWM at fOSC
Fixed Ipeak
Skip mode
0 V
Low consumption off mode
OFF
ON
There was implemented the low consumption off mode
allowing to reach extremely low no load input power. This
mode is controlled by the FB pin and allows the remote
control (or secondary side control) of the power supply
shut−down. Most of the device internal circuitry is unbiased
in the low consumption off mode. Only the FB pin control
circuitry and X2 cap dischar ging circuitry is operating in the
low consumption off mode. If the voltage at feedback pin
decreases below the 0.4 V the controller will enter the low
consumption o ff mode. The controller can start if the FB pin
voltage increases above the 2.2 V level.
See the detailed status diagrams for the both versions fully
latched A and the autorecovery B on the following figures.
The basic status of the device after wake–up by the VCC is
the off mode and mode is used for the overheating protection
mode if the thermal shutdown protection is activated.
NCP1246
www.onsemi.com
16
Figure 46. Operating Status Diagram for the Fully Latched Version A of the Device
Extra Low Consumption
Power On
Reset
Latch=0
Off Mode
Latch=X
Latch
Latch=1
Stop
Reset
Latch=0
BO+TSD
BO+TSD
Soft
Start Running
Skip
mode
Skip in Skip out
SSend
BO
BO
AC present
+
discharged
Efficient operating mode
Dynamic Self−Supply
(if not enoughgh auxiliary voltage is
present)
Regulated Self−Supply
VCC
fault
X2 cap
Discharge
Latch=0
No AC
VHV > VHV(NOAC)
VCC > VCCreset
VCC > VCCreset
(VFB < VOFF) * GTOMtimer*(VCC > VCCoff)
(VFB > VON)*Latch
(VFB > VON)*Latch
OVP+OTP+VCCovp+VCSstop
(VILIM +MaxDC)*tfault
VCC > VCCoff
(VCC > VCCon)*BO
(VCC < VCCoff
(VCC < VCCoff
NCP1246
www.onsemi.com
17
Figure 47. Operating Status Diagram for the Autorecovery Version B of the Device
Extra Low Consumption
Power On
Reset
Latch=0
AutoRec=0
X2 cap
Discharge
Latch=0
AutoRec=0
Off Mode
Latch=X
AutoRec=X
Latch
Latch=1
Stop
Reset
Latch=0
AutoRec=0
Autorecovery
Latch
AutoRec=1
BO+TSD
BO+TSD
Soft
Start Running
Skip
mode
Skip in Skip out
SSend
BO
BO
BO
AC present
+
discharged
Efficient operating mode
Regulated Self−Supply Dynamic Self−Supply
(if not enough auxiliary voltage is
present)
V
CC
fault
No AC
(VFB < VOFF) * GTOMtimer*(VCC > VCCoff)
VHV > VHV(NOAC)
VCC < VCCreset
VCC > VCCreset
(VFB > VON)*Latch
(VFB > VON)*Latch*AutoRec
(VFB > VON)*AutoRec
OVP+OTP+VCCovp
BO+tautorec
VCSstop VCC < VCCoff
(VILIM + MaxDC)*tfault
(VCC > VCCon)*BO
VCC < VCCoff
VCC > VCCoff
NCP1246
www.onsemi.com
18
The information about the fault (permanent Latch or
Autorecovery) is kept during the low consumption off mode
due the safety reason. The reason is not to allow unlatch the
device by the remote control being in off mode.
Start−up of the Controller
At start−up, the current source turns on when the voltage
on the HV pin is higher than VHV(min), and turns off when
VCC reaches VCC(on), then turns on again when VCC reaches
VCC(min), until the input voltage is high enough to ensure a
proper start−up, i.e. when VHV reaches VHV(start). The
controller actually starts the next time VCC reaches VCC(on).
The controller then delivers pulses, starting with a soft−start
period tSSTART during which the peak current linearly
increases before the current−mode control takes over.
Even though the Dynamic Self−Supply is able to maintain
the VCC voltage between VCC(on) and VCC(min) by turning
the HV start−up current source on and of f, it can only be used
in light load condition, otherwise the power dissipation on
the die would be too much. As a result, an auxiliary voltage
source is needed to supply VCC during normal operation.
The Dynamic Self−Supply is useful to keep the controller
alive when no switching pulses are delivered, e.g. in
brown−out condition, or to prevent the controller from
stopping during load transients when the VCC might drop.
The NCP1246 accepts a supply voltage as high as 28 V, with
an overvoltage threshold VCC(ovp) that latches the controller
off.
Figure 48. VCC Start−up Timing Diagram
time
VHV
time
VCC
time
DRV
VHV(start)
VHV(min)
VCC(on)
VCC(min)
HV current
source = Istart1
HV current
source = Istart2
Waits next VCC(on)
before starting
VCC(inhibit)
NCP1246
www.onsemi.com
19
For safety reasons, the start−up current is lowered when
VCC is below VCC(inhibit), to reduce the power dissipation in
case the VCC pin is shorted to GND (in case of VCC capacitor
failure, or external pull−down on VCC to disable the
controller). There is only one condition for which the current
source doesn’t turn on when VCC reaches VCC(inhibit): the
voltage on HV pin is too low (below VHV(min)).
HV Sensing of Rectified AC Voltage
The NCP1246 features on its HV pin a true ac line
monitoring circuitry. It includes a minimum start−up
threshold and an autorecovery brown−out protection; both
of them independent of the ripple on the input voltage. It is
allowed only to work with an unfiltered, rectified ac input to
ensure the X2 capacitor dischar ge function as well, which is
described in following. The brown−out protection
thresholds are fixed, but they are designed to fit most of the
standard ac−dc conversion applications.
When the input voltage goes below VHV(stop), a
brown−out condition is detected, and the controller stops.
The HV current source maintains VCC at VCC(min) level until
the input voltage is back above VHV(start).
time
HV stop
time
VCC
time
DRV
Waits next
VccON before
starting
Brown-out
detected
time
VHV
HV timer elapsed
VHV(start)
VHV(stop)
Brown-out
condition
resets the
Internal Latch
tHV
Figure 49. Ac Line Drop−out Timing Diagram
VCC(on)
VCC(min)
When V HV crosses the VHV(start) threshold, the controller
can start immediately. When it crosses VHV(stop), it triggers a timer of duration tHV, this ensures that the controller
doesn’t stop in case of line cycle drop−out.
NCP1246
www.onsemi.com
20
X2 Cap Discharge Feature
The X2 capacitor discharging feature is offered by usage
of the NCP1246. This feature save approx. 16 mW – 25 mW
input power depending on the EMI filter X2 capacitors
volume and it saves the external components count as well.
The discharge feature is ensured via the start−up current
source with a dedicated control circuitry for this function.
The X2 capacitors are being discharged by current defined
as Istart2 when this need is detected.
There is used a dedicated structure called ac line unplug
detector inside the X2 capacitor discharge control circuitry.
See the Figure 50 for the block diagram for this structure and
Figures 51, 52, 53 and 54 for the timing diagrams. The basic
idea of ac line unplug detector lies in comparison of the
direct sample of the high voltage obtained via the high
voltage sensing structure with the delayed sample o f the high
voltage. The delayed signal is created by the sample & hold
structure.
The comparator used for the comparison of these signals
is without hysteresis inside. The resolution between the
slopes of the ac signal and dc signal is defined by the
sampling time TSAMPLE and additional internal offset NOS.
These parameters ensure the noise immunity as well. The
additional offset is added to the picture of the sampled HV
signal and its analog sum is stored in the C1 storage
capacitor. If the voltage level of the HV sensing structure
output crosses this level the comparator CMP output signal
resets the detection timer and no dc signal is detected. The
additional offset NOS can be measured as the VHV(hyst) on
the HV pin. If the comparator output produces pulses it
means that the slope of input signal is higher than set
resolution level and the slope is positive. If the comparator
output produces the low level it means that the slope of input
signal is lower than set resolution level or the slope is
negative. There is used the detection timer which is reset by
any edge of the comparator output. It means if no edge
comes before the timer elapses there is present only dc signal
or signal with the small ac ripple at the HV pin. This type of
the ac detector detects only the positive slope, which fulfils
the requirements for the ac line presence detection.
In case of the dc signal presence on the high voltage input,
the direct sample of the high voltage obtained via the high
voltage sensing structure and the delayed sample of the high
voltage are equivalent and the comparator produces the low
level signal during the presence of this signal. No edges are
present at the output of the comparator, that’s why the
detection timer is not reset and dc detect signal appears.
The minimum detectable slope by this ac detector is given
by the ration between the maximum hysteresis observed at
HV pin VHV(hyst),max and the sampling time:
Smin +
VHV(hyst),max
Tsample (eq. 1)
Than it can be derived the relationship between the
minimum detectable slope and the amplitude and frequency
of the sinusoidal input voltage:
Vmax +
VHV(hyst),max
2@p@f@Tsample +5
2@p@35 @1@10−3 (eq. 2)
+22.7 V
The minimum detectable AC RMS voltage is 16 V at
frequency 35 Hz, if the maximum hysteresis is 5 V and
sampling time is 1 ms.
The X2 capacitor discharge feature is available in any
controller operation mode to ensure this safety feature. The
detection timer is reused for the time limiting of the
discharge phase, to protect the device against overheating.
The discharging process is cyclic and continues until the ac
line is detected again or the voltage across the X2 capacitor
is lower than VHV(min). This feature ensures to discharge
quite big X2 capacitors used in the input line filter to the safe
level. It is important to note that it is not allowed to
connect HV pin to any dc voltage due this feature. e.g.
directly to bulk capacitor.
During the HV sensing or X2 cap dischar ging the VCC net
is kept above the VCC(off) voltage by the Self−Supply in any
mode of device operation to supply the control circuitry.
During the dischar ge sequence is not allowed to start−up the
device.
NCP1246
www.onsemi.com
21
Figure 50. The ac Line Unplug Detector Structure Used for X2 Capacitor Discharge System
Figure 51. The ac Line Unplug Detector Timing Diagram
NCP1246
www.onsemi.com
22
Figure 52. The ac Line Unplug Detector Timing Diagram Detail with Noise Effects
NCP1246
www.onsemi.com
23
Figure 53. HV Pin ac Input Timing Diagram with X2 Capacitor Discharge Sequence When the Application is
Unplugged Under Extremely Low Line Condition
NCP1246
www.onsemi.com
24
Figure 54. HV Pin ac Input Timing Diagram with X2 Capacitor Discharge Sequence When the Application is
Unplugged Under High Line Condition
The Low Consumption Off Mode
There was implemented the low consumption off mode
allowing to reach extremely low no load input power as
described i n previous chapters. If the voltage at feedback pin
decreases below the 0.4 V the controller enters the of f mode.
The internal VCC is turned−off, the IC consumes extremely
low VCC current and only the voltage at external VCC
capacitor is maintained by the Self−Supply circuit. The
Self−Supply circuit keeps the VCC voltage at the VCC(reg)
level. The supply for the FB pin watch dog circuitry and FB
pin bias is provided via the low consumption current sources
from the external VCC capacitor. The controller can only
start, if the FB pin voltage increases above the 2.2 V level.
See Figure 55 for timing diagrams.
Only the X2 cap discharge and Self−Supply features is
enabled in the low consumption off mode. The X2 cap
discharging feature is enable due the safety reasons and the
Self−Supply is enabled to keep the VCC supply, but only
very low VCC consumption appears in this mode. Any other
features are disabled in this mode.
The information about the latch status of the device is kept
in the low consumption off mode and this mode is used for
the TSD protection as well. The protection timer
GoToOffMode tGTOM is used to protect the application
against the false activation of the low consumption off mode
by the fast drop outs of the FB pin voltage below the 0.4 V
level. E.g. in case when is present high FB pin voltage ripple
during the skip mode.
NCP1246
www.onsemi.com
25
Figure 55. Start−up, Shutdown and AC Line Unplug Time Diagram
Oscillator with Maximum On Time and Frequency
Jittering
The NCP1246 includes an oscillator that sets the
switching frequency 65 kHz or 100 kHz depending on the
version. The maximum on time is 12.3 ms (for 65 kHz
version) or 8 ms (for 100 kHz version) with an accuracy of
±7%. The maximum on time corresponds to maximum duty
cycle of the DRV pin is 80% at full switching frequency. In
order to improve the EMI signature, the switching frequency
jitters ±6 % around its nominal value, with a triangle−wave
shape and at a frequency of 125 Hz. This frequency jittering
is active even when the frequency is decreased to improve
the efficiency in light load condition. Figure 56. Frequency Modulation of the Maximum
Switching Frequency
NCP1246
www.onsemi.com
26
Low Load Operation Modes: Frequency Foldback
Mode (FFM) and Skip Mode
In order to improve the ef ficiency in light load conditions,
the frequency of the internal oscillator is linearly reduced
from its nominal value down to fOSC(min). This frequency
foldback starts when the voltage on FB pin goes below
VFB(foldS), and is complete when VFB reaches VFB(foldE).
The maximum on−time duration control is kept during the
frequency foldback mode to provide the natural transformer
core anti−saturation protection. The frequency jittering is
still active while the oscillator frequency decreases as well.
The current setpoint is fixed to 300 mV in the frequency
foldback mode if the feedback voltage decreases below the
VFB(freeze) level. This feature increases efficiency under th e
light loads conditions as well.
Figure 57. Frequency Foldback Mode Characteristic
Figure 58. Current Setpoint Dependency on the Feedback Pin Voltage
When the FB voltage reaches Vskip(in) while decreasing,
skip mode is activated: the driver stops, and the internal
consumption of the controller is decreased. While VFB is
below Vskip(out), the controller remains in this state; but as
soon as VFB crosses the skip out threshold, the DRV pin
starts to pulse again.
NCP1246
www.onsemi.com
27
Figure 59. Skip Mode Timing Diagram
Clamped Driver
The supply voltage for the NCP1246 can be as high as
28 V, but most of the MOSFETs that will be connected to the
DRV pin cannot accept more than 20 V on their gate. The
driver pin is therefore clamped safely below 16 V. This
driver has a typical capability of 500 mA for source current
and 800 mA for sink current.
Current−Mode Control With Slope Compensation and
Soft−Start
NCP1246 i s a current−mode controller, which means that
the FB voltage sets the peak current flowing in the
inductance and the MOSFET. This is done through a PWM
comparator: the current is sensed across a resistor and the
resulting voltage is applied to the CS pin. It is applied to one
input of the PWM comparator through a 250 ns LEB block.
On the other input the FB voltage divided by 5 sets the
threshold: when the voltage ramp reaches this threshold, the
output driver is turned off. The maximum value for the
current sense is 0.7 V, and it is set by a dedicated comparator.
Each time the controller is starting, i.e. the controller was
off and starts – or restarts – when VCC reaches VCC(on), a
soft−start is applied: the current sense setpoint is increased
by 15 discrete steps from 0 (the minimum level can be
higher than 0 because of the LEB and propagation delay)
until it reaches VILIM (after a duration of tSSTART), or until
the FB loop imposes a setpoint lower than the one imposed
by the soft−start (the two comparators outputs are OR’ed).
NCP1246
www.onsemi.com
28
Figure 60. Soft−Start Feature
Under some conditions, like a winding short−circuit for
instance, not all the energy stored during the on time is
transferred to the output during the off time, even if the on
time duration is at its minimum (imposed by the propagation
delay of the detector added to the LEB duration). As a result,
the current sense voltage keeps on increasing above VILIM,
because the controller is blind during the LEB blanking
time. Dangerously high current can grow in the system if
nothing is done to stop the controller. That’s what the
additional comparator, that senses when the current sense
voltage on CS pin reaches VCS(stop) ( = 1.5 x VILIM ), does:
as soon as this comparator toggles, the controller
immediately enters the protection mode.
In order to allow the NCP1246 to operate in CCM with a
duty cycle above 50%, the fixed slope compensation is
internally applied to the current−mode control. The slope
appearing on the internal voltage setpoint for the PWM
comparator is −32.5 mV/ms typical for the 65 kHz version,
and −50 mV/ms for the 100 kHz version. The slope
compensation can be observable as a value of the peak
current at CS pin.
The internal slope compensation circuitry uses a sawtooth
signal synchronized with the internal oscillator is subtracted
from the FB voltage divided by KFB.
NCP1246
www.onsemi.com
29
Figure 61. Slope Compensation Block Diagram
Figure 62. Slope Compensation Timing Diagram
Internal Overpower Protection
The power delivered by a flyback power supply is
proportional to the square of the peak current in
discontinuous conduction mode:
POUT +1
2@h@LP@FSW @IP2(eq. 3)
Unfortunately, due to the inherent propagation delay of
the logic, the actual peak current is higher at high input
voltage than at low input voltage, leading to a significant
difference in the maximum output power delivered by the
power supply.
NCP1246
www.onsemi.com
30
Figure 63. Needs for Line Compensation For True Overpower Protection
To compensate this and have an accurate overpower
protection, an offset proportional to the input voltage is
added on the CS signal by turning on an internal current
source: by adding an external resistor in series between the
sense resistor and the CS pin, a voltage offset is created
across it by the current. The compensation can be adjusted
by changing the value of the resistor.
But this offset is unwanted to appear when the current
sense signal is small, i.e. in light load conditions, where it
would be in the same order of magnitude. Therefore the
compensation current is only added when the FB voltage is
higher than VFB(OPCE). However, because the HV pin is
being connected to ac voltage, there is needed an additional
circuitry to read or at least closely estimate the actual voltage
on the bulk capacitor.
Figure 64. Overpower Protection Current Relation to Feedback Voltage
NCP1246
www.onsemi.com
31
Figure 65. Overpower Protection Current Relation to Peak of Rectified Input Line AC voltage
Figure 66. Block Schematic of Overpower Protection Circuit
A 3 bit A/D converter with the peak detector senses the ac
input, and its output is periodically sampled and reset, in
order to follow closely the input voltage variations. The
sample and reset events are given by the output from the ac
line unplug detector. The sensed HV pin voltage peak value
is validated when no HV edges from comparator are present
after last falling edge during two sample clocks. See
Figure 67 for details.
NCP1246
www.onsemi.com
32
Overcurrent Protection with Fault timer
The overload protection depends only on the current
sensing signal, making it able to work with any transformer,
even with very poor coupling or high leakage inductance.
When an overcurrent occurs on the output of the power
supply, the FB loop asks for more power than the controller
can deliver, and the CS setpoint reaches VILIM. When this
event occurs, an internal tfault timer is started: once the timer
times out, DRV pulses are stopped and the controller is either
latched off (latched protection, option A) or this latch can be
released in autorecovery mode (option B), the controller
tries to restart after tautorec. Other possibilities of the latch
release are the brown−out condition or the VCC power on
reset. The timer is reset when the CS setpoint goes back
below V ILIM before the timer elapses. The fault timer is also
started if the driver signal is reset by the maximum on time.
The controller also enters the same protection mode if the
voltage on the CS pin reaches 1.5 times the maximum
internal setpoint VCS(stop) (allows to detect winding
short−circuits) or there appears low VCC supply. See
Figures 68 and 69 for the timing diagram.
In autorecovery mode if the fault has gone, the supply
resumes operation; if not, the system starts a new burst cycle.
NCP1246
www.onsemi.com
33
time
VHVSAMPLE
time
Comparator
Output
TSAMPLE
2nd sample clock
pulse after last
HV edge initiates
the watch dog
signal
VHV(hyst)
time
Sample clock
time
Watch dog
signal
1st HV edge
resets the watch
dog and starts
the peak
detection of HV
pin signal
Sample
Sample
Reset
2nd sample clock
pulse after last
HV edge initiates
the watch dog
signal
time
Peak detector
time
IOPC
Figure 67. Overpower Compensation Timing Diagram
Reset
NCP1246
www.onsemi.com
34
PROTECTION MODES AND THE LATCH MODE RELEASES
Event Timer Protection Next Device Status Release to Normal Operation Mode
Overcurrent
VILIM > 0.7 V Fault timer Latch Autorecovery – B version
Brown−out
VCC < VCC(reset)
Maximum on time Fault timer Latch Autorecovery – B version
Brown−out
VCC < VCC(reset)
Winding short
Vsense > VCS(stop) Immediate reaction Latch Autorecovery – B version
Brown−out
VCC < VCC(reset)
Low supply
VCC < VCC(off) 10 ms timer Latch Autorecovery – B version
Brown−out
VCC < VCC(reset)
External OTP, OVP 55 ms (35 ms at 100 kHz) Latch Brown−out
VCC < VCC(reset)
High supply
VCC > VCC(ovp) 10 ms timer Latch Brown−out
VCC < VCC(reset)
Brown−out
VHV < VHV(stop) HV timer Device stops (VHV > VHV(start))&( VCC > VCC(on))
Internal TSD 10 ms timer Device stops, HV start−up
current source stops (VHV > VHV(start)) & ( VCC > VCC(on)) &
TSDb
Off mode
VFB < VOFF 150 ms timer Device stops and internal
VCC is turned off (VHV > VHV(start)) & ( VCC > VCC(on)) &
( VFB > VON)
NCP1246
www.onsemi.com
35
Figure 68. Latched Timer−Based Overcurrent Protection (Option A)
VCC(on)
VCC(min)
NCP1246
www.onsemi.com
36
Figure 69. Timer−Based Protection Mode with Autorecovery Release from Latch−off (Option B)
VCC(on)
VCC(min)
NCP1246
www.onsemi.com
37
Latch−Off Input
Figure 70. Latch Detection Schematic
The Latch pin is dedicated to the latch−off function: it
includes two levels of detection that define a working
window, between a high latch and a low latch: within these
two thresholds, the controller is allowed to run, but as soon
as either the low or the high threshold is crossed, the
controller is latched off. The lower threshold is intended to
be used with an NTC thermistor, thanks to an internal current
source INTC.
An active clamp prevents the voltage from reaching the
high threshold if it is only pulled up by the INTC current. To
reach the high threshold, the pull−up current has to be higher
than the pull−down capability of the clamp (typically
1.5 mA at VOVP).
To avoid any false triggering, spikes shorter than 50 ms
(for the high latch and 65 kHz version) or 350 ms (for the low
latch) are blanked and only longer signals can actually latch
the controller.
Reset occurs when a brown−out condition is detected or
the VCC is cycled down to a reset voltage, which in a real
application can only happen if the power supply is
unplugged from the ac line.
Upon startup, the internal references take some time
before being at their nominal values; so one of the
comparators could toggle even if it should not. Therefore the
internal logic does not take the latch signal into account
before the controller is ready to start: once VCC reaches
VCC(on), the latch pin High latch state is taken into account
and the DRV switching starts only if it is allowed; whereas
the Low latch (typically sensing an over temperature) is
taken into account only after the soft−start is finished. In
addition, the NTC current is doubled to INTC(SSTART) during
the soft−start period, to speed up the charging of the Latch
pin capacitor. The maximum value of Latch pin capacitor is
given by the following formula (The standard start−up
condition is considered and the NTC current is neglected):
CLATCH max +
tSSTART min @INTC(SSTART) min
Vclamp0 min +8.0 @10−3 @130 @10−6
1.0 F+1.04 mF(eq. 4)
+364 nF(ALVersion)
NCP1246
www.onsemi.com
38
Figure 71. Latch Timing Diagram
VCC(on)
VCC(min)
Temperature Shutdown
The NCP1246 includes a temperature shutdown
protection with a trip point typically at 150°C and the typical
hysteresis of 30°C. When the temperature rises above the
high threshold, the controller stops switching
instantaneously, and goes to the off mode with extremely
low power consumption. There is kept the VCC supply to
keep the TSD information. When the temperature falls
below t h e l o w t h r e shold, the start−up of the device is enabled
again, and a regular start−up sequence takes place. See the
status diagrams at the Figures 46 and 47.
ORDERING INFORMATION 5
Ordering Part No. Overload Protection Switching Frequency Package Shipping
NCP1246AD065R2G Latched 65 kHz
SOIC−7
(Pb−Free) 2500 / Tape & Reel
NCP1246BD065R2G Autorecovery 65 kHz
NCP1246ALD065R2G Latched 65 kHz
NCP1246BLD065R2G Autorecovery 65 kHz
NCP1246AD100R2G Latched 100 kHz
NCP1246BD100R2G Autorecovery 100 kHz
NCP1246ALD100R2G Latched 100 kHz
NCP1246BLD100R2G Autorecovery 100 kHz
For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging
Specifications Brochure, BRD8011/D.
NCP1246
www.onsemi.com
39
PACKAGE DIMENSIONS
SOIC−7
CASE 751U
ISSUE E
SEATING
PLANE
14
58
R
J
X 45_
K
NOTES:
1. DIMENSIONING AND TOLERANCING PER
ANSI Y14.5M, 1982.
2. CONTROLLING DIMENSION: MILLIMETER.
3. DIMENSION A AND B ARE DATUMS AND T
IS A DATUM SURFACE.
4. DIMENSION A AND B DO NOT INCLUDE
MOLD PROTRUSION.
5. MAXIMUM MOLD PROTRUSION 0.15 (0.006)
PER SIDE.
S
D
H
C
DIM
AMIN MAX MIN MAX
INCHES
4.80 5.00 0.189 0.197
MILLIMETERS
B3.80 4.00 0.150 0.157
C1.35 1.75 0.053 0.069
D0.33 0.51 0.013 0.020
G1.27 BSC 0.050 BSC
H0.10 0.25 0.004 0.010
J0.19 0.25 0.007 0.010
K0.40 1.27 0.016 0.050
M0 8 0 8
N0.25 0.50 0.010 0.020
S5.80 6.20 0.228 0.244
−A−
−B−
G
M
B
M
0.25 (0.010)
−T−
B
M
0.25 (0.010) TSAS
M
7 PL
____
1.52
0.060
7.0
0.275
0.6
0.024 1.270
0.050
4.0
0.155
ǒmm
inchesǓ
SCALE 6:1
*For additional information on our Pb−Free strategy and soldering
details, please download the ON Semiconductor Soldering and
Mounting Techniques Reference Manual, SOLDERRM/D.
SOLDERING FOOTPRINT*
NCP1246/D
ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.
ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor’s product/patent
coverage may be accessed at www.onsemi.com/site/pdf/Patent−Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein.
ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability
arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages.
Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards,
regardless of any support or applications information provided by ON Semiconductor. “Typical” parameters which may be provided in ON Semiconductor data sheets and/or
specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including “Typicals” must be validated for each customer
application by customer ’s technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not
designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification
in a foreign jurisdiction or any devices intended for implantation in the human body . Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized
application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and
expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such
claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This
literature is subject to all applicable copyright laws and is not for resale in any manner.
P
UBLICATION ORDERING INFORMATION
N. American Technical Support: 800−282−9855 Toll Free
USA/Canada
Europe, Middle East and Africa Technical Support:
Phone: 421 33 790 2910
Japan Customer Focus Center
Phone: 81−3−5817−1050
LITERATURE FULFILLMENT:
Literature Distribution Center for ON Semiconductor
19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA
Phone: 303−675−2175 or 800−344−3860 Toll Free USA/Canada
Fax: 303−675−2176 or 800−344−3867 Toll Free USA/Canada
Email: orderlit@onsemi.com
ON Semiconductor Website: www.onsemi.com
Order Literature: http://www.onsemi.com/orderlit
For additional information, please contact your loc
al
Sales Representative