DS028 (v2.1) November 5, 2010 www.xilinx.com
Product Specification 1
© Copyright 2001–2010 Xilinx, Inc. XILINX, the Xilinx logo, Virtex, Spartan, ISE, and other designated brands included herein are trademarks of Xilinx in the United States and
other countries. All other trademarks are the property of their respective owners.
Features
0.22 µm 5-layer epitaxial process
QML certified
Radiation-hardened FPGAs for space and satellite
applications
Guaranteed total ionizing dose to 100K Rad(si)
Latch-up immune to LET = 125 MeV cm2/mg
SEU immunity achievable with recommended
redundancy implementation
Guaranteed over the full military temperature range
(–55°C to +125°C)
Fast, high-density Field-Programmable Gate Arrays
Densities from 100k to 1M system gates
System performance up to 200 MHz
Hot-swappable for Compact PCI
Multi-standard SelectIO™ interfaces
16 high-performance interface standards
Connects directly to ZBTRAM devices
Built-in clock-management circuitry
Four dedicated delay-locked loops (DLLs) for
advanced clock control
Four primary low-skew global clock distribution
nets, plus 24 secondary global nets
Hierarchical memory system
LUTs configurable as 16-bit RAM, 32-bit RAM,
16-bit dual-ported RAM, or 16-bit Shift Register
Configurable synchronous dual-ported 4k-bit
RAMs
Fast interfaces to external high-performance RAMs
Flexible architecture that balances speed and density
Dedicated carry logic for high-speed arithmetic
Dedicated multiplier support
Cascade chain for wide-input functions
Abundant registers/latches with clock enable, and
dual synchronous/asynchronous set and reset
Internal 3-state bussing
IEEE 1149.1 boundary-scan logic
Die-temperature sensing device
Supported by FPGA Foundation™ and Alliance
Development Systems
Complete support for Unified Libraries, Relationally
Placed Macros, and Design Manager
Wide selection of PC and workstation platforms
SRAM-based in-system configuration
Unlimited reprogrammability
Four programming modes
Available to Standard Microcircuit Drawings. Contact
Defense Supply Center Columbus (DSCC) for more
information at http://www.dscc.dla.mil
5962-99572 for XQVR300
5962-99573 for XQVR600
5962-99574 for XQVR1000
Description
The QPro™ Virtex® family delivers high-performance,
high-capacity programmable logic solutions. Dramatic
increases in silicon efficiency result from optimizing the new
architecture for place-and-route efficiency and exploiting an
aggressive 5-layer-metal 0.22 µm CMOS process. These
advances make QPro Virtex FPGAs powerful and flexible
alternatives to mask-programmed gate arrays. The Virtex
radiation-hardened family comprises the three members
shown in Ta bl e 1 .
Building on experience gained from previous generations of
FPGAs, the Virtex family represents a revolutionary step
forward in programmable logic design. Combining a wide
variety of programmable system features, a rich hierarchy of
fast, flexible interconnect resources, and advanced process
technology, the QPro Virtex family delivers a high-speed
and high-capacity programmable logic solution that
enhances design flexibility while reducing time-to-market.
Refer to the Virtex 2.5V FPGA commercial data sheet at
http://www.xilinx.com/support/documentation/virtex.htm for
more information on device architecture and timing
specifications.
17
QPro Virtex 2.5V Radiation-Hardened FPGAs
DS028 (v2.1) November 5, 2010 Product Specification
QPro Virtex 2.5V Radiation-Hardened FPGAs
DS028 (v2.1) November 5, 2010 www.xilinx.com
Product Specification 2
Radiation Specifications
Virtex FPGA Electrical Characteristics
Based on preliminary characterization. Further changes are not expected.
All specifications are representative of worst-case supply voltage and junction temperature conditions. The parameters
included are common to popular designs and typical applications. Contact the factory for design considerations requiring
more detailed information.
Tabl e 1 : QPro Virtex FPGA Radiation-Hardened FPGA Family Members
Device System Gates CLB Array Logic Cells Maximum Available I/O Block RAM Bits Maximum Select RAM Bits
XQVR300 322,970 32x48 6,912 162 65,536 98,304
XQVR600 661,111 48x72 15,552 162 98,304 221,184
XQVR1000 1,124,022 64x96 27,648 404 131,072 393,216
Tabl e 2 : Radiation Specifications(1)
Symbol Description Min Max Units
TID Total Ionizing Dose
Method 1019, Dose Rate ~9.0 rad(Si)/sec
100 krad(Si)
SEL Single Event Latch-up Immunity
Heavy Ion Saturation Cross Section
LET > 125 MeV cm2/mg
–0(cm
2/Device)
SEUFH Single Event Upset CLB Flip-flop
Heavy Ion Saturation Cross Section
–6.5E8(cm
2/Bit)
SEUCH Single Event Upset Configuration Latch
Heavy Ion Saturation Cross Section
–8.0E8(cm
2/Bit)
SEUCP Single Event Upset Configuration Latch
Proton (63 MeV) Saturation Cross Section
–2.2E14(cm
2/Bit)
SEUBH Single Event Upset Block RAM Bit
Heavy Ion Saturation Cross Section
–1.6E7(cm
2/Bit)
Notes:
1. For more information, refer to “Radiation Test Results of the Virtex FPGA for Space Based Reconfigurable Computing” and “SEU Mitigation
Techniques for Virtex FPGAs in Space Applications” at http://www.xilinx.com/esp/aero_def/aero_def_app.htm.
QPro Virtex 2.5V Radiation-Hardened FPGAs
DS028 (v2.1) November 5, 2010 www.xilinx.com
Product Specification 3
Virtex FPGA DC Characteristics
Absolute Maximum Ratings
Recommended Operating Conditions
Tabl e 3 : Absolute Maximum Ratings
Symbol Description Min/Max Units
VCCINT Supply voltage relative to GND –0.5 to 3.0 V
VCCO Supply voltage relative to GND –0.5 to 4.0 V
VREF Input reference voltage –0.5 to 3.6 V
VIN(3) Input voltage relative to GND Using VREF –0.5 to 3.6 V
Internal threshold –0.5 to 5.5 V
VTS Voltage applied to 3-state output –0.5 to 5.5 V
VCC Longest supply voltage rise time from 1V to 2.375V 50 ms
TSTG Storage temperature (ambient) –65 to +150 C
TJJunction temperature +150 C
Notes:
1. Stresses beyond those listed under Absolute Maximum Ratings might cause permanent damage to the device. These are stress ratings only,
and functional operation of the device at these or any other conditions beyond those listed under Operating Conditions is not implied.
Exposure to Absolute Maximum Ratings conditions for extended periods of time might affect device reliability.
2. Power supplies can turn on in any order.
3. For protracted periods (e.g., longer than a day), VIN should not exceed VCCO by more that 3.6V.
Tabl e 4 : Recommended Operating Conditions
Symbol Description Device Min Max Units
VCCINT Supply voltage relative to GND 2.5 5% 2.5 + 5% V
VCCO Supply voltage relative to GND 1.2 3.6 V
TIN Input signal transition time 250 ns
TIC Initialization temperature range(4) XQVR300 –55 +125 C
XQVR600 –55 +125 C
XQVR1000 –40 +125 C
TOC Operational temperature range(5) XQVR300 –55 +125 C
XQVR600 –55 +125 C
XQVR1000 –55 +125 C
ICCINTQ Quiescent VCCINT supply current XQVR300 150 mA
XQVR600 200 mA
XQVR1000 200 mA
ICCCCOQ Quiescent VCCO supply current XQVR300 4.0 mA
XQVR600 4.0 mA
XQVR1000 4.0 mA
Notes:
1. Correct operation is guaranteed with a minimum VCCINT of 2.25V (Nominal VCCINT – 10%). Below the minimum value stated above, all delay
parameters increase by 3% for each 50 mV reduction in VCCINT below the specified range.
2. At junction temperatures above those listed as Operating Conditions, all delay parameters increase by 0.35% per C.
3. Input and output measurement threshold is ~50% of VCC.
4. Initialization occurs from the moment of VCC ramp-up to the rising transition of the INIT pin.
5. The device is operational after the INIT pin has transitioned High.
QPro Virtex 2.5V Radiation-Hardened FPGAs
DS028 (v2.1) November 5, 2010 www.xilinx.com
Product Specification 4
QPro Virtex FPGA Pinouts
Device/Package Combinations and Maximum User I/O
Pinout Tables
Ta bl e 6 and Ta b l e 7 list the locations of special-purpose and power-supply pins. Pins not listed are user I/Os.
Tabl e 5 : Device/Package Combinations and Maximum User I/O
Package Maximum User I/O (Excluding Dedicated Clock Pins)
XQVR300 XQVR600 XQVR1000
CB228 162 162
CG560(1) ––404
Notes:
1. Obsolete package. CG560 is no longer available. It is listed for information purposes only.
Tabl e 6 : Virtex FPGA Ceramic Column Grid (CG560) Pinout for the XQVR1000
Pin Name CG560(1)
GCK0 AL17
GCK1 AJ17
GCK2 D17
GCK3 A17
M0 AJ29
M1 AK30
M2 AN32
CCLK C4
PROGRAM AM1
DONE AJ5
INIT AH5
BUSY/DOUT D4
D0/DIN E4
D1 K3
D2 L4
D3 P3
D4 W4
D5 AB5
D6 AC4
D7 AJ4
WRITE D6
CS A2
TDI D5
TDO E6
TMS B33
TCK E29
DXN AK29
QPro Virtex 2.5V Radiation-Hardened FPGAs
DS028 (v2.1) November 5, 2010 www.xilinx.com
Product Specification 5
DXP AJ28
VCCINT
VCCINT pins are listed incrementally. Connect all
pins listed for both the required device and all
smaller devices listed in the same package.
A21, B12, B14, B18, B28, C22, C24, E9, E12, F2, H30, J1, K32, M3, N1, N29, N33,
U5, U30, Y2, Y31, AB2, AB32, AD2, AD32, AG3, AG31, AJ13, AK8, AK11, AK17,
AK20, AL14, AL22, AL27, AN25
VCCO, Bank 0 A22, A26, A30, B19, B32
VCCO, Bank 1 A10, A16, B13, C3, E5
VCCO, Bank 2 B2, D1, H1, M1, R2
VCCO, Bank 3 V1, AA2, AD1, AK1, AL2
VCCO, Bank 4 AM2, AM15, AN4, AN8, AN12
VCCO, Bank 5 AL31, AM21, AN18, AN24, AN30
VCCO, Bank 6 W32, AB33, AF33, AK33, AM32
VCCO, Bank 7 C32, D33, K33, N32, T33
VREF
, Bank 0
Within each bank, if input reference voltage is not
required, all VREF pins are general I/O.
A19, D20, D26, D29, E21, E23, E24, E27
VREF
, Bank 1
Within each bank, if input reference voltage is not
required, all VREF pins are general I/O.
A6, D7, D10, D11, D13, D16, E7, E15
VREF
, Bank 2
Within each bank, if input reference voltage is not
required, all VREF pins are general I/O.
B3, G5, H4, K5, L5, N5, P4, R1
VREF
, Bank 3
Within each bank, if input reference voltage is not
required, all VREF pins are general I/O.
V4, W5, AA4, AD3, AE5, AF1, AH4, AK2
VREF
, Bank 4
Within each bank, if input reference voltage is not
required, all VREF pins are general I/O.
AK13, AL7, AL9, AL10, AL16, AM4, AM14, AN3
VREF
, Bank 5
Within each bank, if input reference voltage is not
required, all VREF pins are general I/O.
AJ18, AJ25, AK28, AL20, AL24, AL29, AM26, AN23
VREF
, Bank 6
Within each bank, if input reference voltage is not
required, all VREF pins are general I/O.
V29, Y32, AA30,AD31, AE29, AK32, AE31, AH30
VREF
, Bank 7
Within each bank, if input reference voltage is not
required, all VREF pins are general I/O.
D31, E31, G31, H32, K31, P31, T31, L33
GND A1, A7, A12, A14, A18, A20, A24, A29, A32, A33, B1, B6, B9, B15, B23, B27, B31,
C2, E1, F32, G2, G33, J32, K1, L2, M33, P1, P33, R32, T1, V33, W2, Y1, Y33,
AB1, AC32, AD33, AE2, AG1, AG32, AH2, AJ33, AL32, AM3, AM7, AM11, AM19,
AM25, AM28, AM33, AN1, AN2, AN5, AN10, AN14, AN16, AN20, AN22, AN27,
AN33
No Connect C31, AC2, AK4, AL3
Notes:
1. Obsolete package. CG560 is no longer available. It is listed for information purposes only.
Tabl e 6 : Virtex FPGA Ceramic Column Grid (CG560) Pinout for the XQVR1000 (Cont’d)
Pin Name CG560(1)
QPro Virtex 2.5V Radiation-Hardened FPGAs
DS028 (v2.1) November 5, 2010 www.xilinx.com
Product Specification 6
Tabl e 7 : CQFP Package (CB228)
Function Pin # Bank #
GND 1 7
TMS 2 7
IO 3 7
IO 4 7
IO_VREF_7 5 7
IO 6 7
IO 7 7
GND 8 7
IO 9 7
IO 10 7
IO 11 7
IO_VREF_7 12 7
IO 13 7
GND 14 7
VCCINT 15 7
IO 16 7
IO 17 7
VCCO 18 7
IO 19 7
IO 20 7
IO_VREF_7 21 7
IO 22 7
IO 23 7
IO 24 7
IO 25 7
IO_IRDY 26 7
GND 27 7
VCCO 28 6
IO_TRDY 29 6
VCCINT 30 6
IO 31 6
IO 32 6
IO 33 6
IO_VREF_6 34 6
IO 35 6
IO 36 6
VCCO 37 6
IO 38 6
IO 39 6
IO 40 6
QPro Virtex 2.5V Radiation-Hardened FPGAs
DS028 (v2.1) November 5, 2010 www.xilinx.com
Product Specification 7
VCCINT 41 6
GND 42 6
IO 43 6
IO_VREF_6 44 6
IO 45 6
IO 46 6
IO_VREF_6 47 6
GND 48 6
IO 49 6
IO 50 6
IO_VREF_6 51 6
IO 52 6
IO 53 6
IO 54 6
M1 55 6
GND 56 6
M0 57 6
VCCO 58 5
M2 59 5
IO 60 5
IO 61 5
IO 62 5
IO_VREF_5 63 5
IO 64 5
IO 65 5
GND 66 5
IO_VREF_5 67 5
IO 68 5
IO 69 5
IO_VREF5 70 5
IO 71 5
GND 72 5
VCCINT 73 5
IO 74 5
IO 75 5
VCCO 76 5
IO 77 5
IO 78 5
IO_VREF_5 79 5
IO 80 5
Tabl e 7 : CQFP Package (CB228) (Cont’d)
Function Pin # Bank #
QPro Virtex 2.5V Radiation-Hardened FPGAs
DS028 (v2.1) November 5, 2010 www.xilinx.com
Product Specification 8
IO 81 5
IO 82 5
VCCINT 83 4
GCK1 84 4
VCCO 85 4
GND 86 4
GCKO 87 4
IO 88 4
IO 89 4
IO 90 4
IO 91 4
IO_VREF_4 92 4
IO 93 4
IO 94 4
VCCO 95 4
IO 96 4
IO 97 4
IO 98 4
VCCINT 99 4
GND 100 4
IO 101 4
IO_VREF_4 102 4
IO 103 4
IO 104 4
IO_VREF_4 105 4
GND 106 4
IO 107 4
IO 108 4
IO_VREF_4 109 4
IO 110 4
IO 111 4
IO 112 4
GND 113 4
DONE 114 4
VCCO 115 4
PROGRAM 116 3
IO_INIT 117 3
IO_D7 118 3
IO 119 3
IO_VREF_3 120 3
Tabl e 7 : CQFP Package (CB228) (Cont’d)
Function Pin # Bank #
QPro Virtex 2.5V Radiation-Hardened FPGAs
DS028 (v2.1) November 5, 2010 www.xilinx.com
Product Specification 9
IO 121 3
IO 122 3
GND 123 3
IO_VREF_3 124 3
IO 125 3
IO 126 3
IO_VREF_3 127 3
IO_D6 128 3
GND 129 3
VCCINT 130 3
IO_D5 131 3
IO 132 3
VCCO 133 3
IO 134 3
IO 135 3
IO_VREF_3 136 3
IO_D4 137 3
IO 138 3
IO 139 3
VCCINT 140 3
IO_TRDY 141 3
VCCO 142 3
GND 143 2
IO_IRDY 144 2
IO 145 2
IO 146 2
IO 147 2
IO_D3 148 2
IO_VREF_2 149 2
IO 150 2
IO 151 2
VCCO 152 2
IO 153 2
IO 154 2
IO_D2 155 2
VCCINT 156 2
GND 157 2
IO_D1 158 2
IO_VREF_2 159 2
IO 160 2
Tabl e 7 : CQFP Package (CB228) (Cont’d)
Function Pin # Bank #
QPro Virtex 2.5V Radiation-Hardened FPGAs
DS028 (v2.1) November 5, 2010 www.xilinx.com
Product Specification 10
IO 161 2
IO_VREF_2 162 2
GND 163 2
IO 164 2
IO 165 2
IO_VREF_2 166 2
IO 167 2
IO_DIN_D0 168 2
IO_DOUT_BUSY 169 2
CCLK 170 2
VCCO 171 2
TDO 172 1
GND 173 1
TDI 174 1
IO_CS 175 1
IO_WRITE 176 1
IO 177 1
IO_VREF_1 178 1
IO 179 1
GND 180 1
IO_VREF_1 181 1
IO 182 1
IO 183 1
IO_VREF_1 184 1
IO 185 1
GND 186 1
VCCINT 187 1
IO 188 1
IO 189 1
IO 190 1
VCCO 191 1
IO 192 1
IO 193 1
IO_VREF_1 194 1
IO 195 1
IO 196 1
IO 197 1
IO 198 1
GCK2 199 1
GND 200 1
Tabl e 7 : CQFP Package (CB228) (Cont’d)
Function Pin # Bank #
QPro Virtex 2.5V Radiation-Hardened FPGAs
DS028 (v2.1) November 5, 2010 www.xilinx.com
Product Specification 11
VCCO 201 1
GCK3 202 0
VCCINT 203 0
IO 204 0
IO 205 0
IO 206 0
IO_VREF_0 207 0
IO 208 0
IO 209 0
VCCO 210 0
IO 211 0
IO 212 0
IO 213 0
VCCINT 214 0
GND 215 0
IO 216 0
IO_VREF_0 217 0
IO 218 0
IO 219 0
IO_VREF_0 220 0
GND 221 0
IO 222 0
IO 223 0
IO_VREF_0 224 0
IO 225 0
IO 226 0
TCK 227 0
VCCO 228 0
GND 1, 8, 14, 27, 42, 48, 56, 66, 72, 86, 100,
106, 113, 123, 129, 143, 157, 163,
173, 180, 186, 200, 215, 221
VCCINT 15, 30, 41, 73, 83, 99, 130, 140, 156,
187, 203, 214
VCCO 18, 28, 37, 58, 76, 85, 95, 115, 133,
142, 152, 171, 191, 201, 210, 228
Tabl e 7 : CQFP Package (CB228) (Cont’d)
Function Pin # Bank #
QPro Virtex 2.5V Radiation-Hardened FPGAs
DS028 (v2.1) November 5, 2010 www.xilinx.com
Product Specification 12
Pinout Diagrams
The following diagrams illustrate the locations of special-purpose pins on Virtex FPGAs. Ta bl e 8 lists the symbols used in
these diagrams. The diagrams also show I/O-bank boundaries.
Tabl e 8 : Pinout Diagram Symbols
Symbol Pin Function
S General I/O
d Device-dependent general I/O, n/c on smaller devices
VV
CCINT
v Device-dependent VCCINT
, n/c on smaller devices
OV
CCO
RV
REF
r Device-dependent VREF
, remains I/O on smaller devices
G Ground
Ø, 1, 2, 3 Global Clocks
, , M0, M1, M2
, , , ,
, , ,
D0/DIN, D1, D2, D3, D4, D5, D6, D7
BDOUT/BUSY
DDONE
PPROGRAM
IINIT
KCCLK
WWRITE
SCS
T Boundary-scan test access port
+ Temperature diode, anode
Temperature diode, cathode
n No connect
QPro Virtex 2.5V Radiation-Hardened FPGAs
DS028 (v2.1) November 5, 2010 www.xilinx.com
Product Specification 13
CG560 Pin Function Diagram
Note: CG560 is an obsolete package and is no longer available. It is listed for information purposes only.
X-Ref Target - Figure 1
Figure 1: CG560 Pin Function Diagram
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
B
C
D
E
F
G
H
J
K
L
M
N
P
R
T
U
V
W
Y
AA
AB
AC
AD
AE
AF
A
K
T
I
+
Ø
O
1
B
B
C
D
E
F
G
H
J
K
L
M
N
P
R
T
U
V
W
Y
AA
AB
AC
AD
AE
AF
A
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
Bank 1 Bank 0
Bank 4
Bank 6
Bank 5
Bank 3
Bank 7Bank 2
CG560
(Top View)
W
27
28
29
30
31
32
33
27
28
29
30
31
32
33
AG
AH
AJ
AK
AL
AM
AN
AG
AH
AJ
AK
AL
AM
AN
✳✳✳✳ ✳✳✳
✳✳ ✳✳ ✳✳ ✳✳ ✳✳✳ ✳✳✳ ✳✳
✳✳✳✳✳✳✳✳✳✳✳✳✳✳✳✳✳ ✳✳✳✳✳✳
✳✳ ✳✳ ✳✳ ✳✳ ✳✳✳✳✳ ✳✳
✳✳ ✳✳ ✳✳ ✳✳✳✳✳ ✳✳
✳✳✳ ✳✳✳✳✳✳✳ ✳✳✳ ✳✳✳✳✳✳ ✳✳ ✳✳✳
✳✳✳ ✳✳ ✳✳✳ ✳✳ ✳✳✳✳✳✳✳
✳✳ ✳✳ ✳✳✳✳✳✳✳
✳✳ ✳✳✳ ✳✳ ✳✳✳ ✳✳✳ ✳✳✳
✳✳✳✳✳✳✳✳ ✳✳✳✳
✳✳✳
✳✳
✳✳
✳✳✳✳
✳✳
✳✳
✳✳
✳✳✳
✳✳
✳✳✳
✳✳✳✳
✳✳✳✳
✳✳
✳✳
✳✳✳
✳✳✳
✳✳✳
✳✳
✳✳
✳✳✳✳
✳✳
✳✳
✳✳✳
✳✳
✳✳✳
✳✳✳
✳✳
✳✳✳✳
✳✳✳✳
✳✳
✳✳
✳✳✳
✳✳
✳✳✳
✳✳✳
✳✳✳
✳✳
✳✳✳
✳✳✳
✳✳✳
✳✳
✳✳
✳✳✳✳
✳✳
✳✳✳
R
OR
O
G
O
GGRGO
G
P
RV
V
GR
RV G
G
RR
G
R
G
n
OR
O
V
R
R
V
n
R
O
GO
O
GG
G
O
G
O
O
V
VG
OV R
OG
G
OG
G
GO
V
GV
GVO
R
G
GG
R
GS RG OGGO3GGR V O G O GO GG
GO G G
v
VOGVOGGVGOT
GO V
n
O
OTRR R2R R
R
O
GOT
r
VVR R R
V G
GR RG
OR V
V G
GRV O
GR
O G
VOV
GRRG
OR G
GRO
VV
OR R G
GR O
GV VRG
D
n
v
v
v
v
v
v
v
rr
rr
rr
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
QPro Virtex 2.5V Radiation-Hardened FPGAs
DS028 (v2.1) November 5, 2010 www.xilinx.com
Product Specification 14
Package Drawing CG560 Ceramic Column Grid
Note: CG560 is an obsolete package and is no longer available. It is listed for information purposes only.
X-Ref Target - Figure 2
Figure 2: Package Drawing CG560 Ceramic Column Grid
DS028_01_011900
QPro Virtex 2.5V Radiation-Hardened FPGAs
DS028 (v2.1) November 5, 2010 www.xilinx.com
Product Specification 15
Device/Package Combinations and Maximum User I/O
Ordering Information
Device Ordering Options
Device Ordering Combinations
Tabl e 9 : Device/Package Combinations and Maximum User I/O
Package Maximum User I/O (Excluding Dedicated Clock Pins)
XQVR300 XQVR600 XQVR1000
CB228 162 162
CG560(1) 404
Notes:
1. Obsolete package. CG560 is no longer available. It is listed for information purposes only.
X-Ref Target - Figure 3
Figure 3: Example Ordering Information
Tabl e 1 0 : Device Ordering Options
Device Type Package Grade
XQVR300 CB228 228-pin Ceramic Quad Flat Package M Military Ceramic TC = –55°C to +125°C
XQVR600 CG560(2) 560-column Ceramic Column Grid Package V QPro Plus TC = –55°C to +125°C
XQVR1000 Q MIL-PRF-38535(3) TC = –55°C to +125°C
Notes:
1. -4 is the only supported speed grade.
2. Obsolete package. CG560 is no longer available. It is listed for information purposes only.
3. Class Q must be ordered with the SMD number.
Tabl e 1 1 : Device Ordering Combinations
M Grade V Grade
XQVR300-4CB228M XQVR300-4CB228V
XQVR600-4CB228M XQVR600-4CB228V
XQVR1000-4CG560M(1) XQVR1000-4CG560V(1)
Notes:
1. Obsolete package. CG560 is no longer available. It is listed for information purposes only.
Example: XQVR600 -4 CB 228 V
Device Type Manufacturing Grade
Number of Pins
Package Type
Speed Grade(1)
Note 1: -4 is the only supported speed grade. DS028_03_102610
QPro Virtex 2.5V Radiation-Hardened FPGAs
DS028 (v2.1) November 5, 2010 www.xilinx.com
Product Specification 16
SMD (Class Q) Ordering Options
Valid SMD Combinations
Revision History
The following table shows the revision history for this document.
X-Ref Target - Figure 4
Figure 4: SMD (Class Q) Ordering Options
Tabl e 1 2 : Valid SMD Combinations
SMD Number Device Package Markings Lead Finish
5962R9957201QYC XQVR300-4CB228B Base Gold Plate
5962R9957201QZC XQVR300-4CB228B Lid Gold Plate
5962R9957301QYC XQVR600-4CB228B Base Gold Plate
5962R9957301QZC XQVR600-4CB228B Lid Gold Plate
5962R9957401QXA XQVR1000-4CG560B(1) Solder Column
Notes:
1. Obsolete package. CG560 is no longer available. It is listed for information purposes only.
Date Version Revisions
04/25/00 1.0 Initial Xilinx release.
02/13/01 1.1 Updated Temperature Specifications.
11/05/01 1.2 Updated Temperature Specifications for V600. Added Class V option and SMD. Updated format.
01/04/10 2.0 Changed document classification from Preliminary Product Specification to Product Specification.
Added notes indicating that CG560 is obsolete. In Ta b l e 1 , changed the Maximum Available I/O values
to 162 for XQVR300 and XQVR600. Changed the example in Ordering Information. In the Valid SMD
Combinations Ta b l e 1 2 , changed the last digit of the device numbers to B in the Device column and
changed 5962R9957401QXC to 5962R9957401QXA in the SMD Number column.
11/05/10 2.1 In the Valid SMD Combinations Table 12 , updated the package markings for all the devices.
Example: 5962 R 9957201 Q Y C
Generic Standard
Microcircuit Drawing (SMD)
Lead Finish
Package Type
QML Certified MIL_PRF-38535
Radiation Hardened
Device Type
DS028_04_102610
QPro Virtex 2.5V Radiation-Hardened FPGAs
DS028 (v2.1) November 5, 2010 www.xilinx.com
Product Specification 17
Notice of Disclaimer
THE XILINX HARDWARE FPGA AND CPLD DEVICES REFERRED TO HEREIN (“PRODUCTS”) ARE SUBJECT TO THE TERMS AND
CONDITIONS OF THE XILINX LIMITED WARRANTY WHICH CAN BE VIEWED AT http://www.xilinx.com/warranty.htm. THIS LIMITED
WARRANTY DOES NOT EXTEND TO ANY USE OF PRODUCTS IN AN APPLICATION OR ENVIRONMENT THAT IS NOT WITHIN THE
SPECIFICATIONS STATED IN THE XILINX DATA SHEET. ALL SPECIFICATIONS ARE SUBJECT TO CHANGE WITHOUT NOTICE.
PRODUCTS ARE NOT DESIGNED OR INTENDED TO BE FAIL-SAFE OR FOR USE IN ANY APPLICATION REQUIRING FAIL-SAFE
PERFORMANCE, SUCH AS LIFE-SUPPORT OR SAFETY DEVICES OR SYSTEMS, OR ANY OTHER APPLICATION THAT INVOKES
THE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR PROPERTY OR ENVIRONMENTAL DAMAGE (“CRITICAL
APPLICATIONS”). USE OF PRODUCTS IN CRITICAL APPLICATIONS IS AT THE SOLE RISK OF CUSTOMER, SUBJECT TO
APPLICABLE LAWS AND REGULATIONS.
CRITICAL APPLICATIONS DISCLAIMER
XILINX PRODUCTS (INCLUDING HARDWARE, SOFTWARE AND/OR IP CORES) ARE NOT DESIGNED OR INTENDED TO BE
FAIL-SAFE, OR FOR USE IN ANY APPLICATION REQUIRING FAIL-SAFE PERFORMANCE, SUCH AS IN LIFE-SUPPORT OR
SAFETY DEVICES OR SYSTEMS, CLASS III MEDICAL DEVICES, NUCLEAR FACILITIES, APPLICATIONS RELATED TO THE
DEPLOYMENT OF AIRBAGS, OR ANY OTHER APPLICATIONS THAT COULD LEAD TO DEATH, PERSONAL INJURY OR SEVERE
PROPERTY OR ENVIRONMENTAL DAMAGE (INDIVIDUALLY AND COLLECTIVELY, “CRITICAL APPLICATIONS”). FURTHERMORE,
XILINX PRODUCTS ARE NOT DESIGNED OR INTENDED FOR USE IN ANY APPLICATIONS THAT AFFECT CONTROL OF A
VEHICLE OR AIRCRAFT, UNLESS THERE IS A FAIL-SAFE OR REDUNDANCY FEATURE (WHICH DOES NOT INCLUDE USE OF
SOFTWARE IN THE XILINX DEVICE TO IMPLEMENT THE REDUNDANCY) AND A WARNING SIGNAL UPON FAILURE TO THE
OPERATOR. CUSTOMER AGREES, PRIOR TO USING OR DISTRIBUTING ANY SYSTEMS THAT INCORPORATE XILINX
PRODUCTS, TO THOROUGHLY TEST THE SAME FOR SAFETY PURPOSES. TO THE MAXIMUM EXTENT PERMITTED BY
APPLICABLE LAW, CUSTOMER ASSUMES THE SOLE RISK AND LIABILITY OF ANY USE OF XILINX PRODUCTS IN CRITICAL
APPLICATIONS.