844011AGI www.icst.com/products/hiperclocks.html REV. A JUNE 28, 2005
1
Integrated
Circuit
Systems, Inc.
ICS844011I
FEMTOCLOCKS™ C RYSTAL-TO- LVDS
CLOCK GENERATOR
PRELIMINARY
GENERAL DESCRIPTION
The ICS844011I is a Fibre Channel Clock
Generator and a member of the HiPerClocksTM
family of high performance devices from ICS.
The ICS844011I uses an 18pF parallel resonant
crystal over the range of 20.4MHz - 28.3MHz. For
Fibre Channel applications, a 26.5625MHz crystal is used.
The ICS844011I has excellent <1ps phase jitter per-
formance, over the 637kHz - 10MHz integration range. The
ICS844011I is packaged in a small 8-pin TSSOP, making it
ideal for use in systems with limited board space.
FEATURES
(1) Differential LVDS output
Crystal oscillator interface, 18pF parallel resonant crystal
(20.4MHz - 28.3MHz)
Output frequency range: 81.66MHz - 113.33MHz
VCO range: 490MHz - 680MHz
RMS phase jitter @ 106.25MHz, using a 26.5625MHz crystal
(637kHz - 10MHz): 0.75ps (typical)
3.3V or 2.5V operating supply
-40°C to 85°C ambient operating temperature
HiPerClockS
ICS
ICS844011I
8-Lead TSSOP
4.40mm x 3.0mm x 0.925mm
package body
G Package
Top View
VDDA
GND
XTAL_OUT
XTAL_IN
1
2
3
4
VDD
Q
nQ
OE
8
7
6
5
BLOCK DIAGRAM
OSC Phase
Detector
VCO
490MHz - 680MHz
M = ÷24
(fixed)
N = ÷6
(fixed)
XTAL_IN
XTAL_OUT
Q
nQ
COMMON CONFIGURATION TABLE - FIBRE CHANNEL
PIN ASSIGNMENT
OE
stupnI ycneuqerFtuptuO
)zHM(
)zHM(ycneuqerFlatsyrCMN
noitacilpitluM
N/MeulaV
5265.62426 4 52.601
52426 4 001
Pullup
The Preliminary Information presented herein represents a product in prototyping or pre-production. The noted characteristics are based on initial
product characterization. Integrated Circuit Systems, Incorporated (ICS) reserves the right to change any circuitry or specifications without notice.
844011AGI www.icst.com/products/hiperclocks.html REV. A JUNE 28, 2005
2
Integrated
Circuit
Systems, Inc.
ICS844011I
FEMTOCLOCKS™ C RYSTAL-TO- LVDS
CLOCK GENERATOR
PRELIMINARY
TABLE 2. PIN CHARACTERISTICS
TABLE 1. PIN DESCRIPTIONS
rebmuNemaNepyTnoitpircseD
1V
ADD
rewoP.nipylppusgolanA
2DNGrewoP.dnuorgylppusrewoP
4,3 ,TUO_LATX
NI_LATX tupnI ,tupniehtsiNI_LATX.ecafretnirotal
licsolatsyrC
.tuptuoehtsiTUO_LATX
5EOtupnIpulluP Qn/Qeht,WOLnehW.evitcasituptuoQn/Q,HGIHnehW.nipelbanetuptu
O
.slevelecafretniLTTVL/SOMCVL.etatsecnadepmihgihanisituptuo
7,6Q,QntuptuO.slevelecafretniSDVL.stuptuokcol
claitnereffiD
8V
DD
rewoP.nipylppuseroC
:ETON
pulluP
.seulavlacipytrof,scitsiretcarahCniP,2elbaTeeS.srotsisertupnilanretniotsrefer
lobmySretemaraPsnoitidnoCtseTmuminiMlacipyTmumixaMstinU
C
NI
ecnaticapaCtupnI 4Fp
R
PULLUP
rotsiseRpulluPtupnI 15kΩ
844011AGI www.icst.com/products/hiperclocks.html REV. A JUNE 28, 2005
3
Integrated
Circuit
Systems, Inc.
ICS844011I
FEMTOCLOCKS™ C RYSTAL-TO- LVDS
CLOCK GENERATOR
PRELIMINARY
TABLE 3A. POWER SUPPLY DC CHARACTERISTICS, VDD = VDDA = 3.3V±5%, TA = -40°C TO 85°C
lobmySretemaraPsnoitidnoCtseTmuminiMlacipyTmumixaMstinU
V
DD
egatloVylppuSeroC 531.33.3564.3V
V
ADD
egatloVylppuSgolanA 531.33.3564.3V
I
DD
tnerruCylppuSrewoP DBTAm
I
ADD
tnerruCylppuSgolanA DBTAm
ABSOLUTE MAXIMUM RATINGS
Supply Voltage, V
DD 4.6V
Inputs, VI-0.5V to VDD + 0.5 V
Outputs, IO (LVDS)
Continuous Current 10mA
Surge Current 15mA
Package Thermal Impedance, θJA 101.7°C/W (0 mps)
Storage Temperature, T
STG -65°C to 150°C
NOTE: Stresses beyond those listed under Absolute
Maximum Ratings may cause permanent damage to the
device. These ratings are stress specifications only. Functional
operation of product at these conditions or any conditions be-
yond those listed in the
DC Characteristics
or
AC Character-
istics
is not implied. Exposure to absolute maximum rating
conditions for extended periods may affect product reliability.
TABLE 3C. LVCMOS/LVTTL DC CHARACTERISTICS, VDD = VDDA = 3.3V±5% OR 2.5V±5%, TA = -40°C TO 85°C
lobmySretemaraPsnoitidnoCtseTmuminiMlacipyTmumixaMstinU
V
HI
egatloVhgiHtupnI V
DD
V3.3=2V
DD
3.0+V
V
DD
V5.2=7.1V
DD
3.0+V
V
LI
egatloVwoLtupnI V
DD
V3.3=3.0-8.0V
V
DD
V5.2=3.0-7.0V
I
HI
tnerruChgiHtupnIEOV
DD
V=
NI
V526.2roV564.3=5Aµ
I
LI
tnerruCwoLtupnIEOV
DD
V,V526.2roV564.3=
NI
V0=051-Aµ
TABLE 3B. POWER SUPPLY DC CHARACTERISTICS, VDD = VDDA = 2.5V±5%, TA = -40°C TO 85°C
lobmySretemaraPsnoitidnoCtseTmuminiMlacipyTmumixaMstinU
V
DD
egatloVylppuSeroC 573.25.2526.2V
V
ADD
egatloVylppuSgolanA 573.25.2526.2V
I
DD
tnerruCylppuSrewoP DBTAm
I
ADD
tnerruCylppuSgolanA DBTAm
844011AGI www.icst.com/products/hiperclocks.html REV. A JUNE 28, 2005
4
Integrated
Circuit
Systems, Inc.
ICS844011I
FEMTOCLOCKS™ C RYSTAL-TO- LVDS
CLOCK GENERATOR
PRELIMINARY
TABLE 4. CRYSTAL CHARACTERISTICS
retemaraPsnoitidnoCtseTmuminiMlacipyTmumixaMstinU
noitallicsOfoedoM latnemadnuF
ycneuqerF 4.023.82zHM
)RSE(ecnats
iseRseireStnelaviuqE 05 Ω
ecnaticapaCtnuhS 7Fp
leveLevirD 1Wm
TABLE 5A. AC CHARACTERISTICS, VDD = VDDA = 3.3V±5%, TA = -40°C TO 85°C
lobmySretemaraPsnoitidnoCtseTmuminiMlacipyTmumixaMstinU
f
TUO
ycneuqerFtuptuO 66.1833.311zHM
t
)Ø(tij ;)modnaR(rettiJesahPSMR
1ETON
:egnaRnoitargetnI@zHM52.601
zHM01-zHk736 DBTsp
:egnaRnoitargetnI@zHM001
zHM01-zHk736 57.0sp
t
R
t/
F
emiTllaF/esiRtuptuO%08ot%02572sp
cdoelcyCytuDtuptuO 05%
.noitcessihtgniwollofstolPesioNesahPehtotreferesaelP:
1ETON
TABLE 5B. AC CHARACTERISTICS, VDD = VDDA = 2.5V±5%, TA = -40°C TO 85°C
lobmySretemaraPsnoitidnoCtseTmuminiMlacipyTmumixaMstinU
f
TUO
ycneuqerFtuptuO 66.1833.311zHM
t
)Ø(tij ;)modnaR(rettiJesahPSMR
1ETON
:egnaRnoitargetnI@zHM52.601
zHM01-zHk736 DBTsp
:egnaRnoitargetnI@zHM001
zHM01-zHk736 39.0sp
t
R
t/
F
emiTllaF/esiRtuptuO%08ot%02592sp
cdoelcyCytuDtuptuO 05%
.noitcessihtgniwollofstolPesioNesahPehtotreferesaelP:
1ETON
TABLE 3E. LVDS DC CHARACTERISTICS, VDD = VDDA = 2.5V±5%, TA = -40°C TO 85°C
lobmySretemaraPsnoitidnoCtseTmuminiMlacipyTmumixaMstinU
V
DO
egatloVtuptuOlaitnereffiD 053Vm
ΔV
DO
V
DO
egnahCedutingaM 05Vm
V
SO
egatloVtesffO 2.1V
ΔV
SO
V
SO
egnahCedutingaM 04Vm
.noitamrofnituptuorofnoitamrofnItnemerusaeMretemaraPotreferesaelP:ETON
TABLE 3D. LVDS DC CHARACTERISTICS, VDD = VDDA = 3.3V±5%, TA = -40°C TO 85°C
lobmySretemaraPsnoitidnoCtseTmuminiMlacipyTmumixaMstinU
V
DO
egatloVtuptuOlaitnereffiD 053Vm
ΔV
DO
V
DO
egnahCedutingaM 04Vm
V
SO
egatloVtesffO 52.1V
ΔV
SO
V
SO
egnahCedutingaM 05Vm
.noitamrofnituptuorofnoitamrofnItnemerusaeMretemaraPotreferesaelP:ETON
844011AGI www.icst.com/products/hiperclocks.html REV. A JUNE 28, 2005
5
Integrated
Circuit
Systems, Inc.
ICS844011I
FEMTOCLOCKS™ C RYSTAL-TO- LVDS
CLOCK GENERATOR
PRELIMINARY
PARAMETER MEASUREMENT INFORMATION
OUTPUT RISE/FALL TIME OFFSET VOLTAGE SETUP
LVDS 3.3V OUTPUT LOAD AC TEST CIRCUIT LVDS 2.5V OUTPUT LOAD AC TEST CIRCUIT
RMS PHASE JITTER OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD
SCOPE
Qx
nQx
LVD S
3.3V±5%
POWER SUPPLY
+-
Float GND
Q
nQ
100
out
out
LVDS
DC Input V
OD
/Δ V
OD
V
DD
out
out
LVDS
DC Input
V
OS
/Δ V
OS
V
DD
VDD
VDD
Clock
Outputs 20%
80% 80%
20%
t
R
t
F
V
SWING
DIFFERENTIAL OUTPUT VOLTAGE SETUP
SCOPE
Qx
nQx
LVD S
2.5V±5%
POWER SUPPLY
+-
Float GND
Phase Noise Mas
k
Offset Frequency
f
1
f
2
Phase Noise Plot
RMS Jitter = Area Under the Masked Phase Noise Plot
Noise Power
t
PW
t
PERIOD
t
PW
t
PERIOD
odc = x 100%
844011AGI www.icst.com/products/hiperclocks.html REV. A JUNE 28, 2005
6
Integrated
Circuit
Systems, Inc.
ICS844011I
FEMTOCLOCKS™ C RYSTAL-TO- LVDS
CLOCK GENERATOR
PRELIMINARY
APPLICATION INFORMATION
Figure 2. CRYSTAL INPUt INTERFACE
CRYSTAL INPUT INTERFACE
The ICS844011I has been characterized with 18pF parallel
resonant crystals. The capacitor values, C1 and C2, shown in
Figure 2
below were determined using a 26.5625MHz, 18pF par-
allel resonant crystal and were chosen to minimize the ppm er-
ror. The optimum C1 and C2 values can be slightly adjusted for
different board layouts.
C1
33p
X1
18pF Parallel Crystal
C2
27p
XTAL_OUT
XTAL_IN
POWER SUPPLY FILTERING TECHNIQUES
As in any high speed analog circuitry, the power supply pins
are vulnerable to random noise. The ICS844011I provides
separate power supplies to isolate any high switching
noise from the outputs to the internal PLL. VDD and VDDA should
be individually connected to the power supply
plane through vias, and bypass capacitors should be
used for each pin. To achieve optimum jitter performance,
power supply isolation is required.
Figure 1
illustrates how
a 10Ω resistor along with a 10μF and a .01μF bypass
capacitor should be connected to each VDDA pin. FIGURE 1. POWER SUPPLY FILTERING
10Ω
VDDA
10μF
.01μF
3.3V or 2.5V
.01μF
VDD
844011AGI www.icst.com/products/hiperclocks.html REV. A JUNE 28, 2005
7
Integrated
Circuit
Systems, Inc.
ICS844011I
FEMTOCLOCKS™ C RYSTAL-TO- LVDS
CLOCK GENERATOR
PRELIMINARY
3.3V, 2.5V LVDS DRIVER TERMINATION
A general LVDS interface is shown in
Figure 3.
In a 100Ω
differential transmission line environment, LVDS drivers
require a matched load termination of 100Ω across near
FIGURE 3. TYPICAL LVDS DRIVER TERMINATION
the receiver input. For a multiple LVDS outputs buffer, if only
partial outputs are used, it is recommended to terminate the
un-used outputs.
2.5V o r 3.3V
+
-
VDD
100 Ohm Different i al Trans miss i on Li ne
R1
100
LVDS_Driver
844011AGI www.icst.com/products/hiperclocks.html REV. A JUNE 28, 2005
8
Integrated
Circuit
Systems, Inc.
ICS844011I
FEMTOCLOCKS™ C RYSTAL-TO- LVDS
CLOCK GENERATOR
PRELIMINARY
RELIABILITY INFORMATION
TRANSISTOR COUNT
The transistor count for ICS844011I is: 2533
TABLE 6. θJAVS. AIR FLOW TABLE FOR 8 LEAD TSSOP
θθ
θθ
θJA by Velocity (Meters per Second)
0 1 2.5
Multi-Layer PCB, JEDEC Standard Test Boards 101.7°C/W 90.5°C/W 89.8°C/W
844011AGI www.icst.com/products/hiperclocks.html REV. A JUNE 28, 2005
9
Integrated
Circuit
Systems, Inc.
ICS844011I
FEMTOCLOCKS™ C RYSTAL-TO- LVDS
CLOCK GENERATOR
PRELIMINARY
PACKAGE OUTLINE - G SUFFIX FOR 8 LEAD TSSOP
TABLE 7. PACKAGE DIMENSIONS
Reference Document: JEDEC Publication 95, MO-153
LOBMYS sretemilliM
muminiMmumixaM
N8
A--02.1
1A50.051.0
2A08.050.1
b91.003.0
c90.002.0
D09.201.3
ECISAB04.6
1E03.405.4
eCISAB56.0
L54
.057.0
α°8
aaa--01.0
844011AGI www.icst.com/products/hiperclocks.html REV. A JUNE 28, 2005
10
Integrated
Circuit
Systems, Inc.
ICS844011I
FEMTOCLOCKS™ C RYSTAL-TO- LVDS
CLOCK GENERATOR
PRELIMINARY
TABLE 8. ORDERING INFORMATION
While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use
or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use
in normal commercial and industrial applications. Any other applications such as those requiring high reliability or other extraordinary environmental requirements are not
recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product
for use in life support devices or critical medical instruments.
rebmuNredrO/traPgnikraMegakcaPgnigakcaPgnippihSerutarepmeT
IGA110448SCIA1104POSSTdael8ebutC°58otC°04-
TIGA11044
8SCIA1104POSSTdael8leer&epat0052C°58otC°04-
The aforementioned trademarks, HiPerClockS and FemtoClocks are trademarks of Integrated Circuit Systems, Inc. or its subsidiaries in the United States and/or other countries.