2010 Microchip Technology Inc. DS80498B-page 1
PIC18(L)F25/45K22
The PIC18(L)F25/45K22 family devices that you have
received conform functionally to the current Device Data
Sheet (DS41412C), except for the anomalies described
in this document.
The silicon issues discussed in the following pages are
for silicon revisions with the Device and Revision IDs
listed in Table 1. The silicon issues are summarized in
Table 2.
The errata described in this document will be addressed
in future revisions of the PIC18(L)F25/45K22 silicon.
Data Sheet clarifications and corrections start on page 5,
following the discussion of silicon issues.
The silicon revision level can be identified using the
current version of MPLAB® IDE and Microchip’s
programmers, debuggers, and emulation tools, which
are available at the Microchip corporate web site
(www.microchip.com).
For example, to identify the silicon revision level using
MPLAB IDE in conjunction with MPLAB ICD 2 or
PICkit™ 3:
1. Using the appropriate interface, connect the
device to the MPLAB ICD 2 programmer/
debugger or PICkit™ 3.
2. From the main menu in MPLAB IDE, select
Configure>Select Device, and then select the
target part number in the dialog box.
3. Select the MPLAB hardware tool
(Debugger>Select Tool).
4. Perform a “Connect” operation to the device
(Debugger>Connect). Depending on the
development tool used, the part number and
Device Revision ID value appear in the Output
window.
The DEVREV values for the various PIC18(L)F25/
45K22 silicon revisions are shown in Tabl e 1 .
Note: This document summarizes all silicon
errata issues from all revisions of silicon,
previous as well as current. Only the
issues indicated in the last column of
Table 2 apply to the current silicon
revision (A4).
Note: If you are unable to extract the silicon
revision level, please contact your local
Microchip sales office for assistance.
TABLE 1: SILICON DEVREV VALUES
Part Number Device ID(1) Revision ID for Silicon Revision(2)
A2 A3 A4
PIC18F25K22 0101 0101 010x xxxx 0 0010 0 0011 0 0100
PIC18LF25K22 0101 0101 011x xxxx 0 0010 0 0011 0 0100
PIC18F45K22 0101 0101 000x xxxx 0 0010 0 0011 0 0100
PIC18LF45K22 0101 0101 001x xxxx 0 0010 0 0011 0 0100
Note 1: The Device ID is located in the last configuration memory space.
2: Refer to the “PIC18(L)F2XK22/4XK22 Flash Memory Programming Specification” (DS41398) for detailed
information on Device and Revision IDs for your specific device.
PIC18(L)F25/45K22 Rev. A2/A3/A4
Silicon Errata and Data Sheet Clarification
PIC18(L)F25/45K22
DS80498B-page 2 2010 Microchip Technology Inc.
TABLE 2: SILICON ISSUE SUMMARY
Module Feature Item
Number Issue Summary
Affected
Revisions(1)
A2 A3 A4
Voltage Reference Default Value 1.1 VREFCON0 = 0X00 at Reset. X X
Voltage Reference Internal Reference 1.2 Reference may be unstable at low
temperatures.
XX
HLVD HLVD module 2. The HLVD module does not function. X X
Comparators CxSYNC Control 3. The comparator output to the device pin
(Cx) always bypasses the Timer1
synchronization latch.
XX
HS Oscillator HS Oscillator Start-up 4. HS oscillator may not start at low voltage/
high temperature.
XX
Clock Switching Fail-Safe mode 5.1 Execution is delayed when waking from
Sleep.
XX
Clock Switching Fail-safe Clock Moni-
tor
5.2 When the FCMEN Configuration bit is set
and the IESO Configuration bit is not set,
then a clock failure during Sleep will not be
detected.
X
CTMU Current Source 6.1 Current source is noisy. X X
CTMU Control Register 6.2 Control registers are not cleared by
Resets.
XX
CCP3, CCP4 and
CCP5
PWM mode 7. Clock selection by CCP2 only. X X
ADC GO/DONE bit 8. GO/DONE bit gets stuck. X X
Power-on Reset
(POR)
Power-on Reset 9.1 Transient current spikes on some parts
during power-up may cause the part to
become stuck in Reset.
XXX
Power-on Reset
(POR)
Power-on Reset 9.2 Min VDD for PIC18F2X/4XK22 parts is
limited to 2.3V.
Min VDD for PIC18LF2X/4XK22 parts is
1.8V.
XXX
Timer1/3/5 Gate Timer1/3/5 Gate 10. The Timer1/3/5 gate times cannot be
resolved to the two Least Significant bits,
when using FOSC as the Timer1/3/5
source.
XXX
Note 1: Only those issues indicated in the last column apply to the current silicon revision.
2010 Microchip Technology Inc. DS80498B-page 3
PIC18(L)F25/45K22
Silicon Errata Issues
1. Module: Voltage Reference
1.1 The default value of VREFCON0 after Reset
is 0x00 instead of 0x10.
Work around
Select the desired fixed voltage reference buffer
as part of initialization.
Affected Silicon Revisions
1.2 Internal voltage reference may become
unstable at cold temperature.
Work around
None.
Affected Silicon Revisions
2. Module: HLVD
Although the HLVDIF flag will be set immediately
after enabling the HLVD circuit, the HLVD module
is not functional and should not be used.
Work around
None.
Affected Silicon Revisions
3. Module: Comparators
The CxSYNC controls are inoperative. The
comparator output (Cx) always bypasses the
Timer1 synchronization latch.
Work around
None.
Affected Silicon Revisions
4. Module: HS Oscillator
The HS oscillator may not start when VDD is less
than 3V, especially at high temperatures.
Work around
None.
Affected Silicon Revisions
5. Module: Clock Switching
5.1 When Clock Fail-Safe mode or Clock
Switchover mode is selected, then code
execution will be delayed after waking from
Sleep by the start-up time of the HFINTOSC.
Work around
Disable HFINTOSC stabilization time by setting
the HFOFST bit of the Configuration register 3H.
Affected Silicon Revisions
5.2 When the FCMEN Configuration bit is set
and the IESO Configuration bit is not set,
then a clock failure during Sleep will not be
detected.
Work around
The IESO Configuration bit must also be set when
the FCMEN Configuration bit is set.
Affected Silicon Revisions
Note: This document summarizes all silicon
errata issues from all revisions of silicon,
previous as well as current. Only the
issues indicated by the shaded column in
the following tables apply to the current
silicon revision (A4).
A2 A3 A4
XX
A2 A3 A4
XX
A2 A3 A4
XX
A2 A3 A4
XX
A2 A3 A4
XX
A2 A3 A4
XX
A2 A3 A4
X
PIC18(L)F25/45K22
DS80498B-page 4 2010 Microchip Technology Inc.
6. Module: CTMU
6.1 Current source may be noisy to the CTMU
module.
Work around
None.
Affected Silicon Revisions
6.2 CTMU control registers are not cleared by
the RESET instruction or MCLR Reset.
Work around
Clear the CTMU control registers as part of device
initialization.
Affected Silicon Revisions
7. Module: CCP3, CCP4 and CCP5
PWM mode does not work independently of
CCP2. Clock selection is cross-wired with that of
CCP2.
Work around
Use CCP1 and/or CCP2 for PWM applications.
Reserve CCP3, CCP4 and CCP5 for capture and
compare applications.
Affected Silicon Revisions
8. Module: ADC
GO/DONE bit may become stuck in GO mode.
Work around
Use the ADC FRC clock selection to reduce the
probability of the GO bit becoming stuck. To
capture the events when the GO bit does become
stuck, use one of the timers to determine if the GO
bit stays set longer than expected. When this
occurs, restart the ADC conversion by clearing the
GO/DONE bit and then setting the GO/DONE bit.
Affected Silicon Revisions
9. Module: Power-on Reset (POR)
9.1 There may be transient current spikes on
some parts during power-up. If the
application cannot supply enough current to
get past these transients, then the part may
become stuck in Reset.
Work around
Ensure that the application is capable of supplying
at least 30 mA of transient current during power-
up.
Affected Silicon Revisions
9.2 Min VDD for PIC18F2X/4XK22 parts is
limited to 2.3V. Min VDD for PIC18LF2X/
4XK22 parts is 1.8V.
Work around
None.
Affected Silicon Revisions
10. Module: Timer1/3/5 Gate
The Timer gate times cannot be resolved to the
two Least Significant timer bits when the source
frequency is FOSC (TMRxCS[1:0]=01). This is
because the gate edges are synchronized with the
FOSC/4 clock.
Work around
None.
Affected Silicon Revisions
A2 A3 A4
XX
A2 A3 A4
XX
A2 A3 A4
XX
A2 A3 A4
XX
A2 A3 A4
XXX
A2 A3 A4
XXX
A2 A3 A4
XXX
2010 Microchip Technology Inc. DS80498B-page 5
PIC18(L)F25/45K22
Data Sheet Clarifications
The following typographic corrections and clarifications
are to be noted for the latest version of the device data
sheet (DS41412C):
1. Module: I/O Ports
In Table 10-5, the Buffer Type column listed ST
(Schmitt Trigger) for functions RB1-RB7, when
the Pin Type was I (Input), should be TTL. The
Table below reflects the correction.
Note: Corrections are shown in bold. Where
possible, the original bold text formatting
has been removed for clarity.
TABLE 10-5: PORTB I/O SUMMARY
Pin Function TRIS
Setting
ANSEL
Setting
Pin
Type
Buffer
Type Description
RB0/INT0/CCP4/
FLT0/SRI/SS2/
AN12
RB0 01O DIG LATB<0> data output; not affected by analog input.
10 I TTL PORTB<0> data input; disabled when analog input
enabled.
INT0 1 0 I ST External interrupt 0.
CCP4(3) 01O DIG Compare 4 output/PWM 4 output.
10 I ST Capture 4 input.
FLT0 10 I ST PWM Fault input for ECCP auto-shutdown.
SRI 10 I ST SR Latch input.
SS2(3) 10 I TTL SPI slave select input (MSSP2).
AN12 11 I AN Analog input 12.
RB1/INT1/P1C/
SCK2/SCL2/
C12IN3-/AN10
RB1 01O DIG LATB<1> data output; not affected by analog input.
10 ITTL PORTB<1> data input; disabled when analog input
enabled.
INT1 10 I ST External Interrupt 1.
P1C(3) 01O DIG Enhanced CCP1 PWM output 3.
SCK2(3) 01O DIG MSSP2 SPI Clock output.
10 I ST MSSP2 SPI Clock input.
SCL2(3) 01ODIGMSSP2 I
2CTM Clock output.
10 II
2C MSSP2 I2CTM Clock input.
C12IN3- 11 I AN Comparators C1 and C2 inverting input.
AN10 11 I AN Analog input 10.
Legend: AN = Analog input or output; TTL = TTL compatible input; HV = High Voltage; OD = Open Drain; XTAL = Crystal; CMOS =
CMOS compatible input or output; ST = Schmitt Trigger input with CMOS levels; I2CTM = Schmitt Trigger input with I2C.
Note 1: Default pin assignment for P2B, T3CKI, CCP3 and CCP2 when Configuration bits PB2MX, T3CMX, CCP3MX and
CCP2MX are set.
2: Alternate pin assignment for P2B, T3CKI, CCP3 and CCP2 when Configuration bits PB2MX, T3CMX, CCP3MX and
CCP2MX are clear.
3: Function on PORTD and PORTE for PIC18(L)F4XK22 devices.
PIC18(L)F25/45K22
DS80498B-page 6 2010 Microchip Technology Inc.
RB2/INT2/CTED1/
P1B/SDI2/SDA2/
AN8
RB2 01O DIG LATB<2> data output; not affected by analog input.
10 ITTL PORTB<2> data input; disabled when analog input
enabled.
INT2 10 I ST External interrupt 2.
CTED1 10 I ST CTMU Edge 1 input.
P1B(3) 01O DIG Enhanced CCP1 PWM output 2.
SDI2(3) 10 I ST MSSP2 SPI data input.
SDA2(3) 00ODIGMSSP2 I
2CTM data output.
10 II
2C MSSP2 I2CTM data input.
AN8 11 I AN Analog input 8.
RB3/CTED2/P2A/
CCP2/SDO2/
C12IN2-/AN9
RB3 01O DIG LATB<3> data output; not affected by analog input.
10 ITTL PORTB<3> data input; disabled when analog input
enabled.
CTED2 10 IST CTMU Edge 2 input.
P2A 01O DIG Enhanced CCP1 PWM output 1.
CCP2(2) 01O DIG Compare 2 output/PWM 2 output.
10 I ST Capture 2 input.
SDO2(2) 01O DIG MSSP2 SPI data output.
C12IN2- 11 I AN Comparators C1 and C2 inverting input.
AN9 11 I AN Analog input 9.
RB4/IOC0/P1D/
T5G/AN11
RB4 01O DIG LATB<4> data output; not affected by analog input.
10 ITTL PORTB<4> data input; disabled when analog input
enabled.
IOC0 10 I TTL Interrupt-on-change pin.
P1D 01O DIG Enhanced CCP1 PWM output 4.
T5G 10 I ST Timer5 external clock gate input.
AN11 11 I AN Analog input 11.
RB5/IOC1/P2B/
P3A/CCP3/T3CKI/
T1G/AN13
RB5 01O DIG LATB<5> data output; not affected by analog input.
10 ITTL PORTB<5> data input; disabled when analog input
enabled.
IOC1 10 I TTL Interrupt-on-change pin 1.
P2B(1)(3) 01O DIG Enhanced CCP2 PWM output 2.
P3A(1) 01O DIG Enhanced CCP3 PWM output 1.
CCP3(1) 01O DIG Compare 3 output/PWM 3 output.
10 I ST Capture 3 input.
T3CKI(2) 10 I ST Timer3 clock input.
T1G 10 I ST Timer1 external clock gate input.
AN13 11 I AN Analog input 13.
TABLE 10-5: PORTB I/O SUMMARY
Pin Function TRIS
Setting
ANSEL
Setting
Pin
Type
Buffer
Type Description
Legend: AN = Analog input or output; TTL = TTL compatible input; HV = High Voltage; OD = Open Drain; XTAL = Crystal; CMOS =
CMOS compatible input or output; ST = Schmitt Trigger input with CMOS levels; I2CTM = Schmitt Trigger input with I2C.
Note 1: Default pin assignment for P2B, T3CKI, CCP3 and CCP2 when Configuration bits PB2MX, T3CMX, CCP3MX and
CCP2MX are set.
2: Alternate pin assignment for P2B, T3CKI, CCP3 and CCP2 when Configuration bits PB2MX, T3CMX, CCP3MX and
CCP2MX are clear.
3: Function on PORTD and PORTE for PIC18(L)F4XK22 devices.
2010 Microchip Technology Inc. DS80498B-page 7
PIC18(L)F25/45K22
RB6/KBI2/PGC RB6 01O DIG LATB<6> data output; not affected by analog input.
10 ITTL PORTB<6> data input; disabled when analog input
enabled.
IOC2 10 I TTL Interrupt-on-change pin.
TX2(3) 01O DIG EUSART 2 asynchronous transmit data output.
CK2(3) 01O DIG EUSART 2 synchronous serial clock output.
10 I ST EUSART 2 synchronous serial clock input.
PGC xx I ST In-Circuit Debugger and ICSPTM programming clock input.
RB7/KBI3/PGD RB7 01O DIG LATB<7> data output; not affected by analog input.
10 ITTL PORTB<7> data input; disabled when analog input
enabled.
IOC3 10 I TTL Interrupt-on-change pin.
RX2(2), (3) 10 I ST EUSART 2 asynchronous receive data input.
DT2(2), (3) 01O DIG EUSART 2 synchronous serial data output.
10 I ST EUSART 2 synchronous serial data input.
PGD xxO DIG In-Circuit Debugger and ICSPTM programming data output.
xx I ST In-Circuit Debugger and ICSPTM programming data input.
TABLE 10-5: PORTB I/O SUMMARY
Pin Function TRIS
Setting
ANSEL
Setting
Pin
Type
Buffer
Type Description
Legend: AN = Analog input or output; TTL = TTL compatible input; HV = High Voltage; OD = Open Drain; XTAL = Crystal; CMOS =
CMOS compatible input or output; ST = Schmitt Trigger input with CMOS levels; I2CTM = Schmitt Trigger input with I2C.
Note 1: Default pin assignment for P2B, T3CKI, CCP3 and CCP2 when Configuration bits PB2MX, T3CMX, CCP3MX and
CCP2MX are set.
2: Alternate pin assignment for P2B, T3CKI, CCP3 and CCP2 when Configuration bits PB2MX, T3CMX, CCP3MX and
CCP2MX are clear.
3: Function on PORTD and PORTE for PIC18(L)F4XK22 devices.
PIC18(L)F25/45K22
DS80498B-page 8 2010 Microchip Technology Inc.
APPENDIX A: DOCUMENT
REVISION HISTORY
Rev A Document (5/2010)
Initial release of this document.
Rev B Document (8/2010)
Updated errata to the new format; Updated for Revision
A4 silicon release; Added Modules 5.2, 9.1, 9.2 and 10.
Data Sheet Clarifications: Added Module 1.
2010 Microchip Technology Inc. DS80498B-page 9
Information contained in this publication regarding device
applications and the like is provided only for your convenience
and may be superseded by updates. It is your responsibility to
ensure that your application meets with your specifications.
MICROCHIP MAKES NO REPRESENTATIONS OR
WARRANTIES OF ANY KIND WHETHER EXPRESS OR
IMPLIED, WRITTEN OR ORAL, STATUTORY OR
OTHERWISE, RELATED TO THE INFORMATION,
INCLUDING BUT NOT LIMITED TO ITS CONDITION,
QUALITY, PERFORMANCE, MERCHANTABILITY OR
FITNESS FOR PURPOSE. Microchip disclaims all liability
arising from this information and its use. Use of Microchip
devices in life support and/or safety applications is entirely at
the buyer’s risk, and the buyer agrees to defend, indemnify and
hold harmless Microchip from any and all damages, claims,
suits, or expenses resulting from such use. No licenses are
conveyed, implicitly or otherwise, under any Microchip
intellectual property rights.
Trademarks
The Microchip name and logo, the Microchip logo, dsPIC,
KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART,
PIC32 logo, rfPIC and UNI/O are registered trademarks of
Microchip Technology Incorporated in the U.S.A. and other
countries.
FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor,
MXDEV, MXLAB, SEEVAL and The Embedded Control
Solutions Company are registered trademarks of Microchip
Technology Incorporated in the U.S.A.
Analog-for-the-Digital Age, Application Maestro, CodeGuard,
dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN,
ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial
Programming, ICSP, Mindi, MiWi, MPASM, MPLAB Certified
logo, MPLIB, MPLINK, mTouch, Octopus, Omniscient Code
Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit,
PICtail, REAL ICE, rfLAB, Select Mode, Total Endurance,
TSHARC, UniWinDriver, WiperLock and ZENA are
trademarks of Microchip Technology Incorporated in the
U.S.A. and other countries.
SQTP is a service mark of Microchip Technology Incorporated
in the U.S.A.
All other trademarks mentioned herein are property of their
respective companies.
© 2010, Microchip Technology Incorporated, Printed in the
U.S.A., All Rights Reserved.
Printed on recycled paper.
ISBN: 978-1-60932-457-5
Note the following details of the code protection feature on Microchip devices:
Microchip products meet the specification contained in their particular Microchip Data Sheet.
Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the
intended manner and under normal conditions.
There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our
knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip’s Data
Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
Microchip is willing to work with the customer who is concerned about the integrity of their code.
Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not
mean that we are guaranteeing the product as “unbreakable.
Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our
products. Attempts to break Microchip’s code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts
allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.
Microchip received ISO/TS-16949:2002 certification for its worldwide
headquarters, design and wafer fabrication facilities in Chandler and
Tempe, Arizona; Gresham, Oregon and design centers in California
and India. The Company’s quality system processes and procedures
are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping
devices, Serial EEPROMs, microperipherals, nonvolatile memory and
analog products. In addition, Microchip’s quality system for the design
and manufacture of development systems is ISO 9001:2000 certified.
DS80498B-page 10 2010 Microchip Technology Inc.
AMERICAS
Corporate Office
2355 West Chandler Blvd.
Chandler, AZ 85224-6199
Tel: 480-792-7200
Fax: 480-792-7277
Technical Support:
http://support.microchip.com
Web Address:
www.microchip.com
Atlanta
Duluth, GA
Tel: 678-957-9614
Fax: 678-957-1455
Boston
Westborough, MA
Tel: 774-760-0087
Fax: 774-760-0088
Chicago
Itasca, IL
Tel: 630-285-0071
Fax: 630-285-0075
Cleveland
Independence, OH
Tel: 216-447-0464
Fax: 216-447-0643
Dallas
Addison, TX
Tel: 972-818-7423
Fax: 972-818-2924
Detroit
Farmington Hills, MI
Tel: 248-538-2250
Fax: 248-538-2260
Kokomo
Kokomo, IN
Tel: 765-864-8360
Fax: 765-864-8387
Los Angeles
Mission Viejo, CA
Tel: 949-462-9523
Fax: 949-462-9608
Santa Clara
Santa Clara, CA
Tel: 408-961-6444
Fax: 408-961-6445
Toronto
Mississauga, Ontario,
Canada
Tel: 905-673-0699
Fax: 905-673-6509
ASIA/PACIFIC
Asia Pacific Office
Suites 3707-14, 37th Floor
Tower 6, The Gateway
Harbour City, Kowloon
Hong Kong
Tel: 852-2401-1200
Fax: 852-2401-3431
Australia - Sydney
Tel: 61-2-9868-6733
Fax: 61-2-9868-6755
China - Beijing
Tel: 86-10-8528-2100
Fax: 86-10-8528-2104
China - Chengdu
Tel: 86-28-8665-5511
Fax: 86-28-8665-7889
China - Chongqing
Tel: 86-23-8980-9588
Fax: 86-23-8980-9500
China - Hong Kong SAR
Tel: 852-2401-1200
Fax: 852-2401-3431
China - Nanjing
Tel: 86-25-8473-2460
Fax: 86-25-8473-2470
China - Qingdao
Tel: 86-532-8502-7355
Fax: 86-532-8502-7205
China - Shanghai
Tel: 86-21-5407-5533
Fax: 86-21-5407-5066
China - Shenyang
Tel: 86-24-2334-2829
Fax: 86-24-2334-2393
China - Shenzhen
Tel: 86-755-8203-2660
Fax: 86-755-8203-1760
China - Wuhan
Tel: 86-27-5980-5300
Fax: 86-27-5980-5118
China - Xian
Tel: 86-29-8833-7252
Fax: 86-29-8833-7256
China - Xiamen
Tel: 86-592-2388138
Fax: 86-592-2388130
China - Zhuhai
Tel: 86-756-3210040
Fax: 86-756-3210049
ASIA/PACIFIC
India - Bangalore
Tel: 91-80-3090-4444
Fax: 91-80-3090-4123
India - New Delhi
Tel: 91-11-4160-8631
Fax: 91-11-4160-8632
India - Pune
Tel: 91-20-2566-1512
Fax: 91-20-2566-1513
Japan - Yokohama
Tel: 81-45-471- 6166
Fax: 81-45-471-6122
Korea - Daegu
Tel: 82-53-744-4301
Fax: 82-53-744-4302
Korea - Seoul
Tel: 82-2-554-7200
Fax: 82-2-558-5932 or
82-2-558-5934
Malaysia - Kuala Lumpur
Tel: 60-3-6201-9857
Fax: 60-3-6201-9859
Malaysia - Penang
Tel: 60-4-227-8870
Fax: 60-4-227-4068
Philippines - Manila
Tel: 63-2-634-9065
Fax: 63-2-634-9069
Singapore
Tel: 65-6334-8870
Fax: 65-6334-8850
Taiwan - Hsin Chu
Tel: 886-3-6578-300
Fax: 886-3-6578-370
Taiwan - Kaohsiung
Tel: 886-7-213-7830
Fax: 886-7-330-9305
Taiwan - Taipei
Tel: 886-2-2500-6610
Fax: 886-2-2508-0102
Thailand - Bangkok
Tel: 66-2-694-1351
Fax: 66-2-694-1350
EUROPE
Austria - Wels
Tel: 43-7242-2244-39
Fax: 43-7242-2244-393
Denmark - Copenhagen
Tel: 45-4450-2828
Fax: 45-4485-2829
France - Paris
Tel: 33-1-69-53-63-20
Fax: 33-1-69-30-90-79
Germany - Munich
Tel: 49-89-627-144-0
Fax: 49-89-627-144-44
Italy - Milan
Tel: 39-0331-742611
Fax: 39-0331-466781
Netherlands - Drunen
Tel: 31-416-690399
Fax: 31-416-690340
Spain - Madrid
Tel: 34-91-708-08-90
Fax: 34-91-708-08-91
UK - Wokingham
Tel: 44-118-921-5869
Fax: 44-118-921-5820
Worldwide Sales and Service
08/04/10