K7B161825A 512Kx36/32 & 1Mx18 Synchronous SRAM
- 3 - Rev 0.2
Aug 2001
K7B163225A Preliminary
K7B163625A
512Kx36/32 & 1Mx18-Bit Synchronous Burst SRAM
The K7B163625A, K7B163225A and K7B161825A are
18,874,368-bit Synchronous Static Random Access Memory
designed for high performance second level cache of Pentium
and Power PC based System.
It is organized as 512K(1M) words of 36(32/18) bits and inte-
grates address and control registers, a 2-bit burst address
counter and added some new functions for high performance
cache RAM applications; GW, BW, LBO, ZZ. Write cycles are
internally self-timed and synchronous.
Full bus-width write is done by GW, and each byte write is per-
formed by the combination of WEx and BW when GW is high.
And with CS1 high, ADSP is blocked to control signals.
Burst cycle can be initiated with either the address status pro-
cessor(ADSP) or address status cache controller(ADSC)
inputs. Subsequent burst addresses are generated internally in
the system′s burst sequence and are controlled by the burst
address advance(ADV) input.
LBO pin is DC operated and determines burst sequence(linear
or interleaved).
ZZ pin controls Power Down State and reduces Stand-by cur-
rent regardless of CLK.
The K7B163625A, K7B163225A and K7B161825A are fabri-
cated using SAMSUNG′s high performance CMOS technology
and is available in a 100pin TQFP, 119BGA and 165FBGA
package. Multiple power and ground pins are utilized to mini-
mize ground bounce.
GENERAL DESCRIPTIONFEATURES
LOGIC BLOCK DIAGRAM
• Synchronous Operation.
• On-Chip Address Counter.
• Self-Timed Write Cycle.
• On-Chip Address and Control Registers.
• 3.3V+0.165V/-0.165V Power Supply.
• I/O Supply Voltage 3.3V+0.165V/-0.165V for 3.3V I/O
or 2.5V+0.4V/-0.125V for 2.5V I/O
• 5V Tolerant Inputs Except I/O Pins.
• Byte Writable Function.
• Global Write Enable Controls a full bus-width write.
• Power Down State via ZZ Signal.
• LBO Pin allows a choice of either a interleaved burst or a lin-
ear burst.
• Three Chip Enables for simple depth expansion with No Data
Contention only for TQFP.
• Asynchronous Output Enable Control.
• ADSP, ADSC, ADV Burst Control Pins.
• TTL-Level Three-State Output.
• 100-TQFP-1420A /119BGA(7x17 Ball Grid Array Package)
• 165FBGA(11x15 ball aray) with body size of 13mmx15mm.
• Operating in commeical and industrial temperature range.
CLK
LBO
ADV
ADSC
ADSP
CS
1
CS
2
CS
2
GW
BW
WEx
OE
ZZ
DQa
0
~ DQd
7
or DQa0 ~ DQb7
BURST CONTROL
LOGIC BURST 512Kx36/32 , 1Mx18
ADDRESS
CONTROL
DATA-IN
ADDRESS
COUNTER
MEMORY
ARRAY
REGISTER
REGISTER
LOGIC
CONTROL
REGISTER
CONTROL
REGISTER
A
′
0
~A
′
1
A
0
~A
1
or A
2
~A
19
or A
0
~A
19
DQPa ~ DQPd
A
0
~A
18
A
2
~A
18
(x=a,b,c,d or a,b)
DQPa,DQPb
OUTPUT
BUFFER
FAST ACCESS TIMES
PARAMETER Symbol -65 -75 -85 Unit
Cycle Time tCYC 7.5 8.5 10 ns
Clock Access Time tCD 6.5 7.5 8.5 ns
Output Enable Access Time tOE 3.5 3.5 4.0 ns