CS8151C CS8151C 5V, 100mA Low Dropout Linear Regulator with Watchdog, RESET, & Wake Up Description The CS8151C is a precision 5V, 100mA micro-power voltage regulator with very low quiescent current (400A typical at 200A load). The 5V output is accurate within 1% and supplies 100 mA of load current with a typical dropout voltage of 400mV. Microprocessor control logic includes Watchdog, Wake Up and RESET . This unique combination of low quiescent current and full microprocessor control makes the CS8151C ideal for use in battery operated, microprocessor controlled equipment. Features falling edge is issued on the wake-up signal line. RESET is independent of VIN and operates correctly to an output voltage as low as 1V. A RESET signal is issued in any of three situations. During power up the RESET is held low until the output voltage is in regulation. During operation if the output voltage shifts below the regulation limits, the RESET toggles low and remains low until proper output voltage regulation is restored. And finally, a RESET signal is issued if the regulator does not receive a Watchdog signal within the Wake Up period. The CS8151C Wake Up function brings the microprocessor out of Sleep mode. The microprocessor in turn, signals its Wake Up status back to the CS8151C by issuing a Watchdog signal. The RESET pulse width, Wake Up signal frequency, and Wake Up delay time are all set by one external capacitor CDelay. The Watchdog logic function monitors an input signal (WDI) from the microprocessor. The CS8151C responds to the falling edge of the Watchdog signal which it expects at least once during each wake-up period. When the correct Watchdog signal is received, a The regulator is protected against short circuit, over voltage, and thermal runaway conditions. The device can withstand 74 volt load dump transients, making it suitable for use in automotive environments. Block Diagram 5V 1% / 100 mA Output Voltage Micropower Compatible Control Functions: Wake Up Watchdog RESET Low Dropout Voltage: 400mV @ 100mA Low Sleep Mode Quiescent Current (400A typ) Protection Features: Thermal Shutdown Short Circuit 74V Load Dump Reverse Transient (-50V) Package Options 8 Lead PDIP VIN VOUT VIN VOUT 1 WDI WAKE UP Gnd N/C RESET Current Source (Circuit Bias) Delay VOUT Over Voltage Shutdown Current Limit Sense WAKE UP Delay WAKE UP Circuit Timing Circuit + WATCHDOG Circuit WDI Thermal Shutdown Sense - Error Amplifier Falling Edge Detector Bandgap Reference VOUT RESET RESET Circuit Gnd Cherry Semiconductor Corporation 2000 South County Trail, East Greenwich, RI 02818 Tel: (401)885-3600 Fax: (401)885-5786 Email: info@cherry-semi.com Web Site: www.cherry-semi.com Rev. 3/17/99 1 A Company CS8151C Absolute Maximum Ratings Power Dissipation.............................................................................................................................................Internally Limited Output Current (VOUT, RESET , Wake Up) ...................................................................................................Internally Limited Reverse Battery..........................................................................................................................................................................-15V Maximum Load Dump Transient .........................................................................................................................................+74V Maximum Negative Transient (t<2ms) .................................................................................................................................-50V ESD Susceptibility (Human Body Model)..............................................................................................................................2kV ESD Susceptibility (Machine Model).....................................................................................................................................200V Logic Inputs/Outputs ................................................................................................................................................-0.3V to +6V Storage Temperature Range ................................................................................................................................-55C to +150C Lead Temperature Soldering Wave Solder (through hole styles only) .....................................................................................10 sec. max, 260C peak Electrical Characteristics: TA = 0C to 70C, 0C TJ 125C, 6V VIN 26V, IOUT = 100A to 100mA, C2 = 47F (ESR < 81/2), CDelay = 0.1F (unless otherwise noted) PARAMETER TEST CONDITIONS MIN TYP MAX UNIT 5.00 5.00 5.05 5.10 V V Output Section Output Voltage, VOUT 9V < VIN < 16V 6V < VIN < 26V, 0 < IOUT < 100mA 4.95 4.90 Dropout Voltage (VIN - VOUT) IOUT = 100mA IOUT = 100A 400 100 600 150 mV mV Load Regulation VIN = 14V, 100A < IOUT < 100mA 10 50 mV 10 50 mV Line Regulation IOUT = 1mA, 6V < VIN < 26V Ripple Rejection 7V < VIN < 17V @ f = 120Hz, IOUT = 100mA 60 75 dB Current Limit VOUT = 4.5V 100 250 mA 150 180 210 C 50 56 62 V Thermal Shutdown Overvoltage Shutdown VOUT < 1V Quiescent Current IOUT = 200A (Sleep) IOUT = 50mA IOUT = 100mA (Wake Up) 0.40 4 12 0.75 20 mA mA mA VOUT = 5V, VIN = 0V 1.0 1.5 mA VOUT - 0.3 4.50 4.70 VOUT - 0.04 4.91 V V Reverse Current RESET Threshold High (RTH) Threshold Low (RTL) RTH VOUT Increasing RTL VOUT Decreasing Hysteresis RTH RTL 150 200 250 mV 1V < VOUT < RTL, IOUT = 25A IOUT = 25A, VOUT > RTH 3.8 0.2 4.2 0.8 5.1 V V 0.025 0.1 0.50 12 1.30 80 mA mA 3 5 7 ms Output LOW HIGH Current Limit RESET = 0V, VOUT > VRTH (sourcing) RESET = 5V, VOUT > 1V (sinking) Delay Time POR Mode 2 PARAMETER TEST CONDITIONS MIN TYP MAX UNIT Threshold HIGH LOW 1.4 1.3 2.0 0.8 V V Hysteresis 25 100 -10 0 Watchdog Input mV Input Current 0 < WDI < 6V Pulse Width 50% WDI falling edge to 50% WDI rising edge and 50% WDI rising edge to 50% WDI falling edge (see Figure 1) 5 +10 A Wake Up Period see Figure 1a 30 40 50 ms Wake Up Duty Cycle nominal see Figure 1c 40 50 60 % RESET HIGH to Wake Up Rising Delay Time 50% RESET rising edge to 50% Wake Up edge (see Figure 1) 15 20 25 ms Wake Up Response to Watchdog Input 50% WDI falling edge to 50% Wake Up falling edge 2 10 s Wake Up Response to RESET 50% RESET falling edge to 50% Wake Up falling edge VOUT = 5V(R)4.5V 2 10 s 0.2 4.2 0.8 5.1 V V 1.00 7.00 3.50 mA mA s Wake Up Output Output LOW HIGH IOUT = 25A(sinking) IOUT = 25A(sourcing) Current Limit 3.8 Wake Up = 5V Wake Up = 0V 0.025 .05 Package Lead Description Package Lead # Lead Symbol Function 8 L PDIP 1 VIN 2 WDI 3 Wake Up CMOS/TTL compatible output consisting of a continuously generated signal used to Wake Up the microprocessor from sleep mode. 4 RESET CMOS/TTL compatible output lead RESET goes low whenever VOUT drops by more than 6% from nominal, or during the absence of a correct watchdog signal. 5 7 8 Delay Gnd VOUT Input lead from timing capacitor for RESET and Wake Up signal. Ground Connection Supply voltage to the IC. CMOS/TTL compatible input lead. The watchdog function monitors the falling edge of the incoming signal. Regulated output voltage 5V 2%. 3 CS8151C Electrical Characteristics: TA = 0C to 70C, 0C TJ 125C, 6V VIN 26V, IOUT = 100A to 100mA, C2 = 47F (ESR < 81/2), CDelay = 0.1F (unless otherwise noted) CS8151C Timing Diagrams Figure 1a. Power Up, Sleep Mode and Normal Operation VIN ______ RESET WAKE UP Duty Cycle = 50% WAKE UP WDI VOUT- POR ______ RESET High to Wakeup Delay Time Power Up Normal Operation with varying WATCHDOG Signal Sleep Mode Figure 1b. Error Condition: Watchdog remains LOW and a RESET is issued ______ RESET delay time VIN ______ RESET WAKE UP WDI VOUT POR ______ RESET HIGH to WAKE UP DELAY TIME WAKE UP period ______ RESET HIGH to WAKEUP DELAY TIME Figure 1c. Power Down and Restart Sequence ______ RESET WAKE UP period WAKE UP WDI RTL VOUT POR POWER DOWN POR WATCHDOG Pulse Width 4 Dropout Voltage: The input-output voltage differential at which the circuit ceases to regulate against further reduction in input voltage. Measured when the output voltage has dropped 100mV from the nominal value obtained at 14V input, dropout voltage is dependent upon load current and junction temperature. Input Voltage: The DC voltage applied to the input terminals with respect to ground. Line Regulation: The change in output voltage for a change in the input voltage. The measurement is made under conditions of low dissipation or by using pulse techniques such that the average chip temperature is not significantly affected. Load Regulation: The change in output voltage for a change in load current at constant chip temperature. Quiescent Current: The part of the positive input current that does not contribute to the positive load current. The regulator ground lead current. Ripple Rejection: The ratio of the peak-to-peak input ripple voltage to the peak-to-peak output ripple voltage. Current Limit: Peak current that can be delivered to the output. Circuit Description Capacitor temperature coefficient and tolerance as well as the tolerance of the CS8151C must be taken into account in order to get the correct system tolerance for each parameter. Functional Description To reduce the drain on the battery a system can go into a low current consumption mode when ever its not performing a main routine. The Wake Up signal is generated continuously and is used to interrupt a microcontroller that is in sleep mode. The nominal output is a 5 volt square wave with a duty cycle of 50% at a frequency that is determined by a timing capacitor, CDelay. WAKE UP When the microprocessor receives a rising edge from the Wake Up output, it must issue a watchdog pulse and check its inputs to decide if it should resume normal operations or remain in the sleep mode. WDI The first falling edge of the watchdog signal causes the Wake Up to go low within 2s (typ) and remain low until the next Wake Up cycle (see Figure 2). Other watchdog pulses received within the same cycle are ignored (Figure 1). WAKE UP Response to WDI During power up, RESET is held low until the output voltage is in regulation. During operation, if the output voltage shifts below the regulation limits, the RESET toggles low and remains low until proper output voltage regulation is restored. After the RESET delay, RESET returns high. Figure 2. Wake Up response to WDI ______ RESET The Watchdog circuitry continuously monitors the input watchdog signal (WDI) from the microprocessor. The absence of a falling edge on the Watchdog input during one Wake Up cycle will cause a RESET pulse to occur at the end of the Wake Up cycle. (see Figure 1b). WAKE UP The Wake Up output is pulled low during a RESET regardless of the cause of the RESET . After the RESET returns high, the Wake Up cycle begins again (see Figures 1b). The RESET pulse width, Wake Up signal frequency and RESET high to Wake Up delay time are all set by one external capacitor CDelay. WAKE UP Response to ______ RESET Wake Up period=(4x10 5)CDelay Figure 3. Wake Up response to RESET (Low Voltage) RESET Delay Time=(5x10 4)CDelay RESET HIGH to Wake Up Delay Time =(2x10 5)CDelay 5 CS8151C Definition of Terms CS8151C Application Notes To determine an acceptable value for C2 for a particular application, start with a tantalum capacitor of the recommended value and work towards a less expensive alternative part. Step 1: Place the completed circuit with a tantalum capacitor of the recommended value in an environmental chamber at the lowest specified operating temperature and monitor the outputs with an oscilloscope. A decade box connected in series with the capacitor will simulate the higher ESR of an aluminum capacitor. Leave the decade box outside the chamber, the small resistance added by the longer leads is negligible. Step 2: With the input voltage at its maximum value, increase the load current slowly from zero to full load while observing the output for any oscillations. If no oscillations are observed, the capacitor is large enough to ensure a stable design under steady state conditions. Step 3: Increase the ESR of the capacitor from zero using the decade box and vary the load current until oscillations appear. Record the values of load current and ESR that cause the greatest oscillation. This represents the worst case load conditions for the regulator at low temperature. Step 4: Maintain the worst case load conditions set in step 3 and vary the input voltage until the oscillations increase. This point represents the worst case input voltage conditions. Step 5: If the capacitor is adequate, repeat steps 3 and 4 with the next smaller valued capacitor. A smaller capacitor will usually cost less and occupy less board space. If the output oscillates within the range of expected operating conditions, repeat steps 3 and 4 with the next larger standard capacitor value. Step 6: Test the load transient response by switching in various loads at several frequencies to simulate its real working environment. Vary the ESR to reduce ringing. Step 7: Remove the unit from the environmental chamber and heat the IC with a heat gun. Vary the load current as instructed in step 5 to test for any oscillations. Once the minimum capacitor value with the maximum ESR is found, a safety factor should be added to allow for the tolerance of the capacitor and any variations in regulator performance. Most good quality aluminum electrolytic capacitors have a tolerance of 20% so the minimum value found should be increased by at least 50% to allow for this tolerance plus the variation which will occur at low temperatures. The ESR of the capacitor should be less than 50% of the maximum allowable ESR found in step 3 above. Output Stage Protection The output stage is protected against overvoltage, short circuit and thermal runaway conditions (see Figure 4). > 30V VIN VOUT IOUT Load Dump Thermal Shutdown Short Circuit Figure 4: Typical Circuit Waveforms for Output Stage Protection. If the input voltage rises above 56V (e.g. load dump), the output shuts down. This response protects the internal circuitry and enables the IC to survive unexpected voltage transients. Should the junction temperature of the power device exceed 180uC (typ) the power transistor is turned off. Thermal shutdown is an effective means to prevent die overheating since the power transistor is the principle heat source in the IC. Stability Considerations The output or compensation capacitor C2 (see Figure 5) helps determine three main characteristics of a linear regulator: start-up delay, load transient response and loop stability. VIN VOUT C 1* 0.1mF RRST CS8151C C2** 10mF RESET *C1 required if regulator is located far from the power supply filter. **C2 required for stability. Calculating Power Dissipation in a Single Output Linear Regulator Figure 5. Test and application circuit showing output compensation. The capacitor value and type should be based on cost, availability, size and temperature constraints. A tantalum or aluminum electrolytic capacitor is best, since a film or ceramic capacitor with almost zero ESR can cause instability. The aluminum electrolytic capacitor is the least expensive solution, but, if the circuit operates at low temperatures (-25C to -40C), both the value and ESR of the capacitor will vary considerably. The capacitor manufacturers data sheet usually provide this information. The value for the output capacitor C2 shown in the test and applications circuit should work for most applications, however it is not necessarily the optimized solution. The maximum power dissipation for a single output regulator (Figure 6) is: PD(max) = {VIN(max) VOUT(min)}IOUT(max) + VIN(max)IQ (1) where: VIN(max) is the maximum input voltage, VOUT(min) is the minimum output voltage, IOUT(max) is the maximum output current for the application, and IQ is the quiescent current the regulator consumes at IOUT(max). 6 CS8151C Application Diagram Once the value of PD(max) is known, the maximum permissible value of RQJA can be calculated: RQJA = 150C - TA PD Heat Sinks Each material in the heat flow path between the IC and the outside environment will have a thermal resistance. Like series electrical resistances, these resistances are summed to determine the value of RQJA: (2) The value of RQJA can then be compared with those in the package section of the data sheet. Those packages with RQJA's less than the calculated value in equation 2 will keep the die temperature below 150C. RQJA = RQJC + RQCS + RQSA where: RQJC = the junctiontocase thermal resistance, RQCS = the casetoheatsink thermal resistance, and RQSA = the heatsinktoambient thermal resistance. RQJC appears in the package section of the data sheet. Like RQJA, it too is a function of package type. RQCS and RQSA are functions of the package type, heatsink and the interface between them. These values appear in heat sink data sheets of heat sink manufacturers. In some cases, none of the packages will be sufficient to dissipate the heat generated by the IC, and an external heatsink will be required. A heat sink effectively increases the surface area of the package to improve the flow of heat away from the IC and into the surrounding air. IIN VIN IOUT Smart Regulator } VOUT Control Features IQ Figure 6. Single output regulator with key performance parameters labeled. Application Diagram BATTERY VOUT V VCC IN C1 C2 CS8151C Microprocessor WDI CDelay Gnd (3) I/O ______ RESET ______ RESET WAKE UP CDelay I/O 7 CS8151C Package Specification PACKAGE THERMAL DATA PACKAGE DIMENSIONS IN mm (INCHES) Thermal Data RQJC typ RQJA typ D Metric English Max Min Max Min 10.16 9.02 .400 .355 Lead Count 8L PDIP 8 Lead PDIP 52 100 uC/W uC/W Plastic DIP (N); 300 mil wide 7.11 (.280) 6.10 (.240) 8.26 (.325) 7.62 (.300) 1.77 (.070) 1.14 (.045) 2.54 (.100) BSC 3.68 (.145) 2.92 (.115) .356 (.014) .203 (.008) 0.39 (.015) MIN. .558 (.022) .356 (.014) REF: JEDEC MS-001 D Some 8 and 16 lead packages may have 1/2 lead at the end of the package. All specs are the same. Ordering Information Part Number CS8151CGN8 Rev. 3/17/99 Description 8 Lead PDIP Cherry Semiconductor Corporation reserves the right to make changes to the specifications without notice. Please contact Cherry Semiconductor Corporation for the latest available information. 8 (c) 1999 Cherry Semiconductor Corporation