4 Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. H
06/26/08
IS62C1024AL
IS65C1024AL
READ CYCLE SWITCHING CHARACTERISTICS(1) (Over Operating Range)
-35 ns -45 ns
Symbol Parameter Min. Max. Min. Max. Unit
trc Read Cycle Time 35 — 45 — ns
taa Address Access Time — 35 — 45 ns
toha Output Hold Time 3 — 3 — ns
tace1 CE1 Access Time — 35 — 45 ns
tace2 CE2 Access Time — 35 — 45 ns
tDoe OE Access Time — 10 — 20 ns
tlzoe(2) OE to Low-Z Output 3 — 5 — ns
thzoe(2) OE to High-Z Output 0 10 0 15 ns
tlzce1(2) CE1 to Low-Z Output 3 — 5 — ns
tlzce2(2) CE2 to Low-Z Output 3 — 5 — ns
thzce(2) CE1 or CE2 to High-Z Output 0 10 0 15 ns
Notes:
1. Test conditions assume signal transition times of 5 ns or less, timing reference levels of 1.5V, input pulse levels of 0.6
to 2.4V and output loading specified in Figure 1a.
2. Tested with the load in Figure 1b. Transition is measured ±500 mV from steady-state voltage. Not 100% tested.
IS62C1024AL/IS65C1024AL
POWER SUPPLY CHARACTERISTICS(1) (Over Operating Range)
-35 ns -45 ns
Symbol Parameter Test Conditions Min. Max. Min. Max. Unit
Icc Average operating CE1 = VIl, ce2 = VIh Com. — 25 mA
Current VIn = VIh or VIl, Ind. — 30
I I/o= 0 mA, f=0 Auto. — 35
Icc1 VDD Dynamic Operating VDD = Max., CE1 = VIl Com. — 30 mA
Supply Current Iout = 0 mA, f = fmax Ind. — 35
VIn = VIh or VIl Auto. — 40
CE2 = VIh typ.(2) — 20
Isb1 TTL Standby Current VDD = Max., Com. — 1 mA
(TTL Inputs) VIn = VIh or VIl, CE1 ≥ VIh, Ind. — 1.5
or CE2 ≤ VIl, f = 0 Auto. — 2
Isb2 CMOS Standby VDD = Max., Com. — 5 µA
Current (CMOS Inputs) CE1 ≥ VDD – 0.2V, or Ind. — 10
ce2 ≤ 0.2V, VIn ≥ VDD – 0.2V, Auto. — 45
or VIn ≤ Vss + 0.2V, f = 0 typ.(2) — 4
Note:
1. At f = fmax, address and data inputs are cycling at the maximum frequency, f = 0 means no input lines change.
2. Typical Values are measured at VDD = 5V, Ta = 25oC and not 100% tested.