FSR1110D, FSR1110R Data Sheet Radiation Hardened, SEGR Resistant N-Channel Power MOSFETs The Discrete Products Operation of Fairchild has developed a series of Radiation Hardened MOSFETs specifically designed for commercial and military space applications. Enhanced Power MOSFET immunity to Single Event Effects (SEE), Single Event Gate Rupture (SEGR) in particular, is combined with 100K RADS of total dose hardness to provide devices which are ideally suited to harsh space environments. The dose rate and neutron tolerance necessary for military applications have not been sacrificed. The Fairchild portfolio of SEGR resistant radiation hardened MOSFETs includes N-Channel and P-Channel devices in a variety of voltage, current and on-resistance ratings. Numerous packaging options are also available. This MOSFET is an enhancement-mode silicon-gate power field-effect transistor of the vertical DMOS (VDMOS) structure. It is specially designed and processed to be radiation tolerant. The MOSFET is well suited for applications exposed to radiation environments such as switching regulation, switching converters, motor drives, relay drivers and drivers for high-power bipolar switching transistors requiring high speed and low gate drive power. This type can be operated directly from integrated circuits. December 2001 Features * 1.0A, 100V, rDS(ON) = 0.680 * Contains Four Isolated and Independent N-Channel MOSFETs * Total Dose - Meets Pre-RAD Specifications to 100K RAD (Si) * Single Event - Safe Operating Area Curve for Single Event Effects - SEE Immunity for LET of 36MeV/mg/cm2 with VDS up to 80% of Rated Breakdown and VGS of 10V Off-Bias * Dose Rate - Typically Survives 3E9 RAD (Si)/s at 80% BVDSS - Typically Survives 2E12 if Current Limited to IDM * Photo Current - 0.3nA Per-RAD(Si)/s Typically * Neutron - Maintain Pre-RAD Specifications for 3E13 Neutrons/cm2 - Usable to 3E14 Neutrons/cm2 Packaging 14 PIN DIP Reliability screening is available as either commercial, TXV equivalent of MIL-S-19500, or Space equivalent of MIL-S-19500. Contact Fairchild for any desired deviations from the data sheet. Ordering Information RAD LEVEL SCREENING LEVEL PART NUMBER/BRAND 10K Commercial FSR1110D1 100K TXV FSR1110R3 100K Space FSR1110R4 Pinout D3 1 14 D2 S3 2 13 S2 G3 3 12 G2 NC 4 11 NC G4 5 10 G1 S4 6 9 S1 D4 7 8 D1 Formerly available as type TA45032. Symbol D G S (c)2001 Fairchild Semiconductor Corporation FSR1110D, FSR1110R Rev. B FSR1110D, FSR1110R Absolute Maximum Ratings TC = 25oC, Unless Otherwise Specified Drain to Source Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .VDS Drain to Gate Voltage (RGS = 20k) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . VDGR Continuous Drain Current TC = 25oC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ID TC = 100oC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ID Pulsed Drain Current . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . IDM Gate to Source Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .VGS Maximum Power Dissipation TC = 25oC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . PT TC = 100oC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . PT Linear Derating Factor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Single Pulsed Avalanche Current, L = 100H, (See Test Figure) . . . . . . . . . . . . . . . . . . . . . . . . IAS Continuous Source Current (Body Diode) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .IS Pulsed Source Current (Body Diode) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ISM Operating and Storage Temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . TJ, TSTG Lead Temperature (During Soldering) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . TL (Distance >0.063in (1.6mm) from Case, 10s Max) FSR1110D, FSR1110R 100 100 UNITS V V 1.0 0.6 3.0 20 A A A V 1.25 0.5 0.01 3.0 1.0 3.0 -55 to 150 W W W/ oC A A A oC oC 300 CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Electrical Specifications TC = 25oC, Unless Otherwise Specified PARAMETER Drain to Source Breakdown Voltage Gate Threshold Voltage Zero Gate Voltage Drain Current Gate to Source Leakage Current Drain to Source On-State Voltage Drain to Source On Resistance Turn-On Delay Time Rise Time Turn-Off Delay Time Fall Time Total Gate Charge SYMBOL BVDSS VGS(TH) IDSS IGSS VDS(ON) rDS(ON)12 td(ON) tr TEST CONDITIONS ID = 1mA, VGS = 0V VGS = VDS, ID = 1mA VDS = 80V, VGS = 0V VGS = 20V TC = -55oC TC = 25oC TC = 125oC TC = 25oC TC = 125oC TC = 25oC TC = 125oC VGS = 12V, ID = 1.0A ID = 0.6A, VGS = 12V TC = 25oC TC = 125oC VDD = 50V, ID = 1.0A, RL = 50, VGS = 12V, RGS = 7.5 td(OFF) tf Qg(TOT) VGS = 0V to 20V Gate Charge at 12V Qg(12) VGS = 0V to 12V Threshold Gate Charge Qg(TH) VGS = 0V to 2V VDD = 50V, ID = 1.0A MIN TYP MAX UNITS 100 - - V - - 5.0 V 1.5 - 4.0 V 0.5 - - V - - 25 A - - 250 A - - 100 nA - - 200 nA - - 0.71 V - 0.570 0.680 - - 1.09 - - 15 ns - - 15 ns - - 25 ns - - 20 ns - - 14 nC - 8.7 9.7 nC - - 0.54 nC Gate Charge Source Qgs - 1.4 1.7 nC Gate Charge Drain Qgd - 4.2 4.7 nC Plateau Voltage V(PLATEAU) ID = 1.0A, VDS = 15V - 6 - V Input Capacitance CISS - 155 - pF Output Capacitance COSS VDS = 25V, VGS = 0V, f = 1MHz - 70 - pF Reverse Transfer Capacitance CRSS - 20 - pF 100 oC/W Thermal Resistance Junction to Ambient (c)2001 Fairchild Semiconductor Corporation RJA - - FSR1110D, FSR1110R Rev. B FSR1110D, FSR1110R Source to Drain Diode Specifications PARAMETER Forward Voltage SYMBOL VSD Reverse Recovery Time TEST CONDITIONS MIN TYP MAX UNITS 0.6 - 1.8 V - - 110 ns ISD = 1.0A ISD = 1.0A, dISD/dt = 100A/s trr Electrical Specifications up to 100K RAD TC = 25oC, Unless Otherwise Specified PARAMETER SYMBOL TEST CONDITIONS MIN MAX UNITS Drain to Source Breakdown Volts (Note 3) BVDSS VGS = 0, ID = 1mA 100 - V Gate to Source Threshold Volts (Note 3) VGS(TH) VGS = VDS, ID = 1mA 1.5 4.0 V Gate to Body Leakage (Notes 2, 3) IGSS VGS = 20V, VDS = 0V - 100 nA Zero Gate Leakage (Note 3) IDSS VGS = 0, VDS = 80V - 25 A Drain to Source On-State Volts (Notes 1, 3) VDS(ON) VGS = 12V, ID = 1.0A - 0.710 V Drain to Source On Resistance (Notes 1, 3) rDS(ON)12 VGS = 12V, ID = 0.6A - 0.680 NOTES: 1. Pulse test, 300s Max. 2. Absolute value. 3. Insitu Gamma bias must be sampled for both VGS = 12V, VDS = 0V and VGS = 0V, VDS = 80% BVDSS . Single Event Effects (SEB, SEGR) Note 4 ENVIRONMENT (NOTE 5) TYPICAL LET (MeV/mg/cm) TYPICAL RANGE () APPLIED VGS BIAS (V) (NOTE 6) MAXIMUM VDS BIAS (V) TEST SYMBOL ION SPECIES Single Event Effects Safe Operating Area SEESOA Ni 28 43 -20 100 Br 37 36 -10 100 Br 37 36 -15 80 Br 37 36 -20 50 NOTES: 4. Testing conducted at Brookhaven National Labs; sponsored by Naval Surface Warfare Center (NSWC), Crane, IN. 5. Fluence = 1E5 ions/cm2 (typical), T = 25oC. 6. Does not exhibit Single Event Burnout (SEB) or Single Event Gate Rupture (SEGR). (c)2001 Fairchild Semiconductor Corporation FSR1110D, FSR1110R Rev. B FSR1110D, FSR1110R Typical Performance Curves LET = 26MeV/mg/cm2, RANGE = 43 LET = 37MeV/mg/cm2, RANGE = 36 LIMITING INDUCTANCE (HENRY) 120 1E-3 FLUENCE = 1E5 IONS/cm2 (TYPICAL) 100 VDS (V) 80 60 40 20 TEMP = 25oC 0 0 -5 -10 -15 -20 1E-4 ILM = 10A 30A 1E-5 100A 300A 1E-6 1E-7 10 -25 30 VGS (V) 100 1000 300 DRAIN SUPPLY (V) FIGURE 1. SINGLE EVENT EFFECTS SAFE OPERATING AREA FIGURE 2. DRAIN INDUCTANCE REQUIRED TO LIMIT GAMMA DOT CURRENT TO IAS 1.2 10 TC = 25oC ID , DRAIN CURRENT (A) ID , DRAIN (A) 1.0 0.8 0.6 0.4 5ms 1 10ms OPERATION IN THIS AREA MAY BE LIMITED BY rDS(ON) 0.2 0 -50 0 50 100 0.1 0.1 150 TC , CASE TEMPERATURE (oC) 50ms 10 1 100 1000 VDS , DRAIN-TO-SOURCE VOLTAGE (V) FIGURE 3. MAXIMUM CONTINUOUS DRAIN CURRENT vs TEMPERATURE FIGURE 4. FORWARD BIAS SAFE OPERATING AREA 2.5 12V QG QGS QGD VG NORMALIZED rDS(ON) PULSE DURATION = 250ms,VGS = 12V, ID = 0.6A 2.0 1.5 1.0 0.5 CHARGE 0.0 -80 -40 0 40 80 120 160 TJ , JUNCTION TEMPERATURE (oC) FIGURE 5. BASIC GATE CHARGE WAVEFORM (c)2001 Fairchild Semiconductor Corporation FIGURE 6. NORMALIZED rDS(ON) vs JUNCTION TEMPERATURE FSR1110D, FSR1110R Rev. B FSR1110D, FSR1110R Typical Performance Curves (Continued) 10 THERMAL RESPONSE (ZJC) THERMAL MATRIX T1 P1 .73P2 .73P3 .73P4 .73P1 P2 .73P3 .73P4 .73P1 .73P2 P3 .73P4 .73P1 .73P2 .73P3 P4 1 T2 0.5 0.1 T3 0.2 0.1 = T4 _ ] * [R0JA 0.05 0.02 SINGLE PULSE PDM 0.01 0.01 NOTES: DUTY FACTOR: D = t1/t2 PEAK TJ = PDM x ZJC + TC 0.001 10-4 10-3 10-2 10-1 100 t1 t2 101 102 103 t, RECTANGULAR PULSE DURATION (s) FIGURE 7. NORMALIZED MAXIMUM TRANSIENT THERMAL RESPONSE IAS , AVALANCHE CURRENT (A) 10 STARTING TJ = 25oC 1 STARTING TJ = 150oC IF R = 0 tAV = (L) (IAS) / (1.3 RATED BVDSS - VDD) IF R 0 tAV = (L/R) ln [(IAS*R) / (1.3 RATED BVDSS - VDD) + 1] 0.01 0.1 1 10 tAV , TIME IN AVALANCHE (ms) FIGURE 8. UNCLAMPED INDUCTIVE SWITCHING (c)2001 Fairchild Semiconductor Corporation FSR1110D, FSR1110R Rev. B FSR1110D, FSR1110R Test Circuits and Waveforms ELECTRONIC SWITCH OPENS WHEN IAS IS REACHED VDS L BVDSS + CURRENT I TRANSFORMER AS tP - VARY tP TO OBTAIN REQUIRED PEAK IAS VDD 50V-150V DUT tP VDD + 50 VGS 20V 0V VDS IAS 50 tAV FIGURE 9. UNCLAMPED ENERGY TEST CIRCUIT FIGURE 10. UNCLAMPED ENERGY WAVEFORMS tON VDD tOFF td(ON) td(OFF) tr RL VDS tf 90% 90% VDS VGS = 12V 10% DUT 10% 0V 90% RGS 50% VGS 50% PULSE WIDTH 10% FIGURE 11. RESISTIVE SWITCHING TEST CIRCUIT (c)2001 Fairchild Semiconductor Corporation FIGURE 12. RESISTIVE SWITCHING WAVEFORMS FSR1110D, FSR1110R Rev. B FSR1110D, FSR1110R Screening Information Screening is performed in accordance with the latest revision in effect of MIL-S-19500, (Screening Information Table). Delta Tests and Limits (JANTXV Equivalent, JANS Equivalent) TC = 25oC, Unless Otherwise Specified PARAMETER SYMBOL TEST CONDITIONS MAX UNITS Gate to Source Leakage Current IGSS VGS = 20V 20 (Note 7) nA Zero Gate Voltage Drain Current IDSS VDS = 80% Rated Value 25 (Note 7) A Drain to Source On Resistance rDS(ON) TC = 25oC at Rated ID 20% (Note 8) Gate Threshold Voltage VGS(TH) ID = 1.0mA 20% (Note 8) V NOTES: 7. Or 100% of Initial Reading (whichever is greater). 8. Of Initial Reading. Screening Information TEST JANTXV EQUIVALENT JANS EQUIVALENT Unclamped Inductive Switching VGS(PEAK) = 15V, L = 0.1mH; Limit = 3.0A VGS(PEAK) = 15V, L = 0.1mH; Limit = 3.0A Thermal Response tH = 100ms; VH = 15V; IH = 0.15A; LIMIT = 62mV tH = 100ms; VH = 15V; IH = 0.15A; LIMIT = 62mV Gate Stress VGS = 30V, t = 250s VGS = 30V, t = 250s Pind Optional Required Pre Burn-In Tests (Note 9) MIL-S-19500 Group A, Subgroup 2 (All Static Tests at 25oC) MIL-S-19500 Group A, Subgroup 2 (All Static Tests at 25oC) Steady State Gate Bias (Gate Stress) MIL-STD-750, Method 1042, Condition B VGS = 80% of Rated Value, TA = 150oC, Time = 48 hours MIL-STD-750, Method 1042, Condition B VGS = 80% of Rated Value, TA = 150oC, Time = 48 hours Interim Electrical Tests (Note 9) All Delta Parameters Listed in the Delta Tests and Limits Table All Delta Parameters Listed in the Delta Tests and Limits Table Steady State Reverse Bias (Drain Stress) MIL-STD-750, Method 1042, Condition A VDS = 80% of Rated Value, TA = 150oC, Time = 160 hours MIL-STD-750, Method 1042, Condition A VDS = 80% of Rated Value, TA = 150oC, Time = 240 hours PDA 10% 5% Final Electrical Tests (Note 9) MIL-S-19500, Group A, Subgroup 2 MIL-S-19500, Group A, Subgroups 2 and 3 NOTE: 9. Test limits are identical pre and post burn-in. Additional Tests PARAMETER SYMBOL TEST CONDITIONS MAX UNITS Safe Operating Area SOA VDS = 80V, t = 10ms 0.58 A Thermal Impedance VSD tH = 500ms; VH = 13V; IH = 0.50A 260 mV (c)2001 Fairchild Semiconductor Corporation FSR1110D, FSR1110R Rev. B FSR1110D, FSR1110R Rad Hard Data Packages - Fairchild Power Transistors TXV Equivalent Class S - Equivalents 1. RAD HARD TXV EQUIVALENT - STANDARD DATA PACKAGE 1. RAD HARD "S" EQUIVALENT - STANDARD DATA PACKAGE A. Certificate of Compliance A. Certificate of Compliance B. Assembly Flow Chart B. Serialization Records C. Preconditioning - Attributes Data Sheet C. Assembly Flow Chart D. Group A - Attributes Data Sheet D. SEM Photos and Report E. Group B - Attributes Data Sheet F. Group C - Attributes Data Sheet G. Group D - Attributes Data Sheet E. Preconditioning - Attributes Data Sheet - Hi-Rel Lot Traveler - HTRB - Hi Temp Gate Stress Post Reverse Bias Data and Delta Data - HTRB - Hi Temp Drain Stress Post Reverse Bias Delta Data 2. RAD HARD TXV EQUIVALENT - OPTIONAL DATA PACKAGE F. Group A - Attributes Data Sheet A. Certificate of Compliance G. Group B - Attributes Data Sheet B. Assembly Flow Chart H. Group C - Attributes Data Sheet I. Group D - Attributes Data Sheet C. Preconditioning - Attributes Data Sheet - Precondition Lot Traveler - Pre and Post Burn-In Read and Record Data D. Group A - Attributes Data Sheet - Group A Lot Traveler E. Group B - Attributes Data Sheet - Group B Lot Traveler - Pre and Post Read and Record Data for Intermittent Operating Life (Subgroup B3) - Bond Strength Data (Subgroup B3) - Pre and Post High Temperature Operating Life Read and Record Data (Subgroup B6) F. Group C - Attributes Data Sheet - Group C Lot Traveler - Pre and Post Read and Record Data for Intermittent Operating Life (Subgroup C6) - Bond Strength Data (Subgroup C6) G. Group D - Attributes Data Sheet - Group D Lot Traveler - Pre and Post RAD Read and Record Data 2. RAD HARD MAX. "S" EQUIVALENT - OPTIONAL DATA PACKAGE A. Certificate of Compliance B. Serialization Records C. Assembly Flow Chart D. SEM Photos and Report E. Preconditioning - Attributes Data Sheet - Hi-Rel Lot Traveler - HTRB - Hi Temp Gate Stress Post Reverse Bias Data and Delta Data - HTRB - Hi Temp Drain Stress Post Reverse Bias Delta Data - X-Ray and X-Ray Report F. Group A - Attributes Data Sheet - Hi-Rel Lot Traveler - Subgroups A2, A3, A4, A5 and A7 Data G. Group B - Attributes Data Sheet - Hi-Rel Lot Traveler - Subgroups B1, B3, B4, B5 and B6 Data H. Group C - Attributes Data Sheet - Hi-Rel Lot Traveler - Subgroups C1, C2, C3 and C6 Data I. Group D (c)2001 Fairchild Semiconductor Corporation - Attributes Data Sheet - Hi-Rel Lot Traveler - Pre and Post Radiation Data FSR1110D, FSR1110R Rev. B TRADEMARKS The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks. ACExTM BottomlessTM CoolFETTM CROSSVOLTTM DenseTrenchTM DOMETM EcoSPARKTM E2CMOSTM EnSignaTM FACTTM FACT Quiet SeriesTM FAST FASTrTM FRFETTM GlobalOptoisolatorTM GTOTM HiSeCTM ISOPLANARTM LittleFETTM MicroFETTM MicroPakTM MICROWIRETM OPTOLOGICTM OPTOPLANARTM PACMANTM POPTM Power247TM PowerTrench QFETTM QSTM QT OptoelectronicsTM Quiet SeriesTM SILENT SWITCHER SMART STARTTM STAR*POWERTM StealthTM SuperSOTTM-3 SuperSOTTM-6 SuperSOTTM-8 SyncFETTM TinyLogicTM TruTranslationTM UHCTM UltraFET VCXTM STAR*POWER is used under license DISCLAIMER FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: 1. Life support devices or systems are devices or 2. A critical component is any component of a life systems which, (a) are intended for surgical implant into support device or system whose failure to perform can the body, or (b) support or sustain life, or (c) whose be reasonably expected to cause the failure of the life failure to perform when properly used in accordance support device or system, or to affect its safety or with instructions for use provided in the labeling, can be effectiveness. reasonably expected to result in significant injury to the user. PRODUCT STATUS DEFINITIONS Definition of Terms Datasheet Identification Product Status Definition Advance Information Formative or In Design This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. Preliminary First Production This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. No Identification Needed Full Production This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. Obsolete Not In Production This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only. Rev. H4