54AC373 * 54ACT373 Octal Transparent Latch with TRI-STATE (R) Outputs General Description Features The 'AC/'ACT373 consists of eight latches with TRI-STATE outputs for bus organized system applications. The flip-flops appear transparent to the data when Latch Enable (LE) is HIGH. When LE is LOW, the data that meets the setup time is latched. Data appears on the bus when the Output Enable (OE) is LOW. When OE is HIGH, the bus output is in the high impedance state. n n n n n n ICC and IOZ reduced by 50% Eight latches in a single package TRI-STATE outputs for bus interfacing Outputs source/sink 24 mA 'ACT373 has TTL-compatible inputs Standard Microcircuit Drawing (SMD) -- 'AC373: 5962-87555 -- 'ACT373: 5962-87556 Logic Symbols IEEE/IEC DS100329-1 DS100329-2 Pin Names Description D0-D7 Data Inputs LE Latch Enable Input OE Output Enable Input O0-O7 TRI-STATE Latch Outputs TRI-STATE (R) is a registered trademark of National Semiconductor Corporation. FACT (R) is a registered trademark of Fairchild Semiconductor Corporation. (c) 1998 National Semiconductor Corporation DS100329 www.national.com 54AC373 * 54ACT373 Octal Transparent Latch with TRI-STATE Outputs August 1998 Connection Diagrams Pin Assignment for LCC Pin Assignment for DIP and Flatpak DS100329-4 DS100329-3 Functional Description The 'AC/'ACT373 contains eight D-type latches with TRI-STATE standard outputs. When the Latch Enable (LE) input is HIGH, data on the Dn inputs enters the latches. In this condition the latches are transparent, i.e., a latch output will change state each time its D input changes. When LE is LOW, the latches store the information that was present on the D inputs a setup time preceding the HIGH-to-LOW transition of LE. The TRI-STATE standard outputs are controlled by the Output Enable (OE) input. When OE is LOW, the standard outputs are in the 2-state mode. When OE is HIGH, the standard outputs are in the high impedance mode but this does not interfere with entering new data into the latches. www.national.com Truth Table Inputs Outputs LE OE Dn On X H X Z H L L L H L H H L L X O0 H = HIGH Voltage Level L = LOW Voltage Level Z = High Impedance X = Immaterial O0 = Previous O0 before HIGH to Low transition of Latch Enable 2 Logic Diagram DS100329-5 Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays. 3 www.national.com Absolute Maximum Ratings (Note 1) Recommended Operating Conditions If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications. Supply Voltage (VCC) DC Input Diode Current (IIK) VI = -0.5V VI = VCC + 0.5V DC Input Voltage (VI) DC Output Diode Current (IOK) VO = -0.5V VO = VCC + 0.5V DC Output Voltage (VO) DC Output Source or Sink Current (IO) DC VCC or Ground Current per Output Pin (ICC or IGND) Storage Temperature (TSTG) Junction Temperature (TJ) CDIP Supply Voltage (VCC) 'AC 'ACT Input Voltage (VI) Output Voltage (VO) Operating Temperature (TA) 54AC/ACT Minimum Input Edge Rate (V/t) 'AC Devices VIN from 30% to 70% of VCC VCC @ 3.3V, 4.5V, 5.5V Minimum Input Edge Rate (V/t) 'ACT Devices VIN from 0.8V to 2.0V VCC @ 4.5V, 5.5V -0.5V to +7.0V -20 mA +20 mA -0.5V to VCC + 0.5V -20 mA +20 mA -0.5V to VCC + 0.5V 50 mA 50 mA -65C to +150C 2.0V to 6.0V 4.5V to 5.5V 0V to VCC 0V to VCC -55C to +125C 125 mV/ns 125 mV/ns Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. National does not recommend operation of FACT (R) circuits outside databook specifications. 175C DC Characteristics for 'AC Family Devices Symbol Parameter VCC 54AC TA = (V) -55C to +125C Units Conditions Guaranteed Limits VIH VIL VOH Minimum High 3.0 2.1 Level Input 4.5 3.15 Voltage 5.5 3.85 Maximum Low 3.0 0.9 Level Input 4.5 1.35 Voltage 5.5 1.65 Minimum High 3.0 2.9 Level Output 4.5 4.4 Voltage 5.5 5.4 VOUT = 0.1V V or VCC - 0.1V V or VCC - 0.1V VOUT = 0.1V IOUT = -50 A V (Note 2) VIN = VIL or VIH VOL 3.0 2.4 4.5 3.7 5.5 4.7 Maximum Low 3.0 0.1 Level Output 4.5 0.1 Voltage 5.5 0.1 -12 mA V IOH -24 mA -24 mA IOUT = 50 A V (Note 2) VIN = VIL or VIH IIN Maximum Input 3.0 0.50 4.5 0.50 5.5 0.50 5.5 1.0 Leakage Current www.national.com 4 12 mA V IOL 24 mA 24 mA A VI = VCC, GND DC Characteristics for 'AC Family Devices Symbol Parameter (Continued) VCC 54AC TA = (V) -55C to +125C Units Conditions Guaranteed Limits IOZ 5.5 5.0 A VI (OE) = VIL, VIH VI = VCC, GND VO = VCC, GND 5.5 50 mA VOLD = 1.65V Max 5.5 -50 mA VOHD = 3.85V Min 5.5 80.0 A VIN = VCC Maximum TRI-STATE Current IOLD IOHD (Note 3) Minimum Dynamic Output Current ICC Maximum Quiescent Supply Current or GND Note 2: All outputs loaded, thresholds on input associated with output under test. Note 3: Maximum test duration 2.0 ms, one output loaded at a time. Note 4: IIN and ICC @ 3.0V are guaranteed to be less than or equal to the respective limit @ 5.5V VCC. ICC for 54AC @ 25C is identical to 74AC @ 25C. DC Characteristics for 'ACT Family Devices Symbol Parameter VCC 54ACT TA = (V) -55C to +125C Units Conditions Guaranteed Limits VIH VIL VOH Minimum High Level 4.5 2.0 Input Voltage 5.5 2.0 Maximum Low Level 4.5 0.8 Input Voltage 5.5 0.8 Minimum High Level 4.5 4.4 Output Voltage 5.5 5.4 V VOUT = 0.1V V or VCC - 0.1V VOUT = 0.1V V or VCC - 0.1V IOUT = -50 A (Note 5) VIN = VIL or VIH VOL 4.5 3.70 5.5 4.70 Maximum Low Level 4.5 0.1 Output Voltage 5.5 0.1 V IOH V IOUT = 50 A -24 mA -24 mA (Note 5) VIN = VIL or VIH 4.5 0.50 5.5 0.50 V IOL 24 mA 24 mA IIN Maximum Input Leakage Current 5.5 1.0 A VI = VCC, GND IOZ Maximum TRI-STATE 5.5 5.0 A VI = VIL, VIH VO = VCC, GND VI = VCC - 2.1V Current ICCT Maximum ICC/Input 5.5 1.6 mA IOLD (Note 6) Minimum Dynamic 5.5 50 mA IOHD Output Current 5.5 -50 mA VOLD = 1.65V Max VOHD = 3.85V Min ICC Maximum Quiescent 5.5 80.0 A VIN = VCC Supply Current or GND Note 5: All outputs loaded; thresholds on input associated with output under test. Note 6: Maximum test duration 2.0 ms, one output loaded at a time. Note 7: ICC for 54ACT @ 25C is identical to 74ACT @ 25C. 5 www.national.com AC Electrical Characteristics 54AC TA = -55C VCC Symbol Parameter (V) to +125C CL = 50 pF (Note 8) Min tPLH tPHL tPLH tPHL tPZH tPZL 3.3 1.0 16.5 Dn to On 5.0 1.5 11.5 Propagation Delay 3.3 1.0 16.0 Dn to On 5.0 1.5 11.5 Propagation Delay 3.3 1.0 16.5 LE to On 5.0 1.5 12.0 Propagation Delay 3.3 1.0 15.0 LE to On 5.0 1.5 11.0 Output Enable Time 3.3 1.0 14.0 5.0 1.5 10.5 3.3 1.0 13.5 5.0 1.5 10.0 3.3 1.0 16.0 5.0 1.5 13.5 3.3 1.0 13.0 5.0 1.5 10.5 Output Disable Time tPLZ Max Propagation Delay Output Enable Time tPHZ Units Output Disable Time ns ns ns ns ns ns ns ns Note 8: Voltage Range 3.3 is 3.3V 0.3V Voltage Range 5.0 is 5.0V 0.5V AC Operating Requirements 54AC TA = -55C VCC Symbol Parameter (V) to +125C CL = 50 pF (Note 9) Fig. Units Guaranteed Minimum ts th tw Setup Time, HIGH or LOW 3.3 6.5 Dn to LE 5.0 5.0 Hold Time, HIGH or LOW 3.3 1.0 Dn to LE 5.0 1.0 LE Pulse Width, 3.3 6.5 HIGH 5.0 5.0 Note 9: Voltage Range 3.3 is 3.3V 0.3V Voltage Range 5.0 is 5.0V 0.5V www.national.com 6 ns ns ns No. AC Electrical Characteristics 54ACT TA = -55C VCC Symbol Parameter (V) to +125C CL = 50 pF (Note 10) tPLH Propagation Delay Units Min Max 5.0 1.5 12.5 ns 5.0 1.5 12.5 ns 5.0 1.5 12.5 ns 5.0 1.5 11.5 ns Dn to On tPHL Propagation Delay Dn to On tPLH Propagation Delay LE to On tPHL Propagation Delay LE to On tPZH Output Enable Time 5.0 1.5 11.5 ns tPZL Output Enable Time 5.0 1.5 11.0 ns tPHZ Output Disable Time 5.0 1.5 14.0 ns tPLZ Output Disable Time 5.0 1.5 11.0 ns Note 10: Voltage Range 5.0 is 5.0V 0.5V AC Operating Requirements VCC Symbol Parameter (V) (Note 11) 54ACT TA = -55C to +125C CL = 50 pF Units Guaranteed Minimum ts Setup Time, HIGH or LOW 5.0 8.5 ns 5.0 1.0 ns 5.0 8.5 ns Dn to LE th Hold Time, HIGH or LOW Dn to LE tw LE Pulse Width, HIGH Note 11: Voltage Range 5.0 is 5.0V 0.5V Capacitance Typ Units CIN Symbol Input Capacitance Parameter 4.5 pF CPD Power Dissipation Capacitance 40.0 pF 7 Conditions VCC = OPEN VCC = 5.0V www.national.com 8 Physical Dimensions inches (millimeters) unless otherwise noted 20 Terminal Ceramic Leadless Chip Carrier (L) NS Package Number E20A 20 Lead Ceramic Dual-In-Line Package (D) NS Package Number J20A 9 www.national.com 54AC373 * 54ACT373 Octal Transparent Latch with TRI-STATE Outputs Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 20-Lead Ceramic Flatpak (F) NS Package Number W20A LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: 2. A critical component in any component of a life support 1. Life support devices or systems are devices or sysdevice or system whose failure to perform can be reatems which, (a) are intended for surgical implant into sonably expected to cause the failure of the life support the body, or (b) support or sustain life, and whose faildevice or system, or to affect its safety or effectiveness. ure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. National Semiconductor Corporation Americas Tel: 1-800-272-9959 Fax: 1-800-737-7018 Email: support@nsc.com www.national.com National Semiconductor Europe Fax: +49 (0) 1 80-530 85 86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 1 80-530 85 85 English Tel: +49 (0) 1 80-532 78 32 Francais Tel: +49 (0) 1 80-532 93 58 Italiano Tel: +49 (0) 1 80-534 16 80 National Semiconductor Asia Pacific Customer Response Group Tel: 65-2544466 Fax: 65-2504466 Email: sea.support@nsc.com National Semiconductor Japan Ltd. Tel: 81-3-5620-6175 Fax: 81-3-5620-6179 National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.